## General Description The MAX270/MAX271 are digitally-programmed, dual second-order continuous-time lowpass filters. Their typical dynamic range of 96dB surpasses most switched capacitor filters which require additional filtering to remove clock noise. The MAX270/MAX271 are ideal for anti-aliasing and DAC smoothing applications and can be cascaded for higher-order responses. The two filter sections are independently programmable by either microprocessor (μP) control or pin strapping. Cutoff frequencies in the 1kHz to 25kHz range can be selected. The MAX270 has an on-board, uncommitted op amp, while the MAX271 has an internal track-and-hold (T/H). ## **Applications** Lowpass Filtering Anti-Aliasing Filter **Output Smoothing** Low-Noise Applications Anti-Aliasing and Track-and-Hold (MAX271) ## \_ Features - ♦ Continuous-Time Filtering No Clock Required - ♦ Dual 2nd-Order Lowpass Filters - Sections Independently Programmable: 1kHz to 25kHz - ♦ 96dB Dynamic Range - No External Components - Cascadable for Higher Order - ◆ Low-Power Shutdown Mode - ◆ Track-and-Hold (MAX271) ## **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | |-----------|-----------------|----------------| | MAX270CPP | 0°C to +70°C | 20 Plastic DIP | | MAX270CWP | 0°C to +70°C | 20 Wide SO | | MAX270EPP | -40°C to +85°C | 20 Plastic DIP | | MAX270EWP | -40°C to +85°C | 20 Wide SO | | MAX270MJP | -55°C to +125°C | 20 CERDIP | | MAX271CNG | 0°C to +70°C | 24 Plastic DIP | | MAX271CWG | 0°C to +70°C | 24 Wide SO | | MAX271ENG | -40°C to +85°C | 24 Plastic DIP | | MAX271EWG | -40°C to +85°C | 24 Wide SO | | MAX271MRG | -55°C to +125°C | 24 CERDIP | ## Typical Operating Circuit Pin Configurations Maxim Integrated Products maxim is a registered trademark of Maxim Integrated Products. ## **ABSOLUTE MAXIMUM RATINGS** | V+ to V0.3V, +17V V+ to GND -0.3V, +8.5V V- to GND +0.3V, -8.5V Input Voltage to GND, Any Input Pin V-0.3V, V+ +0.3V Duration of Output Short Circuit to GND Indefinite Continuous Total Power Dissipation (Ta = +70°C) MAX270: Plastic DIP (derate 8mW/°C above +70°C) 640mW Wide SO (derate 10mW/°C above +70°C) 800mW CERDIP (derate 11.1mW/°C above +70°C) 889mW | MAX271: Plastic DIP (derate 8.7mW/°C above +70°C) 696mW Wide SO (derate 11.7mW/°C above +70°C) 941mW CERDIP (derate 12.5mW/°C above +70°C) 1000mW Operating Temperature Ranges: MAX27_C 0°C to +70°C MAX27_E_ 40°C to +85°C MAX27_M55°C to +125°C Storage Temperature Range 65°C to +166°C Lead Temperature (soldering, 10 sec) +300°C | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** (V+ = 5V, V- = -5V; $T_A$ = +25°C, unless otherwise noted.) | PARAMETER | CONDITIONS | | | TYP | MAY | UNITS | |---------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------|--------------------------------------------------|------|------|--------------------------------------------------| | FILTER CHARACTERISTICS | | | MIN | | HIAA | OIIII3 | | Operating Frequency Range | (Note 1) | | $\overline{}$ | 2 | | MHz | | Programmed Cutoff Frequency (fc)<br>Range | | | | 1-25 | | kHz | | Programmed Cutoff Frequency Error | fc code = 53 (2.536kHz typ) | | 1 | ±2.9 | | <del> </del> | | - Togrammed Cuton Frequency Error | fc code = 127 (25kHz typ) | | <del> </del> | ±9.5 | | % | | | fc code = 0 (1kHz typ), | fin = 1kHz | -3.6 | | -2.4 | | | Filter Gain | TA = TMIN to TMAX | fin = 8kHz | | | -33 | dB | | | fc code = 127 (25kHz typ),<br>TA = TMIN to TMAX | fin = 25kHz | -6 | | -0.5 | | | | | fin = 200kHz | | -34 | | | | Maximum Gain (Peaking) | fc code = 0 (1kHz typ) | | | | 0.15 | | | | fc code = 127 (25kHz typ) | | | 0.15 | | dB | | Wideband Noise | 50Hz to 50kHz Bandwidth | fc code = 0 (1kHz typ) | | 12 | | | | | SOLIZ TO SOKI IZ DANGWILLIN | fc code = 127 (25kHz typ) | | 38 | | µVRMS | | DC CHARACTERISTICS | | | | · | | | | DC Output Signal Swing<br>OUTA, OUTB, OP OUT (MAX270)<br>OUTA, OUTB, T/H OUT (MAX271) | $R_{LOAD} = 5kΩ$ ,<br>$T_A = T_{MIN}$ to $T_{MAX}$ | | -3 | | 3 | v | | Offset Voltage at Outputs<br>OUTA, OUTB, OP OUT (MAX270)<br>OUTA, OUTB (MAX271) | | | -2 | | 2 | m∨ | | DC Input Leakage Current<br>INA, INB (MAX270)<br>INA, INB (MAX271) | TA = TMIN to TMAX | | -1 | | 1 | μА | | 6-62 | 41.41.41.20.11.11 | |------|-------------------| | | ノレ!ノ!X!ノレ | ## **ELECTRICAL CHARACTERISTICS (continued)** (V+ = 5V, V- = -5V; $T_A$ = +25°C, unless otherwise noted.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-----|-------| | DYNAMIC FILTER CHARACTER | ISTICS - MAX270 | | | | | | Total Harmonic Distortion (THD) | | | | -70 | - | | Signal/(Noise + Distortion)<br>(SINAD) | ic code = 44 (2.01kHz typ),<br>Vin = 3.5V <sub>p-p</sub> at 390.625Hz | | 73 | | dB | | Spurious-Free Dynamic Range<br>(SFDR) | (Notes 2, 3) | 70 | | | | | UNCOMMITTED AMPLIFIER - M | AX270 | | | | 144.5 | | Slew Rate | | | 1.2 | | V/µs | | Bandwidth | | | 2 | | MHz | | TRACK-AND-HOLD - MAX271 | | | | | | | Hold Settling Time | To 0.1% (Note 4) | | 500 | | ns | | Acquisition Time | To 0.1% (Note 5) | | 1.8 | | μs | | Hold Step | | | 1 | | mV | | Droop Rate | TA = TMIN to TMAX | | 30 | | μV/μ: | | Offset Voltage at T/H OUT | Includes filter offset | -6 | | 6 | mV | | T/H OUT Disabled Output<br>Leakage Current | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> , T/H = 0V (Track Mode) | -10 10 | | | μА | | Total Harmonic Distortion (THD) | fc code = 44 (2.01kHz typ), ViN = 3.5V <sub>p-p</sub> at 390.625Hz,<br>Sampling rate = 50kHz (Notes 2, 6, 7) | | | -70 | dB | | Spurious-Free Dynamic Range (SFDR) | | | | | UB | | DIGITAL INPUTS | | | | | | | Digital Input High Voltage | T. T to Trans (Note 9) | 2.4 | | | - V | | Digital Input Low Voltage | TA = TMIN to TMAX (Note 8) | ļ | | 0.8 | | | Digital Input Current | T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> ,<br>Digital input held at ±5V, includes MODE (MAX271)<br>(Note 8) | -1 | | 1 | μА | | POWER REQUIREMENTS | | | | | | | Supply Voltage Range | | | ±2.375<br>to ±8 | | V | | Supply Current | TA = TMIN to TMAX (Note 9) | <u> </u> | | 6.5 | mA | | Shutdown Supply Current | TA = TMIN to TMAX (Note 10) | | | 15 | μA | | Power-Supply Rejection Ratio<br>(PSRR) at 1kHz | fc code = 0 (1kHz typ), V+ = 5VDC + 100mVp-p at 1kHz | | 30 | | dB | - Note 1: All internal amplifiers limited to 2MHz bandwidth. - Only filter A tested for these parameters. Note 2: - Spurious-Free Dynamic Range is the ratio of the fundamental to the largest of any harmonic or noise spur in dB. Note 3: - Note 4: Includes T/H propagation delays. With $5k\Omega$ , parallel 100pF load. - +2V input step settling 0.1% with $5k\Omega$ parallel 100pF load. T/H pin toggled at sampling rate, 50% duty cycle. Note 5: - Note 7: THD and SFDR specifications for T/H include contributions from filter. Note 8: Digital pins include SHDN, WR, CS, A0, D0-D6 (MAX270) and SHDN, T/H A/B, WR, T/H EN, CS, A0, A1, D0-D6, T/H (MAX271). - Note 9: Input of uncommitted op amp floating with a 5kΩ feedback resistor from input to output. Note 10: WR, CS, A0, D0-D6 held at +5V; SHDN = 0V (MAX270). WR, CS, A0, A1, D0-D6, TH, T/H A/B, T/H, MODE held at +5V; SHDN = OV (MAX271). | | 6-63 | |--------|------| | NINXIN | | 6-64 ## Digitally-Programmed, Dual 2nd-Order Continuous Lowpass Filters ## **TIMING CHARACTERISTICS (Figure 2)** $(V + = 5V, V - = -5V; T_A = +25^{\circ}C, unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------|--------|------------|-----|---------------------------------------|-----|-------| | CS to WR Setup | tws | | ` | · · · · · · · · · · · · · · · · · · · | 0 | ns | | CS to WR Hold | twh | | | | 0 | ns | | WR Pulse Width | two | | 100 | | | ns | | Address-Setup Time | tas | | 30 | | | ns | | Address-Hold Time | tah | * | 10 | | | ns | | Data-Setup Time | tds | | 30 | | | ns | | Data-Hold Time | tdh | | 10 | | | ns | Note 11: All input control signals specified with $t_r = t_f = 5$ ns (10% to 90% of +5V) and timed from a +1.6V voltage level. ## Typical Operating Characteristics ノレノノメノノレ Powered by ICminer.com Electronic-Library Service CopyRight 2003 ## Typical Operating Characteristics (continued) #### FILTER TOTAL HARMONIC DISTORTION + NOISE VS. INPUT FREQUENCY | fin<br>(Hz) | fc<br>Code | fc<br>(Hz)<br>(Typ) | THD +<br>NOISE<br>(dB) | |-------------|------------|---------------------|------------------------| | 190 | 0 | 1k | -78 | | 390 | 44 | 2.01k | -73 | | 1367 | 100 | 7.01k | -67 | | 4875 | 127 | 25k | -66 | $V_{+} = 5V, \ V_{-} = -5V; \ V_{IN} = 3.5V_{p-p}; \ T_{A} = +25^{\circ}C$ #### FILTER TOTAL HARMONIC DISTORTION + NOISE vs. INPUT AMPLITUDE MAX271 FILTER + TRACK-AND-HOLD SPURIOUS-FREE DYNAMIC RANGE VS. INPUT FREQUENCY | fin<br>(Hz) | fc<br>Code | fc (Hz)<br>(Typ) | SFDR<br>(dB) | |-------------|------------|------------------|--------------| | 195 | 0 | 1k | 73.5 | | 781 | 72 | 4.01k | 69.5 | | 1562.5 | 105 | 8.08k | 66 | | 3906 | 124 | 19.4k | 61.5 | $V+=5V,\ V-=-5V;\ Vin=3.5V_0-p;$ $\overline{T}/H$ SWITCHED AT 50kHz, 50% DUTY CYCLE; $T_A=+25^{\circ}C$ #### MAX271 FILTER + TRACK-AND-HOLD SPURIOUS-FREE DYNAMIC RANGE vs. INPUT AMPLITUDE #### MAX271 FILTER + TRACK-AND-HOLD SPURIOUS-FREE DYNAMIC RANGE vs. SAMPLING FREQUENCY | FSAM-<br>PLE<br>(Hz) | fin<br>(Hz) | fc<br>Code | fc<br>(Hz) | SFDR<br>(dB) | |----------------------|-------------|------------|------------|--------------| | 100k | 781 | 72 | 4.01k | 72 | | 200k | 1562 | 105 | 8.08k | 72 | | 500k | 3906 | 124 | 19.4k | 64 | $\begin{array}{l} V_{\text{+}} = 5 V, \;\; V_{\text{-}} = -5 V; \;\; V_{\text{IN}} = 3.5 V_{\text{p-p}}; \\ \overline{T}/\text{H SWITCHED AT 50% DUTY CYCLE}; \\ \overline{T}_{A} = +25 \,^{\circ}\text{C} \end{array}$ NINXIN 6-65 ## **Detailed Description** Figures 1a, 1b, and 1c show the MAX270/MAX271 functional diagrams. Both the MAX270 and MAX271 contain two independent, second-order, Sallen-Key, lowpass filter sections, A and B, to provide a frequency vs. gain rolloff of approximately 40dB/decade. These are not switched-capacitor filters, but have a continuous-time design similar to discrete active filters built around op amps. The MAX270/MAX271 eliminate clock noise and aliasing problems which limit low-noise performance of switched-capacitor filters; resulting dynamic range is over 96dB. Each filter section contains two banks of programmable capacitors, controlled by an internal 7-bit memory, which set filter cutoff frequencies (fc) from 1kHz to 25kHz. The filters provide two program modes. In $\mu P$ mode, cutoff frequencies are programmed by writing 7-bit data to one of two memory addresses (one for each filter section). Alternately, a pin-strap programming mode programs both filter sections simultaneously. In this mode, both memory latches are transparent (not addressable), and data pins D0-D6 may be pin strapped (hardwired) to set a common fc for both filter sections. The filters are trimmed at the wafer level, setting Q for a maximum of 0.15dB passband peaking for fc programmed to 1kHz. Maximum passband peaking at other codes is typically less than 0.15dB. Filter Q is not user-programmable. The MAX270 includes an uncommitted op amp (noninverting input grounded); the MAX271 has an on-chip T/H that tracks and holds the output of either filter section (selectable). The held output is provided at T/H OUT. T/H functions are controlled by writing control bits to internal registers (in $\mu P$ mode) or by control pins directly (in pin-strap mode). The MAX270 and MAX271 provide a low quiescent current shutdown mode controlled by the SHDN pin, which turns off internal amplifiers and floats all outputs, reducing quiescent operating current to less than 15µA. When the MAX271 is in µP mode, shutdown mode is selected by writing control bits to memory (the SHDN pin is disabled). ## Pin Descriptions MAX270 | PIN# | NAME | FUNCTION | | |-------|--------|--------------------------------------------------------------------------------------------------------------------------------|--| | 1 | OP OUT | Uncommitted Op-Amp Output | | | 2 | V+ | Positive Supply Voltage | | | 3 | OUTA | Filter A Output | | | 4 | SHDN | SHUTDOWN Control. Low level floats<br>OUTA, OUTB, and OP OUT and places<br>device into shutdown mode. | | | 5 | INA | Filter A Input | | | 6 | V- | Negative Supply Voltage | | | 7 | INB | Filter B Input | | | 8 | OUTB | Filter B Output | | | 9 | GND | Ground | | | 10 | WR | WRITE Control Input. A low level writes data D0-D6 to program memory addressed by A0. High level latches data. | | | 11 | cs | CHIP SELECT Input. Must be low for WR input to be recognized. | | | 12 | AO | Three-Level Address Input-<br>logic high: addresses filter A<br>logic low: addresses filter B<br>connect to V-: pin-strap mode | | | 13-19 | D0-D6 | 7-Bit Data Inputs. Allows programming of 128 cutoff frequencies in a 1kHz to 25kHz range. | | | 20 | OP IN | Uncommitted Op-Amp Input | | Note: All digital input levels are TTL and CMOS compatible, unless otherwise stated. MAX271 Pin Description on next page Pin Descriptions (continued) | PIN# | NAME | FUNCTION, µP MODE (MODE = GND OR V-) | FUNCTION, PIN-STRAP MODE (MODE = V+) | | | | |--------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | T/H OUT | UT Track-and-Hold Output | | | | | | 2 | V+ | Positive Supply Voltage | | | | | | 3 | OUTA | Filter A Signal Output | | | | | | 4 | SHŌN | Х | SHUTDOWN Control. A low level floats outputs and places device into shutdown mode. | | | | | 5 | INA | Filter A Signal Input | | | | | | 6 | V- | Negative Supply Voltage | | | | | | 7 | INB | Filter B Signal Input | | | | | | 8 | MODE | Selects µP mode when tied to GND or V- and pin-stra | ap mode when connected to V+. | | | | | 9 | OUTB | Filter B Signal Output | | | | | | 10 | GND | Ground | | | | | | 11 | T/H A/B | х | Track-and-Hold Input Control. A high/low level internally connects OUTA/OUTB to input of Track-and-Hold. | | | | | 12 | WR | WRITE Control Input. A low level writes data D0-D6 to program memory addressed by A1, A0 (or performs function as described for address inputs). High level latches data. | | | | | | 13 | T/H EN | x | Track-and-Hold Output Control. Low level floats T/H OUT. Connect pin high for normal operation. | | | | | 14 | CS | CHIP SELECT Input. Must be low for WR input to be recognized. | х | | | | | 15, 16 | A1, A0 | Address and µP Control Inputs. 0, 0 Programs fc, filter A. 0, 1 Programs fc, filter B. 1, 0 Controls T/H functions: D0 performs T/H EN pin function. D1 performs T/H A/B pin function. 1, 1 Controls device shutdown: D0 performs SHDN pin function. Note: The WR pin must be strobed low to initiate a program/function (Figure 2). | × | | | | | 17-23 | D0-D6 | 7-bit Data Inputs. Allows programming of 128 cutoff frequencies (also performs control functions as described above). | 7-bit Data Inputs. Program memory latches are transparent in this mode. Connect pins high or low to program filters A and B simultaneously to the same fc. | | | | | 24 | T/H | Track-and-Hold Control. Low level causes T/H OUT. T/H OUT synchronous with T/H rising transition. | JT to track selected filter output. Filter output level held at | | | | X = Pin has no function in this mode. Note: All digital input levels are TTL and CMOS compatible, unless otherwise stated. | | 6-67 | |--------------|------| | 44 4 2/1 4/4 | | Figure 1a. MAX270 Block Diagram Figure 1b. MAX271 Block Diagram - µP Mode Figure 1c. MAX271 Block Diagram - Pin-Strap Mode ## Filter Programming Cutoff Frequency fC is the frequency of 3dB attenuation in the filter response. Table 1 shows how data pins D0-D6 allow programming of 128 cutoff frequencies from 1kHz to 25kHz. The equations for calculating fc from the programmed code are as follows: $$\begin{split} &\text{f}_{\text{C}} = \frac{87.5}{87.5 - \text{CODE}} \times 1 \text{kHz} & \text{for codes 0-63} \\ & \text{(f}_{\text{C}} = 1 \text{kHz to 3.57 kHz)} \end{split}$$ $$&\text{f}_{\text{C}} = \frac{262.5}{137.5 - \text{CODE}} \times 1 \text{kHz} & \text{for codes 64-127} \\ & \text{(f}_{\text{C}} = 3.57 \text{kHz to 25 kHz)} \end{split}$$ where CODE is the data on pins D0-D6 (0-127). D6 is the most significant bit (MSB). Actual cutoff frequencies are subject to some error for each programmed code. Highest accuracy occurs at CODE = 0 where filters are trimmed for a 1kHz cutoff frequency. At higher codes, CODE vs. fc errors increase; the frequency error at CODE = 127 (highest code) remains typically within ±9.5%. This means that the actual filter cutoff frequency, when programmed to CODE = 127, falls between 22.63kHz and 27.38kHz. /N/1X1/VI \_\_\_\_\_ Table 1. Programmed Cutoff Frequency Codes (Typ) | PROGRAMMED<br>CODE | fc<br>(kHz) | PROGRAMMED CODE | fc<br>(kHz) | PROGRAMMED CODE | fc<br>(kHz) | PROGRAMMED CODE | fc<br>(kHz) | |--------------------|-------------|-----------------|-------------|-----------------|-------------|-----------------|-------------| | 0 | 1.000 | 32 | 1.576 | 64 | 3.571 | 96 | 6.325 | | † | 1.011 | 33 | 1.605 | 65 | 3.620 | 97 | 6.481 | | 2 | 1.023 | 34 | 1.635 | 66 | 3.671 | 98 | 6.645 | | 3 | 1.035 | 35 | 1.666 | 67 | 3.723 | 99 | 6.818 | | 4 | 1.047 | 36 | 1.699 | 68 | 3.777 | 100 | 7.008 | | 5 | 1.060 | 37 | 1.732 | 69 | 3.832 | 101 | 7.191 | | 6 | 1.073 | 38 | 1.767 | 70 | 3.888 | 102 | 7.394 | | 7 . | 1.087 | 39 | 1.804 | 71 | 3.947 | 103 | 7.608 | | 8 | 1.100 | 40 | 1.842 | 72 | 4.007 | 104 | 7.835 | | 9 | 1.114 | 41 | 1.881 | 73 | 4.069 | 105 | 8.076 | | 10 | 1.129 | 42 | 1.923 | 74 | 4.133 | 106 | 8.333 | | 11 | 1.143 | 43 | 1.966 | 75 | 4.200 | 107 | 8.606 | | 12 | 1.158 | 44 | 2.011 | 76 | 4.268 | 108 | 8.898 | | 13 | 1.174 | 45 | 2.058 | 77 | 4.338 | 109 | 9.210 | | 14 | 1.190 | 46 | 2.108 | 78 | 4.411 | 110 | 9.545 | | 15 | 1.206 | 47 | 2.160 | 79 | 4.487 | 111 | 9.905 | | 16 | 1.223 | 48 | 2.215 | 80 | 4.565 | 112 | 10.294 | | 17 | 1.241 | 49 | 2.272 | 81 | 4.646 | 113 | 10.714 | | 18 | 1.259 | 50 | 2.333 | 82 | 4.729 | 114 | 11.170 | | 19 | 1.277 | 51 | 2.397 | 83 | 4.816 | 115 | 11.666 | | 20 | 1.296 | 52 | 2.464 | 84 | 4.906 | 116 | 12.209 | | 21 | 1.315 | 53 | 2.536 | 85 | 5.000 | 117 | 12.804 | | 22 | 1.335 | 54 | 2.611 | 86 | 5.097 | 118 | 13.461 | | 23 | 1.356 | 55 | 2.692 | 87 | 5.198 | 119 | 14.189 | | 24 | 1.378 | 56 | 2.777 | 88 | 5.303 | 120 | 15.000 | | 25 | 1.400 | 57 | 2.868 | 89 | 5.412 | 121 | 15.909 | | 26 | 1.422 | 58 | 2.966 | 90 | 5.526 | 122 | 16.935 | | 27 | 1.446 | 59 | 3.070 | 91 | 5.645 | 123 | 18.103 | | 28 | 1.470 | 60 | 3.181 | 92 | 5.769 | 124 | 19.444 | | 29 | 1.495 | 61 | 3.301 | 93 | 5.898 | 125 | 21.000 | | 30 | 1.521 | 62 | 3.431 | 94 | 6.034 | 126 | 22.826 | | 31 | 1.548 | 63 | 3.571 | 95 | 6.176 | 127 | 25.000 | Programmed code is the data on pins D0-D6 (0-127). D6 is the MSB. #### **MAX270 Control Interface** The AO pin is a three-level input that selects the memory addresses for updating cutoff frequency data in $\mu P$ mode: | AO | SELECTS | | | |------------|----------|--|--| | Logic Low | Filter B | | | | Logic High | Filter A | | | Figure 2 shows µP-mode interface timing. Connecting A0 to the negative supply selects pin-strap mode. Pin-strap mode allows filter programming with no timing requirements. Internal memory latches are disabled, permitting filters A and B to be programmed directly to fc data strapped on D0-D6. This mode disables $\overline{\text{CS}}$ and $\overline{\text{WR}}$ controls, and filters A and B are programmed to the same fc. A low level on the $\overline{SHDN}$ pin shuts down all amplifiers and floats OUTA, OUTB, and OP OUT. Current consumption drops to less than 15 $\mu A$ in this mode. #### MAX271 Control Interface Connecting the MODE pin to GND or V- selects the $\mu P$ mode. In this mode, addressable program memory controls filter cutoff frequency programming and all T/H functions, except $\overline{T}/H$ . Refer to Figure 2 for timing characteristics. Table 2 describes available functions: Figure 2. MAX270/MAX271 Digital Timing Diagram In $\mu P$ mode, $\overline{SHDN}$ , T/H $A/\overline{B}$ , and T/H EN pins are disabled. $\overline{T}/H$ remains enabled and performs the T/H tracking/holding function. Tying MODE to V+ selects pin-strap mode. In this mode, both memory latches are transparent, and data on D0-D6 controls the fc of filters A and B directly (filters A and B are programmed to the same fc). Pin strap D0-D6 for operation without $\mu P.~A0,~A1,~\overline{CS},~and~\overline{WR}$ are disabled. Table 2. MAX271 uP-Mode Interface | A1 | AO | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION | |----|----|---------------|---------------|----|----|----|----|------------------|--------------------------------------------------------------------| | 0 | 0 | | 7-bit fc data | | | | | Selects filter A | | | 0 | 1 | 7-bit fc data | | | | | | Selects filter B | | | 1 | 0 | X | X | Х | X | X | Х | 0 | T/H OUT disabled | | 1 | 0 | X | X | X | X | Х | Х | 1 | T/H OUT enabled | | 1 | 0 | X | X | Х | × | X | 0 | Х | Selects OUTB as input to T/H | | 1 | 0 | X | X | X | × | X | 1 | Х | Selects OUTA as input to T/H | | 1 | 1 | х | х | х | × | × | Х | 0 | Filter shutdown mode. All outputs floated, 15µA max supply current | | 1 | 1 | × | X | X | Х | X | × | 1 | Removes filter from shutdown mode | X = Don't care /VI/IXI/VI \_\_\_\_\_\_6-71 #### Digital Threshold Levels All digital inputs are TTL and CMOS compatible, unless otherwise stated. Inputs are CMOS gates with less than $1\mu A$ leakage current and 8pF capacitance loading. Typical logic voltage thresholds are a function of the V+ supply voltage as shown below (voltages are referenced to GND). | V+<br>(V) | LOGIC THRESHOLD<br>VOLTAGE (V) | | | | |-----------|--------------------------------|--|--|--| | 8 | +2.4 | | | | | 7 * | +2.3 | | | | | 6 | +2.0 | | | | | 5 | +1.75 | | | | | 4 | +1.5 | | | | | 2.5 | +1.0 | | | | NOTE: For +5V single-supply operation, where incoming logic signals are referenced to V-, typical logic thresholds are +3.5V. Therefore, a CMOS (rail-to-rail) logic interface is recommended. ### Filter Performance All MAX270/MAX271 internal amplifier and output stages for filter sections, uncommitted op amp, and T/H are identical. The outputs are designed to drive $5k\Omega$ in parallel with a maximum capacitance of 100pF. At higher load levels, the output swing becomes asymmetric. All outputs can be short circuited to GND for an indefinite duration. The MAX270/MAX271 operating frequency range is limited to aproximately 2MHz by the bandwidth of the internal amplifiers. #### Filter Noise Wideband filter noise over a 50kHz bandwidth is 12μVRMS and 38μVRMS per section for fc programmed to 1kHz and 25kHz, respectively. A dynamic range of over 96dB results. #### Filter Input Impedance At DC, the input impedance at INA and INB is equal to the DC input impedance of the amplifier, which is about $5 M \Omega$ . At higher frequencies, internal capacitors contribute to an effective input impedance that may fall as low as $100 k \Omega$ at 25 k Hz. #### MAX271 Track-and-Hold The MAX271 T/H is functionally equivalent to a switched 200pF capacitor buffered by a unity-gain amplifier (Figures 1b, 1c). When the T/H pin is driven low, the output of filter A or filter B (whichever is selected via control interface) internally connects to the amplifier, and T/H OUT follows the filter output. The offset at T/H OUT (±6mV max) is the combined offset of the filter amplifier and the T/H buffer. When T/H is pulled high, the switch disconnects the filter signal from the T/H. The T/H capacitor holds the stored charge, and that voltage is buffered at T/H OUT. A low level at T/H EN floats T/H OUT, enabling multiplexed operation (Figure 3). T/H A/ $\overline{B}$ selects between OUTA and OUTB as the T/H input. In $\mu$ P mode, the T/H EN and T/H OUT functions are controlled by writing control bits to program memory, with T/H EN and T/H OUT pins disabled. See Typical Operating Characteristics graphs for T/H dynamic accuracy. ## Applications Information Power-Supply Configurations MAX270/MAX271 power supplies must be properly bypassed. Best performance is achieved if V+ and V- are bypassed to GND with 4.7 $\mu$ F electrolytic (tantalum is preferred) and 0.1 $\mu$ F ceramic capacitors in parallel. These should be as close as possible to the chip supply pipe. Single supplies in the range of 4.75V to 16V may be used to power the MAX270/MAX271 as shown in Figure 4. Digital logic may be referenced to V- (system ground), but will not maintain TTL compatibility. CMOS (rail-to-rail) logic is recommended. For $\mu P\text{-mode}$ operation with a single supply, the MAX270 A0 pin must be configured with a voltage divider (Figure 4). Lowest quiescent current in shutdown mode is achieved when A0 is either at V+ or V-. Figure 3. MAX271 Multiplexed Operation Figure 4. Power-Supply Configurations ZVIZIXIZVI \_\_\_\_\_\_\_6-73 ## Independent $f_C$ Programming Without a $\mu P$ Figure 6 shows how filter sections A and B may be programmed to different cutoff frequencies without the use of a $\mu$ P. The MAX690 $\mu$ P supervisory circuit provides the proper programming sequence when the circuit is powered up by controlling the 74HC373 data buffer and the MAX270 addressing pin to load independent fc data for filters A and B. Figure 5. Cascading Filter Sections Figure 6. Independent fc Programming Without a µP ## Pin Configurations (continued) ## \_Chip Topographies Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. /VI/IXI/VI \_\_\_\_\_\_6-75