# PACE1753 SINGLE CHIP, 40MHz CMOS MMU/COMBO ### **FEATURES** - Implements the MIL-STD-1750A Instruction Set Architecture for Memory Management and Protection of up to 1 Megaword. All mapping memory (10,240 bits) for both the MMU and BPU functions are included on the chip. - Designed to interface memory to the PACE1750A/AE 16-bit, 40 MHz processor. Systems can be designed where no WAIT states are required up to 40 MHz clock rates when using these PACE products. - System performance and device count are optimized when used with the PACE1754 Processor Interface Circuit (PIC) and PACE RAM<sup>TM</sup>. - Provides the following additional functions: - EDAC, Error Detection and Correction—or parity generation and detection - Correct data register—for diagnostics - First memory failing address register - Illegal address error detection programmable - Multi-Master arbitration - 8-bit extended address latches and drivers on chip - Information bus and EDAC transceivers on chip - 20, 30 and 40 MHz operation over the Military Temperature Range - Single 5V ± 10% Power Supply - Power Dissipation over Military Temperature Range (P<sub>D</sub> Outputs Open) - < 0.20 watts at 20 MHz - < 0.30 watts at 30 MHz - < 0.40 watts at 40 MHz - Available in: - 64-Pin DIP or Gull Wing (50 Mil Pin centers) - 68-Pin Pin Grid Array (PGA) (100 Mil centers) - -- 68-Lead Quad Pack (Leaded Chip Carrier) # MEMORY MANAGEMENT UNIT AND BLOCK PROTECT UNIT "COMBO" (PACE1753)—FUNCTIONAL DESCRIPTION The PACE1753 (COMBO) is a support chip for the PACE1750A/AE microprocessor family. It provides the following supporting functions to the system: - Memory management and access protection for up to 1M words. - 2 Physical memory write protection for up to 1M words memory in pages of 1K words each. Separate protection is provided for the CPU and for DMA in systems which include DMA. - Detection of illegal I/O accesses (as defined by MIL-STD-1750A) or access to an unimplemented block of memory. In each case an error flag is generated to the processor. - 4 Detection of double errors on the data bus and correction of single errors. An error signal is generated to the processor when a multiple error is detected. - RDYA generation. Up to three wait states can be inserted in the address phase of the bus by generating a not-ready, RDYA low signal. The number of wait states required can be programmed in an internal register in the COMBO. - Bus arbitration for up to 4 masters. Arbitration is done on a fixed priority basis (i.e. by interconnection of hardware). (In 68 pin package only). ### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | 0.5V to +7.0V | |--------------------------------| | 0.5V to V <sub>CC</sub> + 0.5V | | -65°C to +150°C | | -30mA to +5mA | | 150mA | | 1.5W | | 300°C | | 8°C/W<br>5°C/W<br>6°C/W | | | ### Notes - 1. Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - 2. Must withstand the added power dissipation due to short circuit test e.g., I<sub>OS</sub>. 3. Duration 1 second or less. ### **RECOMMENDED OPERATING** CONDITIONS | Supply Voltage Range | 4.5V to +5.5V | |----------------------------------------------------------------------------------------------------------|-------------------------| | Case Operating<br>Temperature Range | -55°C to +125°C | | Operating Maximum Power Dissipation (Outputs Open) Device Type 20MHz Device Type 30MHz Device Type 40MHz | 0.20W<br>0.30W<br>0.40W | # DC ELECTRICAL SPECIFICATIONS (Over recommended operating conditions) | Symbol | Parameter | Min | Max | Unit | Conditi | ions <sup>1</sup> | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|-----------------------------------------------------------------------------|--------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | | V <sub>IL</sub> | Input LOW Voltage <sup>2</sup> | -0.5 | 0.8 | ٧ | | - | | V <sub>CD</sub> | Input Clamp Diode Voltage | | -1.2 | ٧ | V <sub>CC</sub> = 4.5V, I <sub>IN</sub> = - | -18mA | | V | Output LICH Voltage | 2.4 | | ٧ | $V_{CC} = 4.5V$ , | I <sub>OH</sub> = -8.0mA | | Voн | Output HIGH Voltage | V <sub>CC</sub> - 0.2 | | ٧ | $V_{IN} = 0.8V, 2.0V$ | I <sub>OH</sub> = -300μA | | V | Output LOW Voltage, | | 0.5 | ٧ | $V_{CC} = 4.5V$ , | I <sub>OL</sub> = 8.0mA | | V <sub>OL</sub> | except EXT ADR <sub>0</sub> - EXT ADR <sub>7</sub> | | 0.2 | ٧ | $V_{IN} = 0.8V, 2.0V$ | I <sub>OL</sub> = 300μA | | V | Output LOW Voltage, | | 0.5 | V | V <sub>CC</sub> = 4.5V, | I <sub>OL</sub> = 20.0mA | | VoL | EXT ADR <sub>0</sub> – EXT ADR <sub>7</sub> | | 0.2 | ٧ | $V_{IN} = 0.8V, 2.0V$ | I <sub>OL</sub> = 300μA | | I <sub>IH</sub> | Input HIGH Current,<br>except IB <sub>0</sub> $-$ IB <sub>15</sub> ,<br>EDC <sub>0</sub> $-$ EDC <sub>5</sub> ,<br>EXT ADR <sub>0</sub> $-$ EXT ADR <sub>7</sub> | | 10 | μА | V <sub>IN</sub> = V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5V | | | l <sub>IH</sub> | Input HIGH Current,<br>IB <sub>0</sub> IB <sub>15</sub> , EDC <sub>0</sub> EDC <sub>5</sub> ,<br>EXT ADR <sub>0</sub> EXT ADR <sub>7</sub> | | 50 | μА | V <sub>IN</sub> = V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5V | | | IIL | Input LOW Current,<br>except IB <sub>0</sub> – IB <sub>15</sub> ,<br>EDC <sub>0</sub> – EDC <sub>5</sub> ,<br>EXT ADR <sub>0</sub> – EXT ADR <sub>7</sub> | | -10 | μΑ | V <sub>IN</sub> = GND,<br>V <sub>CC</sub> = 5.5V | | | IIL | Input LOW Current,<br>$IB_0 - IB_{15}$ , $EDC_0 - EDC_5$ ,<br>EXT ADR <sub>0</sub> - EXT ADR <sub>7</sub> | | -50 | μА | V <sub>IN</sub> = GND,<br>V <sub>CC</sub> = 5.5V | | | lozh | Output Three-State Current | | 50 | μА | V <sub>OUT</sub> = 2.4V, V <sub>CC</sub> | = 5.5V | | lozL | Output Three-State Current | | -50 | μА | V <sub>OUT</sub> = 0.5V, V <sub>CC</sub> | = 5.5V | | Iccac | Quiescent Power Supply<br>Current (CMOS Input<br>Levels, Active) | | 60 | mA | $V_{IN} < 0.2V \text{ or } < V_{C}$<br>f = 0MHz, Outputs<br>$V_{CC} = 5.5V$ | | | Іссат | Quiescent Power Supply<br>Current (TTL Input<br>Levels, Active) | | 110 | mA | $V_{IN} = 3.4V$ , $f = 0M$<br>All Inputs, Outputs<br>$V_{CC} = 5.5V$ | | | | Dynamic Power Supply | | 40 | mA | $V_{CC} = 0V \text{ to } V_{CC}$ | F = 20MHz | | ICCD | Current | | 50 | mA | tr = tf = 2.5 ns,<br>Outputs Open, | F = 30MHz | | | | | 60 | mA | V <sub>CC</sub> = 5.5V | F = 40MHz | | los | Output Short Circuit Current <sup>3</sup> | -25 | | _mA | $V_{OUT} = GND, V_{CC} = 5.5V$ | | | C <sub>IN</sub> | Input Capacitance | <u> </u> | 10 | pF | Inputs Only | | | C <sub>OUT</sub> | Output/Bi-directional<br>Capacitance | | 15 | рF | Outputs Only<br>(Including I/O Buff | ers) | ### Notes <sup>1. 4.5</sup>V ≤ V<sub>CC</sub> ≤ 5.5V, --55°C ≤ T<sub>C</sub> ≤ +125°C. Unless otherwise specified, testing shall be conducted at worst-case conditions. <sup>2.</sup> $V_{IL} = -3.0V$ for pulse widths less than or equal to 20ns. <sup>3.</sup> Duration of the short should not exceed one second; only one output may be shorted at a time. ### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = 4.5V)$ | (166 = 1.01) | | 20 MHz | | 301 | AHZ | 40 1 | MHz | | |--------------------------------------------|-----------------------------------|--------|-----|-----|-----|------|-----|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | TD/Ī (EXT ADR) <sub>V</sub> | MMU Cache Hit | | 25 | | 23 | | 23 | ns | | TSTRBD (EXT ADR ERR)L | External Address Error | ļ | 25 | | 20 | | 16 | ns | | TC (IBD CORR) | Error Correction Read Cycle | | 25 | | 20 | | 19 | ns | | IBD <sub>V</sub> (SING ERR) <sub>H</sub> | Error Correction Read Cycle | | 35 | | 30 | | 25 | ns | | TC (SING ERR)L | Error Correction Read Cycle | | 25 | | 20 | | 12 | ns | | TIBD <sub>V</sub> (EDC GEN) <sub>V</sub> | EDAC or Parity Write Cycle | | 30 | | 25 | | 23 | ns | | TSTRBD (EX RDY)L | MMU Cache Miss | | 25 | | 20 | | 12 | ns | | TC (EX RDY) <sub>H</sub> | MMU Cache Miss | | 25 | _ | 20 | | 12 | ns | | TC (WR PROT)L | MMU Cache Miss | | 25 | | 22 | | 18 | ns | | TSTRBD <sub>H</sub> (WR PROT) <sub>H</sub> | MMU Cache Miss | | 25 | | 20 | | 16 | ns | | TC (GNT1) <sub>H</sub> | Arbiter LOW to HIGH Priority | | 35 | | 25 | | 18 | ns | | TC (GNT0)L | Arbiter LOW to HIGH Priority | | 35 | | 25 | | 18 | ns | | TC (GNT0) <sub>H</sub> | Arbiter HIGH to LOW Priority | | 35 | | 25 | | 18 | ns | | TC (GNT1) <sub>L</sub> | Arbiter HIGH to LOW Priority | | 35 | | 25 | | 18 | ns | | TC (RDYA) | Address Ready | | 30 | | 25 | | 17 | ns | | TFC (IB OUT) <sub>V</sub> | Clock to IB Out Valid (I/O Read) | | 30 | | 28 | | 25 | ns | | TIBD <sub>IN</sub> (MEM PAR ERR) | Parity Mode | | 34 | | 30 | | 25 | ns | | TC (MEM PRT ERR) | Memory Protect Error | | 50 | | 45 | | 40 | ns | | TSTRBD (WR PROT) | Write Protect Cache Hit | | 25 | | 20 | | 16 | ns | | TC (WR PROT)L | Write Protect Cache Miss | | 25 | | 22 | | 18 | ns | | TSTRBD <sub>H</sub> (WR PROT) <sub>H</sub> | Write Protect Cache Miss | | 25 | | 22 | | 18 | ns | | TD/Ī (PROT FLAG) | Cache Hit (BPU Protection Error) | | 50 | | 45 | | 40 | ns | | TD/Ī (PROT FLAG) | Cache Hit (MMU Key-Lock Error) | | 40 | | 35 | | 30 | ns | | TC (PROT FLAG) | Cache Miss (BPU Protection Error) | | 45 | | 35 | | 30 | ns | | TC (PROT FLAG) | Cache Hit (MMU Key-Lock Error) | | 25 | | 20 | | 20 | ns | | TC (EXT ADR) | Clock to EXT ADR Valid (Miss) | | 32 | | 30 | _ | 23 | ns | <sup>1.</sup> $4.5V \le V_{CC} \le 5.5V$ , $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ . Unless otherwise specified, testing shall be conducted at worst-case conditions. <sup>2.</sup> $V_{IL} = -3.0V$ for pulse widths less than or equal to 20ns. <sup>3.</sup> Duration of the short should not exceed one second; only one output may be shorted at a time. <sup>4.</sup> Pulse width of WR PROT/PROT FLAG shall be ≥ 80% of STRBD pulse width. ### **TERMINAL CONNECTIONS** | Case Out | lines | | 7 | and X | | |--------------------|--------------------|--------------------|----------------------|--------------------|--------------------| | Terminal<br>Number | Terminal<br>Symbol | Terminal<br>Number | Terminal<br>Symbol | Terminal<br>Number | Terminal<br>Symbol | | 1 | GND | 23 | IB <sub>13</sub> | 44 | AS <sub>1</sub> | | 2 | EDC <sub>0</sub> | 24 | IB <sub>14</sub> | 45 | AS <sub>0</sub> | | 3 | EDC <sub>1</sub> | 25 | IB <sub>15</sub> | 46 | GND | | 4 | EDC <sub>2</sub> | 26 | MEM PRT ERR | 47 | AK <sub>3</sub> | | 5 | RESET | 27 | MEM PAR ERR | 48 | AK <sub>2</sub> | | 6 | EDC <sub>3</sub> | 28 | EXT ADR ERR | 49 | AK <sub>1</sub> | | 7 | EDC <sub>4</sub> | 29 | RAM DIS | 50 | AK <sub>0</sub> | | 8 | EDC <sub>5</sub> | 30 | SING ERR | 51 | CLK | | 9 | IB <sub>0</sub> | 31 | DMA ACK | 52 | STRBA | | 10 | IB <sub>1</sub> | 32 | GND | 53 | STRBD | | 11 | IB <sub>2</sub> | 33 | EXT ADR <sub>0</sub> | 54 | GND | | 12 | IB <sub>3</sub> | 34 | EXT ADR <sub>1</sub> | 55 | EX RDY | | 13 | IB <sub>4</sub> | 35 | EXT ADR <sub>2</sub> | 56 | WR PROT/PROT FLAG | | 14 | IB <sub>5</sub> | 36 | EXT ADR <sub>3</sub> | 57 | R/W | | 15 | IB <sub>6</sub> | 37 | EXT ADR <sub>4</sub> | 58 | D/Ī | | 16 | IB <sub>7</sub> | 38 | EXT ADR <sub>5</sub> | 59 | M/IO | | 17 | IB <sub>8</sub> | 39 | EXT ADR <sub>6</sub> | 60 | RDYA | | 18 | IB <sub>9</sub> | 40 | EXT ADR <sub>7</sub> | 61 | NC | | 19 | VCC | 41 | vcc | 62 | NC | | 20 | IB <sub>10</sub> | 42 | AS <sub>3</sub> | 63 | NC | | 21 | IB <sub>11</sub> | 43 | AS <sub>2</sub> | 64 | vcc | | 22 | IB <sub>12</sub> | | | | | ### **TERMINAL CONNECTIONS** | Case Out | lines | U and Y | | | | |--------------------|----------------------|--------------------|----------------------|--------------------|----------------------| | Terminal<br>Number | Terminal<br>Symbol | Terminal<br>Number | Terminal<br>Symbol | Terminal<br>Number | Terminal<br>Symbol | | 1 | GND | 24 | IB <sub>12</sub> | 47 | AS <sub>1</sub> | | 2 | EDC <sub>0</sub> | 25 | IB <sub>13</sub> | 48 | AS <sub>0</sub> | | 3 | EDC <sub>1</sub> | 26 | IB <sub>14</sub> | 49 | BUS REQ <sub>2</sub> | | 4 | EDC <sub>2</sub> | 27 | IB <sub>15</sub> | 50 | AK <sub>3</sub> | | 5 | RESET | 28 | MEM PRT ERR | 51 | AK <sub>2</sub> | | 6 | EDC <sub>3</sub> | 29 | MEM PAR ERR | 52 | BUS GNT <sub>1</sub> | | 7 | EDC <sub>4</sub> | 30 | EXT ADR ERR | 53 | AK <sub>1</sub> | | 8 | EDC <sub>5</sub> | 31 | RAM DIS | 54 | AK <sub>0</sub> | | 9 | BUS GNT <sub>2</sub> | 32 | SING ERR | 55 | CLK | | 10 | iB <sub>0</sub> | 33 | DMA ACK | 56 | STRBA | | 11 | IB <sub>1</sub> | 34 | GND | 57 | STRBD | | 12 | IB <sub>2</sub> | 35 | V <sub>CC</sub> | 58 | BUS REQ <sub>0</sub> | | 13 | IB <sub>3</sub> | 36 | EXT ADR <sub>0</sub> | 59 | EX RDY | | 14 | IB <sub>4</sub> | 37 | EXT ADR <sub>1</sub> | 60 | WR PROT/PROT FLAG | | 15 | IB <sub>5</sub> | 38 | EXT ADR <sub>2</sub> | 61 | R/W | | 16 | IB <sub>6</sub> | 39 | EXT ADR <sub>3</sub> | 62 | D/Ĭ | | 17 | IB <sub>7</sub> | 40 | EXT ADR <sub>4</sub> | 63 | M/IO | | 18 | BUS REQ <sub>3</sub> | 41 | EXT ADR <sub>5</sub> | 64 | RDYA | | 19 | IB <sub>8</sub> | 42 | EXT ADR <sub>6</sub> | 65 | BUS GNT <sub>0</sub> | | 20 | IB <sub>9</sub> | 43 | EXT ADR <sub>7</sub> | 66 | BUS LOCK | | 21 | BUS GNT <sub>3</sub> | 44 | GND | 67 | BUS REQ <sub>1</sub> | | 22 | IB <sub>10</sub> | 45 | AS <sub>3</sub> | 68 | V <sub>CC</sub> | | 23 | IB <sub>11</sub> | 46 | AS <sub>2</sub> | | | 4/30/92 3-42 ### **TERMINAL CONNECTIONS** | Case Outline | | | Z | | | |--------------|----------------------|-----|----------------------|------------|----------------------| | Pin | Pin Name | Pin | Pin Name | Pin | Pin Name | | B1 | IB <sub>14</sub> | L5 | EDC <sub>1</sub> | D11 | AS <sub>0</sub> | | B2 | IB <sub>13</sub> | K5 | EDC <sub>0</sub> | D10 | AS <sub>1</sub> | | C1 | IB <sub>12</sub> | L6 | GND | C11 | AS <sub>2</sub> | | C2 | IB <sub>11</sub> | K6 | VCC | C10 | AS <sub>3</sub> | | D1 | IB <sub>10</sub> | L7 | BUS REQ <sub>1</sub> | B11 | VCC | | D2 | BUS GNT <sub>3</sub> | K7 | BUS LOCK | A10 | GND | | E1 | IB <sub>9</sub> | L8 | BUS GNT <sub>0</sub> | B10 | EXT ADR <sub>7</sub> | | E2 | IB8 | K8 | RDYA | A9 | EXT ADR6 | | F1 | BUS REQ3 | L9 | M/IO | В9 | EXT ADR5 | | F2 | IB <sub>7</sub> | K9 | D/Ī | A8 | EXT ADR <sub>4</sub> | | G1 | IB <sub>6</sub> | L10 | R/W | B8 | EXT ADR <sub>3</sub> | | G2 | IB5 | K11 | WR PROT/PROT FLAG | A7 | EXT ADR <sub>2</sub> | | H1 | IB <sub>4</sub> | K10 | EX RDY | B7 | EXT ADR <sub>1</sub> | | H2 | IB <sub>3</sub> | J11 | BUS REQ <sub>0</sub> | <b>A</b> 6 | EXT ADR <sub>0</sub> | | J1 | IB <sub>2</sub> | J10 | STRBD | B6 | GND | | J2 | IB <sub>1</sub> | H11 | STRBA | A5 | DMA ACK | | K1 | IB <sub>0</sub> | H10 | CLK | B5 | SING ERR | | L2 | BUS GNT <sub>2</sub> | G11 | AK <sub>0</sub> | A4 | RAM DIS | | K2 | EDC <sub>5</sub> | G10 | AK <sub>1</sub> | B4 | EXT ADR ER | | L3 | EDC <sub>4</sub> | F11 | BUS GNT <sub>1</sub> | A3 | MEM PAR E | | КЗ | EDC <sub>3</sub> | F10 | AK <sub>2</sub> | B3 | MEM PRT EF | | L4 | RESET | E11 | AK3 | A2 | IB <sub>15</sub> | | K4 | EDC <sub>2</sub> | E10 | BUS REQ <sub>2</sub> | | | ### **MMU Cache Hit** ### **External Address Error** ### Note: ### 3 ### **Error Correction (Write Cycle)** # CLK B0 B1 B2 B3 B0 TIBD<sub>V</sub> (EDC GEN)<sub>V</sub> EDC GEN ### **Memory Protect Error** ### **Error Correction (Read Cycle)** ### **Ready Address** ### **Memory Parity Error** ### Note: ### MMU Cache Miss Cycle (WA = 0) ### MMU Cache Miss Cycle (WA > 0) <sup>\*</sup> The WR PROT/PROT FLAG signal is programmed as WR PROT or PROT FLAG. (See BPU Description), T = 1 Clock Period. ### Low Priority to High Priority Transition ### **Bus Arbitrator High Priority to Low Priority Transition** ### Note: ## SWITCHING WAVEFORMS AND TEST CIRCUIT (Continued) ### IB Bus Output (0:15) ### Standard Output (Non Three-State) ### Three-State ### Note: | Parameter | Vo | V <sub>MEA</sub> | |-----------|--------------------|------------------------| | TPLZ | ≥ 3V | 0.5V | | TPHZ | 0V | V <sub>CC</sub> - 0.5V | | TPXL | V <sub>CC</sub> /2 | 1.5V | | TPXH | V <sub>CC</sub> /2 | 1.5V | ### **PIN FUNCTIONS** | Symbol | Name | Description | |------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BUS REQ <sub>0</sub> -<br>BUS REQ <sub>3</sub> | Bus Request <sup>1</sup> | Active low inputs that indicate a requirement for the bus from 4 masters on the bus. The master assigned to pin BUS-REQ <sub>0</sub> has highest priority; the master assigned to pin BUS-REQ <sub>3</sub> has lowest priority. | | BUS LOCK | Bus Lock <sup>1</sup> | An active low input that indicates that the one master assigned the bus is using the bus. A new master will receive a bus grant only after this signal becomes inactive. | | BUS GNT <sub>0</sub> -<br>BUS GNT <sub>3</sub> | Bus Grant <sup>1</sup> | Active low outputs indicating which master was granted the bus. It remains active during BUS LOCK unless a higher master request occurs, which resets it. However, the higher master will be granted the bus only after the present master's BUS LOCK releases the bus. | | M/ <del>IO</del> | Memory or I/O | An input signal that indicates whether the current bus cycle is a memory (high) or I/O (low) cycle. | | D/Ī | Data or Instruction | An input signal that indicates whether the current bus cycle access is for data (high) or instruction (low). | | R/W | Read or Write | An input signal that indicates the direction of data flow on the bus. A high indicates a memory read or input operation into the master and a low indicates a memory write or output operation from the master. | | STRBA | Address Strobe | An active high input used to latch the address at the high-to-low transition of the strobe. | | STRBD | Data Strobe | An active low input used to strobe data in memory and I/O cycles. | | CPU-CLK | CPU Clock | A single-phase input clock signal (0-40MHz, 40% to 60% duty cycle.) | | RESET | Reset | An active low input that initializes the device. | | AK <sub>0</sub> - AK <sub>3</sub> | Access Key | Active high inputs used to match the access lock in the MMU page for memory accesses. A mismatch will cause the MEM PRT ERR signal to become active. | | AS <sub>0</sub> - AS <sub>3</sub> | Address State | Active high inputs that select the page register group in the MMU. In the DMA physical demultiplexed mode, AS(0:1) will receive the 9th and 10th most significant bits of the physical address for use in the BPU function. | | EXT ADR <sub>0</sub> -<br>EXT ADR <sub>7</sub> | Extended Addresses Bus | A bi-directional active high bus. In CPU cycles, it is an output bus which is used to select one of 256 pages, 4K words each, expanding the direct addressing space to 1M word. In DMA cycles, indicated by DMA-ACK being active, it is also an output bus except when programmed for the physical demultiplexed DMA mode. In this case it becomes an input to receive the 8 most significant bits of the DMA physical address for use in the BPU function. | | IB <sub>0</sub> - IB <sub>15</sub> | Information Bus | An active high bi-directional time multiplexed address/data bus. $\mbox{IB}_0$ is the most significant bit. | | EDC <sub>0</sub> - EDC <sub>5</sub> | Detection/Correction<br>Bus | An active high bi-directional bus used for detection of errors on the data bus ( $IB_0$ - $IB_{15}$ ) and correction of single errors. When working in parity mode EDC <sub>0</sub> is the parity bit. EDC <sub>0</sub> - EDC <sub>5</sub> are undefined in this case. | ### PIN FUNCTIONS (Continued) | Symbol | Name | Description | |-----------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MEM PRT ERR | Memory Protect Error | An active low output generated by the MMU or BPU blocks to signal to the CPU a protected memory violation. The error is generated in one of the following conditions: a mismatch in the access keys in the MMU page, an access to an execution protected page during instruction cycles, an access to a write-protected page during data cycles, or an access to a page write-protected by the BPU. | | MEM PAR ERR | Memory Parity Error | An active low output which signals to the CPU an error on the data bus during a memory cycle. Two detection modes can be selected by programming the control register: EDAC mode (6 Hamming code parity bits) or single bit parity mode (even or odd parity). The signal is inactive when none of the above modes are selected (default after Reset). | | EXT ADR ERR | External Address Error | An active low output which signals to the CPU an unimplemented memory or illegal I/O access. | | SING ERR | Single Error | An active high output to signal detection of a single error on the data bus in memory cycles. It is high impedance when the EDAC function is disabled by the program (default state after Reset). | | RAM DIS | RAM-Disable | An active high input from the 5962-88642 device which enables the corrected data on the data bus when the EDAC function is enabled. An internal one clock delay is generated before the data is output on the bus to allow external memory to disconnect itself from the bus. | | EX RDY | Data Ready | An active high output that indicates that no wait states are requested. It becomes inactive for one clock (inserting one wait state) whenever a memory page different than the current one is accessed (causing a miss). | | RDYA | Address Ready | An active high output that indicates that no wait states are requested when STRBA is active. Wait states are inserted when this signal becomes inactive during STRBA. Up to three wait states can be inserted by programming an internal register. Three wait states are inserted after Reset (default). | | WR PROT/<br>PROT FLAG | Write Protected/<br>Protection Flag | Either an active low output (following STRBD timing) during legal memory write cycles, when no protection error occurs, or an active high level indicating a protection error in a write cycle. Each mode can be selected by programming the control register. Default mode after Reset is write-protected. | | DMA ACK | DMA Acknowledge | An active high input from the DMA controller which indicates a DMA cycle. Used to select the DMA table in the BPU memory for protection. For example, this could allow the DMA channel to update the program which could be write-protected from the processor. In the physical DMA mode, it will cause the Extended Address Lines (EXT ADR <sub>0-7</sub> ) to become inputs, providing BPU protection of the DMA transfers. | Note: <sup>1.</sup> Used for Bus Arbitration; only available on 68-lead devices. | Standardized Military Drawing PIN | Vendor<br>CAGE Number | Vendor similar<br>PIN | | |-----------------------------------|-----------------------|-----------------------|--| | 5962-8950501UX | 75569 | P1753-20QLMB | | | 5962-8950501YX | 75569 | P1753-20QGMB | | | 5962-8950501ZX | 75569 | P1753-20PGMB | | | 5962-8950502UX | 75569 | P1753-30QLMB | | | 5962-8950502YX | 75569 | P1753-30QGMB | | | 5962-8950502ZX | 75569 | P1753-30PGMB | | | 5962-8950503UX | 75569 | P1753-40QLMB | | | 5962-8950503YX | 75569 | P1753-40QGMB | | | 5962-8950503ZX | 75569 | P1753-40PGMB | | | 5962-8950504TX | 75569 | P1753-20GMB | | | 5962-8950504XX | 75569 | P1753-20CMB | | | 5962-8950505TX | 75569 | P1753-30GMB | | | 5962-8950505XX | 75569 | P1753-30CMB | | | 5962-8950506TX | 75569 | P1753-40GMB | | | 5962-8950506XX | 75569 | P1753-40CMB | | ### **ORDERING INFORMATION**