# 4.0V(or 4.5V) to 5.5V, 0.8A 1ch Synchronous Buck Converter Integrated FET # BD9102FVM BD9104FVM BD9106FVM #### General Description ROHM's high efficiency step-down switching regulator (BD9102FVM, BD9104FVM, BD9106FVM) is a power supply designed to produce a low voltage including 1.24 volts from 5 volts power supply line. Offers high efficiency with our original pulse skip control technology and synchronous rectifier. Employs a current mode control system to provide faster transient response to sudden change in load. #### Features - Offers fast transient response with current mode PWM control system. - Offers highly efficiency for all load range with synchronous rectifier (Nch/Pch FET) and SLLM<sup>TM</sup> (Simple Light Load Mode) - Incorporates soft-start function. - Incorporates thermal protection and ULVO functions. - Incorporates short-current protection circuit with time delay function. - Incorporates shutdown function #### Key Specifications Input voltage range BD9102FVM , BD9106FVM: 4.0V to 5.5V BD9104FVM 4.5V to 5.5V Output voltage range BD9102FVM: 1.24V ± 2% $3.30V \pm 2\%$ BD9104FVM: BD9106FVM: 1.20V to 2.50V Output current: 0.8A(Max.) Switching frequency: 1.0MHz(Typ.) Pch FET ON resistance: $350 \text{m} \Omega \text{ (Typ.)}$ Nch FET ON resistance: $250 \text{m} \Omega \text{ (Typ.)}$ Standby current: 0µA(Max.) Operating temperature range: -25°C to +85°C #### Package MSOP8: 2.90 mm x 4.00 mm x 0.83 mm #### Applications Power supply for HDD, power supply for portable electronic devices like PDA, and power supply for LSI including CPU and ASIC # ● Typical Application Circuit Fig.1 Typical Application Circuit # ● Pin Configuration Fig.2 BD9102FVM BD9104FVM Fig.3 BD9106FVM # ●Pin Description | <u> </u> | | | |----------|----------|---------------------------------------------------------| | Pin No. | Pin name | PIN function | | 1 | Vout/ADJ | Output voltage detect pin/ ADJ for BD9106FVM | | 2 | ITH | GmAmp output pin/Connected phase compensation capacitor | | 3 | EN | Enable pin(Active High) | | 4 | GND | Ground | | 5 | PGND | Nch FET source pin | | 6 | SW | Pch/Nch FET drain output pin | | 7 | PVcc | Pch FET source pin | | 8 | Vcc | VCC power supply input pin | # Lineup | Input voltage range | Output voltage range | UVLO Threshold<br>voltage<br>(Typ.) | Package | | Orderable<br>Part Number | |---------------------|-------------------------|-------------------------------------|---------|--------------|--------------------------| | 4.0V to 5.5V | 1.24V±2% | 2.7V | MSOP8 | Reel of 3000 | BD9102FVM-TR | | 4.0V to 5.5V | Adjustable(1.0 to 2.5V) | 3.4V | MSOP8 | Reel of 3000 | BD9106FVM-TR | | 4.5V to 5.5V | 3.30V±2% | 4.1V | MSOP8 | Reel of 3000 | BD9104FVM-TR | # Block Diagrams Fig.4 BD9102FVM BD9104FVM Block diagram Fig.5 BD9106FVM Block diagram ● Absolute Maximum Ratings(Ta=25°C) | Parameter | Symbol | Limits | Unit | |------------------------------|--------|---------------------|------| | VCC voltage | Vcc | -0.3 to +7 *1 | V | | PVCC voltage | PVcc | -0.3 to +7 *1 | V | | EN voltage | EN | -0.3 to +7 | V | | SW,ITH voltage | SW,ITH | -0.3 to +7 | V | | Power dissipation 1 | Pd1 | 387.5 <sup>*2</sup> | mW | | Power dissipation 2 | Pd2 | 587.4 <sup>*3</sup> | mW | | Operating temperature range | Topr | -25 to +85 | °C | | Storage temperature range | Tstg | -55 to +150 | °C | | Maximum junction temperature | Tjmax | +150 | °C | <sup>\*1</sup> Pd should not be exceeded. # ● Operating Ratings(Ta=25°C) | Parameter | Symbol | BD9102FVM | | BD9104FVM | | BD9106FVM | | Unit | |---------------------------|--------|-----------|------|-----------|------|-----------|------|-------| | Farameter | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Offic | | Vcc voltage | Vcc | 4.0 | 5.5 | 4.5 | 5.5 | 4.0 | 5.5 | V | | PVcc voltage | PVcc*4 | 4.0 | 5.5 | 4.5 | 5.5 | 4.0 | 5.5 | V | | EN voltage | EN | 0 | Vcc | 0 | Vcc | 0 | Vcc | V | | SW average output current | lsw*4 | - | 0.8 | - | 0.8 | - | 0.8 | Α | <sup>\*4</sup> Pd should not be exceeded. #### Electrical Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------|----------|-------|------|-------|------|--------------| | Standby current | ISTB | - | 0 | 10 | μA | EN=GND | | Bias current | Icc | - | 250 | 400 | μA | | | EN Low voltage | VENL | - | GND | 0.8 | V | Standby mode | | EN High voltage | VENH | 2.0 | Vcc | - | V | Active mode | | EN input current | IEN | - | 1 | 10 | μA | VEN=5V | | Oscillation frequency | Fosc | 0.8 | 1 | 1.2 | MHz | | | Pch FET ON resistance *5 | Ronp | - | 0.35 | 0.60 | Ω | PVcc=5V | | Nch FET ON resistance *5 | Ronn | - | 0.25 | 0.50 | Ω | PVcc=5V | | Output voltage | Vout | 1.215 | 1.24 | 1.265 | V | | | ITH sink current | Ітнѕі | 10 | 20 | - | μA | Vout=H | | ITH source current | ITHSO | 10 | 20 | - | μA | Vout=L | | UVLO threshold voltage | VUVLOTh | 2.6 | 2.7 | 2.8 | V | Vcc=H→L | | UVLO hysteresis voltage | VUVLOHys | 50 | 100 | 200 | mV | | | Soft start time | Tss | 0.5 | 1 | 2 | ms | | | Timer latch time | TLATCH | 0.5 | 1 | 2 | ms | | <sup>\*5</sup> Design Guarantee (Outgoing inspection is not done on all products) <sup>\*2</sup> Derating in done $3.1 \text{mW/}^{\circ}\text{C}$ for temperatures above Ta=25 $^{\circ}\text{C}$ . <sup>\*3</sup> Derating in done 4.7mW/°C for temperatures above Ta=25°C,Mounted on 70mm×70mm×1.6mm Glass Epoxy PCB ©BD9104FVM(Ta=25°C,Vcc=5V,EN=Vcc unless otherwise specified.) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------|----------|-------|-------|-------|------|--------------| | Standby current | Isтв | - | 0 | 10 | μA | EN=GND | | Bias current | Icc | - | 250 | 400 | μA | | | EN Low voltage | VENL | - | GND | 0.8 | V | Standby mode | | EN High voltage | VENH | 2.0 | Vcc | - | V | Active mode | | EN input current | len | - | 1 | 10 | μA | VEN=5V | | Oscillation frequency | Fosc | 0.8 | 1 | 1.2 | MHz | | | Pch FET ON resistance *5 | RONP | - | 0.35 | 0.60 | Ω | PVcc=5V | | Nch FET ON resistance *5 | Ronn | - | 0.25 | 0.50 | Ω | PVcc=5V | | Output voltage | Vout | 3.234 | 3.300 | 3.366 | V | | | ITH sink current | ITHSI | 10 | 20 | - | μA | Vout=H | | ITH source current | Ітнѕо | 10 | 20 | - | μA | Vout=L | | UVLO threshold voltage | VUVLOTh | 3.9 | 4.1 | 4.3 | V | Vcc=H→L | | UVLO hysteresis voltage | Vuvlohys | 50 | 100 | 200 | mV | | | Soft start time | Tss | 0.5 | 1 | 2 | ms | | | Timer latch time | TLATCH | 0.5 | 1 | 2 | ms | | <sup>\*5</sup> Design Guarantee (Outgoing inspection is not done on all products) ©BD9106FVM(Ta=25°C,Vcc=5V,EN=Vcc,R1=20kΩ,R2=10kΩunless otherwise specified.) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------|----------|-------|-------|-------|------|--------------| | Standby current | Isтв | - | 0 | 10 | μΑ | EN=GND | | Bias current | Icc | - | 250 | 400 | μΑ | | | EN Low voltage | VENL | - | GND | 0.8 | V | Standby mode | | EN High voltage | VENH | 2.0 | Vcc | - | V | Active mode | | EN input current | len | - | 1 | 10 | μΑ | VEN=5V | | Oscillation frequency | Fosc | 0.8 | 1 | 1.2 | MHz | | | Pch FET ON resistance *5 | Ronp | - | 0.35 | 0.60 | Ω | PVcc=5V | | Nch FET ON resistance *5 | Ronn | - | 0.25 | 0.50 | Ω | PVcc=5V | | ADJ reference voltage | VADJ | 0.780 | 0.800 | 0.820 | V | | | Output voltage | Vout | - | 1.200 | - | ٧ | | | ITH sink current | ITHSI | 10 | 20 | - | MA | ADJ=H | | ITH source current | ITHSO | 10 | 20 | - | MA | ADJ=L | | UVLO threshold voltage | VUVLOTh | 3.2 | 3.4 | 3.6 | V | Vcc=H→L | | UVLO hysteresis voltage | VUVLOHys | 50 | 100 | 200 | MV | | | Soft start time | Tss | 1.5 | 3 | 6 | Ms | | | Timer latch time | TLATCH | 0.5 | 1 | 2 | Ms | | <sup>\*5</sup> Design Guarantee (Outgoing inspection is not done on all products) # ● Typical Performance Curves # ■Vcc-Vout Fig.8 Vcc-Vout # ■VEN-VOUT Fig.11 Ven-Vout # **■**Iout-Vout Fig.13 lout-Vout Fig.14 lout-Vout #### ■Soft start Fig.15 Soft start waveform Fig.16 Soft start waveform Fig.17 Soft start waveform #### ■SW waveform Io=10mA Fig.18 SW waveform Io=10mA(SLLM<sup>TM</sup> control) Fig.19 SW waveform Io=10mA(SLLM<sup>TM</sup> control) Fig.20 SW waveform Io=10mA(SLLM<sup>TM</sup> control #### ■SW waveform lo=200mA Fig.21 SW waveform Io=200mA(PWM control) Fig.22 SW waveform Io=200mA(PWM control) Fig.23 SW waveform Io=200mA(PWM control Vout=1.8V) # ■Transient response Io=100mA → 600mA Fig.24 Transient response Io=100→600mA(10µs) Fig.25 Transient response Io=100→600mA(10µs) Fig.26 Transient response Io=100→600mA(10µs) (Vout=1.8V) # ■Transient response Io=600mA → 100mA Fig.27 Transient response Io=600→100mA(10µs) Fig.28 Transient response Io=600→100mA(10µs) Fig.29 Transient response Io=600→100mA(10µs) (Vout=1.8V) #### ■Ta-VouT Fig.30 Ta-Vout Fig.31 Taa-Vout Fig.32 Ta-Vout # **■**Efficiency Fig.33 Efficiency (VCC=EN=5V,VOUT=1.24V) Fig.34 Efficiency (VCC=EN=5V,VOUT=3.3V) Fig.35 Efficiency (VCC=EN=5V,VOUT=1.8V) #### **■**Reference characteristics Fig.36 Ta-Fosc Fig.38 Ta-RONP Fig.39 Ta-VEN Fig.40 Ta-Icc Fig.41 Vcc-Fosc # Application Information #### Operation BD9102FVM, BD9104FVM, BD9106FVM are the synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode for heavier load, while it utilizes SLLM<sup>TM</sup> (Simple Light Load Mode) operation for lighter load to improve efficiency. # OSynchronous rectifier It does not require the power to be dissipated by a rectifier externally connected to a conventional DC/DC converter IC, and its P.N junction shoot-through protection circuit limits the shoot-through current during operation, by which the power dissipation of the set is reduced. #### OCurrent mode PWM control Synthesizes a PWM control signal with a inductor current feedback loop added to the voltage feedback. • PWM (Pulse Width Modulation) control The oscillation frequency for PWM is 1 MHz. SET signal form OSC turns ON a P-channel MOS FET (while a N-channel MOS FET is turned OFF), and an inductor current $I_L$ increases. The current comparator (Current Comp) receives two signals, a current feedback control signal (SENSE: Voltage converted from $I_L$ ) and a voltage feedback control signal (FB), and issues a RESET signal if both input signals are identical to each other, and turns OFF the P-channel MOS FET (while a N-channel MOS FET is turned ON) for the rest of the fixed period. The PWM control repeat this operation. # - SLLM<sup>TM</sup> (Simple Light Load Mode) control When the control mode is shifted from PWM for heavier load to the one for lighter load or vise versa, the switching pulse is designed to turn OFF with the device held operated in normal PWM control loop, which allows linear operation without voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa. Although the PWM control loop continues to operate with a SET signal from OSC and a RESET signal from Current Comp, it is so designed that the RESET signal is held issued if shifted to the light load mode, with which the switching is tuned OFF and the switching pulses are thinned out under control. Activating the switching intermittently reduces the switching dissipation and improves the efficiency. Fig.42 Diagram of current mode PWM control Fig.43 PWM switching timing chart Fig.44 SLLM<sup>TM</sup> switching timing chart PVCC #### **Description of Operations** · Soft-start function EN terminal shifted to "High" activates a soft-starter to gradually establish the output voltage with the current limited during startup, by which it is possible to prevent an overshoot of output voltage and an inrush current. #### · Shutdown function With EN terminal shifted to "Low", the device turns to Standby Mode, and all the function blocks including reference voltage circuit, internal oscillator and drivers are turned to OFF. Circuit current during standby is 0 $\mu$ F (Typ.). #### UVLO function Detects whether the input voltage sufficient to secure the output voltage of this IC is supplied. And the hysteresis width of 100 mV (Typ.) is provided to prevent output chattering. # • BD9102FVM BD9104FVM Tss=1msec(typ.) # BD9106FVM Hysteresis 100mV Tss=3msec(typ.) Vcc ΕN Vouт Tss Soft start Standby Standby Standby mode Operating mode Operating mode Operating mode Standby mode mode mode UVLO UVLO # · Short-current protection circuit with time delay function Turns OFF the output to protect the IC from breakdown when the incorporated current limiter is activated continuously for at least 1 ms. The output thus held tuned OFF may be recovered by restarting EN or by re-unlocking UVLO. Fig.45 Soft start, Shutdown, UVLO timing chart Fig.46 Short-current protection circuit with time delay timing chart #### Information on Advantages Advantage 1 : Offers fast transient response with current mode control system. Voltage drop due to sudden change in load was reduced by 50%. Fig.47 Comparison of transient response # Advantage 2 : Offers high efficiency for all load range. #### · For lighter load: Utilizes the current mode control mode called SLLM for lighter load, which reduces various dissipation such as switching dissipation (Psw), gate charge/discharge dissipation, ESR dissipation of output capacitor (Pesr) and on-resistance dissipation (Pron) that may otherwise cause degradation in efficiency for lighter load. Achieves efficiency improvement for lighter load. #### · For heavier load: Utilizes the synchronous rectifying mode and the low on-resistance MOS FETs incorporated as power transistor. ON resistance of P-channel MOS FET: 0.35 $\Omega$ (Typ.) ON resistance of N-channel MOS FET: 0.25 $\Omega$ (Typ.) Achieves efficiency improvement for heavier load. Fig.48 Efficiency Offers high efficiency for all load range with the improvements mentioned above. # Advantage 3 : • Supplied in smaller package like MOSP8 due to small-sized power MOS FET incorporated. Allows reduction in size of application products - · Output capacitor Co required for current mode control: 10 μF ceramic capacitor - · Inductance L required for the operating frequency of 1 MHz: 4.7 μH inductor Reduces a mounting area required. Fig.49 Example application #### **Switching Regulator Efficiency** Efficiency n may be expressed by the equation shown below: $$\eta = \frac{\text{VoutxIout}}{\text{Vinxlin}} \times 100[\%] = \frac{\text{Pout}}{\text{Pin}} \times 100[\%] = \frac{\text{Pout}}{\text{Pout+Ppa}} \times 100[\%]$$ Efficiency may be improved by reducing the switching regulator power dissipation factors P<sub>D</sub>α as follows: #### Dissipation factors - 1) ON resistance dissipation of inductor and FET: PD(I<sup>2</sup>R) - 2) Gate charge/discharge dissipation: PD(Gate) - 3) Switching dissipation: PD(SW) - 4) ESR dissipation of capacitor: PD(ESR) - 5) Operating current dissipation of IC: PD(IC) ``` 1)PD(I^2R)=IouT^2x(Rcoil×Ron) (Rcoil[\Omega]: DC resistance of inductor, Ron[\Omega]: ON resistance of FET IouT[A]: Output current.) 2)PD(Gate)=CgsxfxV (Cgs[F]: Gate capacitance of FET,f[H]: Switching frequency,V[V]: Gate driving voltage of FET) 3)PD(SW)= \frac{Vin^2xCRssxIouTxf}{IDRIVE} (CRSS[F]: Reverse transfer capacitance of FET,IDRIVE[A]: Peak current of gate.) 4)PD(ESR)=IRMS<sup>2</sup>xESR (IRMS[A]: Ripple current of capacitor,ESR[\Omega]: Equivalent series resistance.) 5)PD(IC)=Vin×Icc (Icc[A]: Circuit current.) ``` #### **Consideration on Permissible Dissipation and Heat Generation** As this IC functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered. For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered. Because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation. P=Iout<sup>2</sup>x(Rcoil+Ron) Ron=DxRonp+(1-D)Ronn D : ON duty (=Vout/Vcc) RCOIL : DC resistance of coil RONP: ON resistance of P-channel MOS FET RONN: ON resistance of N-channel MOS FET ${\sf IOUT}: \ Output \ current$ If Vcc=5V, Vout=3.3V, Rcoil=0.15 $\Omega$ , Ronp=0.35 $\Omega$ , Ronn=0.25 $\Omega$ lout=0.8A, for example, D=Vout/Vcc=3.3/5=0.66 Ron=0.66×0.35+(1-0.66)×0.25 =0.231+0.085 =0.316[ $\Omega$ ] $P=0.8^2 \times (0.15+0.316)$ = 298[mV] Fig.50 Thermal derating curves As RONP is greater than RONN in this IC, the dissipation increases as the ON duty becomes greater. With the consideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed. #### Selection of Components Externally Connected 1. Selection of inductor (L) Fig.51 Output ripple current The inductance significantly depends on output ripple current. As seen in the equation (1), the ripple current decreases as the inductor and/or switching frequency increases. $$\Delta IL = \frac{(Vcc-Vout) \times Vout}{L \times Vcc \times f} [A] \cdot \cdot \cdot (1)$$ Appropriate ripple current at output should be 30% more or less of the maximum output current. ( $\Delta$ L: Output ripple current, and f: Switching frequency) If Vcc=5V, Vout=3.3V, f=1MHz, $\Delta$ IL=0.3×0.8A=0.24A, for example, $$L = \frac{(5-3.3)\times3.3}{0.24\times5\times1M} = 4.675\mu \rightarrow 4.7[\mu H]$$ #### 2. Selection of output capacitor (Co) Fig.52 Output capacitor Output capacitor should be selected with the consideration on the stability region and the equivalent series resistance required to smooth ripple voltage. Output ripple voltage is determined by the equation (4): $$\Delta Vout = \Delta IL \times ESR[V] \cdot \cdot \cdot (4)$$ ( $\Delta IL$ : Output ripple current, ESR: Equivalent series resistance of output capacitor) \*Rating of the capacitor should be determined allowing sufficient margin against output voltage. Less ESR allows reduction in output ripple voltage. As the output rise time must be designed to fall within the soft-start time, the capacitance of output capacitor should be determined with consideration on the requirements of equation (5): $$Co \le \frac{Tss \times (Ilimit-IOUT)}{VouT}$$ • • • (5) $$\begin{cases} Tss: Soft-start time \\ Ilimit: Over current detection level, 2A(Typ) \end{cases}$$ In case of BD9104FVM, for instance, and if Vout=3.3V, lout=0.8A, and Tss=1ms, $$Co \leq \frac{1mx(2-0.8)}{3.3} \doteq 364 [\mu F]$$ Inappropriate capacitance may cause problem in startup. A 10 µF to 100 µF ceramic capacitor is recommended. #### 3. Selection of input capacitor (Cin) Fig.53 Input capacitor Input capacitor to select must be a low ESR capacitor of the capacitance sufficient to cope with high ripple current to prevent high transient voltage. The ripple current IRMS is given by the equation (6): IRMS=IOUT× $$\frac{\sqrt{\text{Vcc}(\text{Vcc-Vout})}}{\text{Vcc}}$$ [A] · · · (6) < Worst case > IRMS(max.) When VCC is twice the Vout, $$\frac{\text{IOUT}}{2}$$ If Vcc=5V, Vout=3.3V, and Ioutmax.=0.8A, IRMS=0.8× $$\frac{\sqrt{5(5-3.3)}}{5}$$ =0.46[ARMS] A low ESR 10µF/10V ceramic capacitor is recommended to reduce ESR dissipation of input capacitor for better efficiency. <sup>\*</sup> Current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases efficiency. The inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating. <sup>\*</sup>Select the inductor of low resistance component (such as DCR and ACR) to minimize dissipation in the inductor for better efficiency. ### 4. Determination of RITH. CITH that works as a phase compensator As the Current Mode Control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due to a CR filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency area due to the output capacitor and its ESR. So, the phases are easily compensated by adding a zero to the power amplifier output with C and R as described below to cancel a pole at the power amplifier. Fig.54 Open loop gain characteristics Fig.55 Error amp phase compensation characteristics #### Pole at power amplifier When the output current decreases, the load resistance Ro increases and the pole frequency lowers. $$fp(Min.) = \frac{1}{2\pi \times ROMax. \times CO}$$ [Hz] — with lighter load $$fp(Max.) = \frac{1}{2\pi \times ROMin. \times CO}$$ [Hz] — with heavier load #### Zero at power amplifier Increasing capacitance of the output capacitor lowers the pole frequency while the zero frequency does not change. (This is because when the capacitance is doubled, the capacitor ESR reduces to half.) $$fz(Amp.) = \frac{1}{2\pi \times RITH. \times CITH}$$ Fig.56 Typical application Stable feedback loop may be achieved by canceling the pole fp (Min.) produced by the output capacitor and the load resistance with CR zero correction by the error amplifier. $$fz(Amp.) = fp(Min.)$$ $$\frac{1}{2\pi \times RITH \times CITH} = \frac{1}{2\pi \times ROMax. \times CO}$$ ### 5. Determination of output voltage (for BD9106FVM only) The output voltage VouT is determined by the equation (7): $VOUT=(R2/R1+1)\times VADJ \cdot \cdot \cdot (7)$ VADJ: Voltage at ADJ terminal (0.8V Typ.) With R1 and R2 adjusted, the output voltage may be determined as required.(Adjustable output voltage range: 1.0V to 2.5V) Use 1 $k\Omega$ to 100 $k\Omega$ resistor for R1. If a resistor of the resistance higher than 100 k $\Omega$ is used, check the assembled set carefully for ripple voltage etc. Fig.57 Determination of output voltage #### BD9102FVM, BD9104FVM, BD9106FVM Cautions on PC Board Layout Fig.58 Layout diagram - ① For the sections drawn with heavy line, use thick conductor pattern as short as possible. - 2 Lay out the input ceramic capacitor CIN closer to the pins PVCC and PGND, and the output capacitor Co closer to the pin PGND. - 3 Lay out CITH and RITH between the pins ITH and GND as neat as possible with least necessary wiring. Table1.Recommended parts list of application [BD9102FVM] | symbol | part | value | manufacturer | Series | |--------|-------------------|-------|--------------|-----------------| | Ĺ | Inductor | 4.7µH | Sumida | CMD6D11B | | CIN | Ceramic capacitor | 10μF | Kyocera | CM316X5R106M10A | | Со | Ceramic capacitor | 10μF | Kyocera | CM316X5R106M10A | | Сітн | Ceramic capacitor | 330pF | murata | GRM18series | | RITH | Resistor | 30kΩ | ROHM | MCR10 3002 | Table2. Recommended parts list of application [BD9104FVM] | symbol | part | value | manufacturer | Series | |--------|-------------------|-------|--------------|-----------------| | L | Inductor | 4.7µH | Sumida | CMD6D11B | | CIN | Ceramic capacitor | 10µF | Kyocera | CM316X5R106M10A | | Со | Ceramic capacitor | 10µF | Kyocera | CM316X5R106M10A | | Сітн | Ceramic capacitor | 330pF | murata | GRM18series | | RITH | Resistor | 51kΩ | ROHM | MCR10 5102 | Table3.Recommended parts list of application [BD9106FVM] | symbol | part | value | manufacturer | series | |--------|-------------------|-------|--------------|-----------------| | L | Inductor | 4.7µH | Sumida | CMD6D11B | | Cin | Ceramic capacitor | 10µF | Kyocera | CM316X5R106M10A | | Со | Ceramic capacitor | 10μF | Kyocera | CM316X5R106M10A | | Сітн | Ceramic capacitor | 750pF | murata | GRM18series | # Table4.BD9106FVM RITH recommended value | Vout[V] | RITH | |---------|------| | 1.0 | 18kΩ | | 1.2 | 22kΩ | | 1.5 | 22kΩ | | 1.8 | 27kΩ | | 2.5 | 36kΩ | \*BD9106FVM: As the resistance recommended for RITH depends on the output voltage, check the output voltage for determination of resistance. # I/O Equivalence Circuit Fig.59 I/O equivalence circuit #### Operational Notes #### 1. Absolute Maximum Ratings While utmost care is taken to quality control of this product, any application that may exceed some of the absolute maximum ratings including the voltage applied and the operating temperature range may result in breakage. If broken, short-mode or open-mode may not be identified. So if it is expected to encounter with special mode that may exceed the absolute maximum ratings, it is requested to take necessary safety measures physically including insertion of fuses. #### 2. Electrical potential at GND GND must be designed to have the lowest electrical potential In any operating conditions. #### 3. Short-circuiting between terminals, and mismounting When mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. Failure to do so may result in IC breakdown. Short-circuiting due to foreign matters entered between output terminals, or between output and power supply or GND may also cause breakdown. #### 4. Operation in Strong electromagnetic field Be noted that using the IC in the strong electromagnetic radiation can cause operation failures. #### 5. Thermal shutdown protection circuit Thermal shutdown protection circuit is the circuit designed to isolate the IC from thermal runaway, and not intended to protect and guarantee the IC. So, the IC the thermal shutdown protection circuit of which is once activated should not be used thereafter for any operation originally intended. #### 6. Inspection with the IC set to a pc board If a capacitor must be connected to the pin of lower impedance during inspection with the IC set to a pc board, the capacitor must be discharged after each process to avoid stress to the IC. For electrostatic protection, provide proper grounding to assembling processes with special care taken in handling and storage. When connecting to jigs in the inspection process, be sure to turn OFF the power supply before it is connected and removed. #### 7. Input to IC terminals This is a monolithic IC with $P^+$ isolation between P-substrate and each element as illustrated below. This P-layer and the N-layer of each element form a P-N junction, and various parasitic element are formed. If a resistor is joined to a transistor terminal as shown in Fig 60: OP-N junction works as a parasitic diode if the following relationship is satisfied; GND>Terminal A (at resistor side), or GND>Terminal B (at transistor side); and Oif GND>Terminal B (at NPN transistor side), a parasitic NPN transistor is activated by N-layer of other element adjacent to the above-mentioned parasitic diode. The structure of the IC inevitably forms parasitic elements, the activation of which may cause interference among circuits, and/or malfunctions contributing to breakdown. It is therefore requested to take care not to use the device in such manner that the voltage lower than GND (at P-substrate) may be applied to the input terminal, which may result in activation of parasitic elements. Fig.60 Simplified structure of monorisic IC #### 8. Ground wiring pattern If small-signal GND and large-current GND are provided, It will be recommended to separate the large-current GND pattern from the small-signal GND pattern and establish a single ground at the reference point of the set PCB so that resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the small-signal GND. Pay attention not to cause fluctuations in the GND wiring pattern of external parts as well. #### Status of this document The Japanese version of this document is formal specification. A customer may use this translation version only for a reference to help reading the formal version. If there are any differences in translation version of this document formal version takes priority. # ● Physical Dimension Tape and Reel information # MSOP8 # Marking Diagram # **Notice** #### Precaution for circuit design - 1) The products are designed and produced for application in ordinary electronic equipment (AV equipment, OA equipment, telecommunication equipment, home appliances, amusement equipment, etc.). If the products are to be used in devices requiring extremely high reliability (medical equipment, transport equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or operational error may endanger human life and sufficient fail-safe measures, please consult with the ROHM sales staff in advance. If product malfunctions may result in serious damage, including that to human life, sufficient fail-safe measures must be taken, including the following: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits in the case of single-circuit failure - 2) The products are designed for use in a standard environment and not in any special environments. Application of the products in a special environment can deteriorate product performance. Accordingly, verification and confirmation of product performance, prior to use, is recommended if used under the following conditions: - [a] Use in various types of liquid, including water, oils, chemicals, and organic solvents - [b] Use outdoors where the products are exposed to direct sunlight, or in dusty places - [c] Use in places where the products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [d] Use in places where the products are exposed to static electricity or electromagnetic waves - [e] Use in proximity to heat-producing components, plastic cords, or other flammable items - [f] Use involving sealing or coating the products with resin or other coating materials - [g] Use involving unclean solder or use of water or water-soluble cleaning agents for cleaning after soldering - [h] Use of the products in places subject to dew condensation - 3) The products are not radiation resistant. - 4) Verification and confirmation of performance characteristics of products, after on-board mounting, is advised. - 5) In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse) is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 6) De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature. - 7) Confirm that operation temperature is within the specified range described in product specification. - 8) Failure induced under deviant condition from what defined in the product specification cannot be guaranteed. # Precaution for Mounting / Circuit board design - 1) When a highly active halogenous (chlorine, bromine, etc.) flux is used, the remainder of flux may negatively affect product performance and reliability. - 2) In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the Company in advance. Regarding Precaution for Mounting / Circuit board design, please specially refer to ROHM Mounting specification # ● Precautions Regarding Application Examples and External Circuits - 1) If change is made to the constant of an external circuit, allow a sufficient margin due to variations of the characteristics of the products and external components, including transient characteristics, as well as static characteristics. - 2) The application examples, their constants, and other types of information contained herein are applicable only when the products are used in accordance with standard methods. Therefore, if mass production is intended, sufficient consideration to external conditions must be made. #### Precaution for Electrostatic This product is Electrostatic sensitive product, which may be damaged due to Electrostatic discharge. Please take proper caution during manufacturing and storing so that voltage exceeding Product maximum rating won't be applied to products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). #### Precaution for Storage / Transportation - 1) Product performance and soldered connections may deteriorate if the products are stored in the following places: - [a] Where the products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] Where the temperature or humidity exceeds those recommended by the Company - [c] Storage in direct sunshine or condensation - [d] Storage in high Electrostatic - 2) Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using products of which storage time is exceeding recommended storage time period. - 3) Store / transport cartons in the correct direction, which is indicated on a carton as a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4) Use products within the specified time after opening a dry bag. #### Precaution for product label QR code printed on ROHM product label is only for internal use, and please do not use at customer site. It might contain a internal part number that is inconsistent with an product part number. #### Precaution for disposition When disposing products please dispose them properly with a industry waste company. #### Precaution for Foreign exchange and Foreign trade act Since concerned goods might be fallen under controlled goods prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. #### Prohibitions Regarding Industrial Property - 1) Information and data on products, including application examples, contained in these specifications are simply for reference; the Company does not guarantee any industrial property rights, intellectual property rights, or any other rights of a third party regarding this information or data. Accordingly, the Company does not bear any responsibility for: - [a] infringement of the intellectual property rights of a third party - [b] any problems incurred by the use of the products listed herein. - 2) The Company prohibits the purchaser of its products to exercise or use the intellectual property rights, industrial property rights, or any other rights that either belong to or are controlled by the Company, other than the right to use, sell, or dispose of the products.