#### **General Description** The MAX7030 crystal-based, fractional-N transceiver is designed to transmit and receive ASK/OOK data at factory-preset carrier frequencies of 315MHz, 345MHz<sup>†</sup>, or 433.92MHz with data rates up to 33kbps (Manchester encoded) or 66kbps (NRZ encoded). This device generates a typical output power of +10dBm into a $50\Omega$ load and exhibits typical sensitivity of -114dBm. The MAX7030 features separate transmit and receive pins (PAOUT and LNAIN) and provides an internal RF switch that can be used to connect the transmit and receive pins to a common antenna. The MAX7030 transmit frequency is generated by a 16bit, fractional-N, phase-locked loop (PLL), while the receiver's local oscillator (LO) is generated by an integer-N PLL. This hybrid architecture eliminates the need for separate transmit and receive crystal reference oscillators because the fractional-N PLL is preset to be 10.7MHz above the receive LO. Retaining the fixed-N PLL for the receiver avoids the higher current-drain requirements of a fractional-N PLL and keeps the receiver current drain as low as possible. All frequencygeneration components are integrated on-chip, and only a crystal, a 10.7MHz IF filter, and a few discrete components are required to implement a complete antenna/digital data solution. The MAX7030 is available in a small, 5mm x 5mm, 32pin thin QFN package, and is specified to operate over the automotive -40°C to +125°C temperature range. #### **Applications** 2-Way Remote Keyless Entry Security Systems Home Automation Remote Controls Remote Sensing Smoke Alarms Garage Door Openers Local Telemetry Systems #### **Features** - ♦ +2.1V to +3.6V or +4.5V to +5.5V Single-Supply Operation - ♦ Single-Crystal Transceiver - **♦** Factory-Preset Frequency (No Serial Interface Required) - **♦ ASK/OOK Modulation** - ♦ +10dBm Output Power into 50Ω Load - ♦ Integrated TX/RX Switch - ♦ Integrated Transmit and Receive PLL, VCO, and Loop Filter - ♦ > 45dB Image Rejection - ♦ Typical RF Sensitivity\*: -114dBm - ♦ Selectable IF Bandwidth with External Filter - ♦ < 12.5mA Transmit-Mode Current - ♦ < 6.7mA Receive-Mode Current</p> - ♦ < 800nA Shutdown Current </p> - ♦ Fast-On Startup Feature, < 250µs - ♦ Small, 32-Pin, Thin QFN Package \*0.2% BER, 4kbps Manchester-encoded data, 280kHz IF BW #### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | | |--------------|-----------------|------------------|--| | MAX7030_ATJ+ | -40°C to +125°C | 32 Thin QFN-EP** | | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. Note: The MAX7030 is available with factory-preset operating frequencies. See the Product Selector Guide for complete part numbers. #### **Product Selector Guide** | PART | CARRIER FREQUENCY (MHz) | |---------------|-------------------------| | MAX7030LATJ+ | 315 | | MAX7030MATJ+† | 345 | | MAX7030HATJ+ | 433.92 | <sup>†</sup>Contact factory for availability. Pin Configuration, Typical Application Circuit, and Functional Diagram appear at end of data sheet. <sup>\*\*</sup>EP = Exposed pad. #### **ABSOLUTE MAXIMUM RATINGS** | HVIN to GND0.3V to +6.0V | Cor | |-----------------------------------------------|------| | | | | PAVDD, AVDD, DVDD to GND0.3V to +4.0V | 3 | | ENABLE, T/R, DATA, AGC0, AGC1, | а | | AGC2 to GND0.3V to (V <sub>HVIN</sub> + 0.3V) | Оре | | All Other Pins to GND0.3V to (V_VDD + 0.3V) | Stor | | Continuous Power Dissipation ( $T_A = +70^\circ$ ) | C) | |----------------------------------------------------|----------------| | 32-Pin Thin QFN (derate 21.3mW/°C | | | above +70°C) | 1702mW | | Operating Temperature Range | 40°C to +125°C | | Storage Temperature Range | | | Lead Temperature (soldering, 10s) | +300°C | | Soldering Temperature (reflow) | +260°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS $(Typical\ Application\ Circuit,\ 50\Omega\ system\ impedance,\ V_{AVDD}=V_{DVDD}=V_{HVIN}=V_{PAVDD}=+2.1V\ to\ +3.6V,\ f_{RF}=315MHz,\ 345MHz,\ or\ 433.92MHz,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$ Typical values are at $V_{AVDD}=V_{DVDD}=V_{HVIN}=V_{PAVDD}=+2.7V,\ T_A=+25^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDIT | ONS | MIN | TYP | MAX | UNITS | |--------------------------|------------------|-------------------------------------------------------|-------------------------------------------------------|----------------------------|------|----------------------------|-------------| | Supply Voltage (3V Mode) | V <sub>DD</sub> | | HVIN, PAVDD, AVDD, and DVDD connected to power supply | | 2.7 | 3.6 | V | | Supply Voltage (5V Mode) | HVIN | PAVDD, AVDD, and DVI from HVIN, but connected | | 4.5 | 5.0 | 5.5 | V | | | | Transmit mode, PA off, | f <sub>RF</sub> = 315MHz | | 3.5 | 5.4 | | | | | V <sub>DATA</sub> at 0% duty<br>cycle (Note 2) | f <sub>RF</sub> = 434MHz | | 4.3 | 6.7 | | | | | Transmit mode, VDATA | f <sub>RF</sub> = 315MHz | | 7.6 | 12.3 | | | | | at 50% duty cycle<br>(Notes 3, 4) | f <sub>RF</sub> = 434MHz | | 8.4 | 13.6 | mA | | | | Transmit mode, V <sub>DATA</sub> at 100% duty cycle | f <sub>RF</sub> = 315MHz | | 11.6 | 19.1 | | | | | (Note 2) | f <sub>RF</sub> = 434MHz | | 12.4 | 20.4 | -<br>-<br>- | | | | T <sub>A</sub> < +85°C,<br>typ at +25°C<br>(Note 4) | Receiver 315MHz | | 6.1 | 7.9 | | | Supply Current | IDD | | Receiver 434MHz | | 6.4 | 8.3 | | | | | | Deep-sleep<br>(3V mode) | | 0.8 | 8.8 | | | | | | Deep-sleep<br>(5V mode) | | 2.4 | 10.9 | μΑ | | | | T 40500 | Receiver 315MHz | | 6.4 | 8.2 | mA | | | | | Receiver 434MHz | | 6.7 | 8.4 | | | | | T <sub>A</sub> < +125°C,<br>typ at +125°C<br>(Note 2) | Deep-sleep<br>(3V mode) | | 8.0 | 34.2 | | | | | (Note 2) | Deep-sleep<br>(5V mode) | | 14.9 | 39.3 | - μA | | Voltage Regulator | V <sub>REG</sub> | V <sub>HVIN</sub> = 5V, I <sub>LOAD</sub> = 15mA | | | 3.0 | | V | | DIGITAL I/O | • | • | | | | | | | Input-High Threshold | VIH | (Note 2) | | 0.9 x<br>V <sub>HVIN</sub> | | | V | | Input-Low Threshold | VIL | (Note 2) | (Note 2) | | | 0.1 x<br>V <sub>HVIN</sub> | V | #### DC ELECTRICAL CHARACTERISTICS (continued) (Typical Application Circuit, $50\Omega$ system impedance, $V_{AVDD} = V_{DVDD} = V_{HVIN} = V_{PAVDD} = +2.1V$ to +3.6V, $f_{RF} = 315MHz$ , 345MHz, or 433.92MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{AVDD} = V_{DVDD} = V_{HVIN} = V_{PAVDD} = +2.7V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------|---------------------------------------------------------------|-----|-------------------------|-----|-------| | Pulldown Sink Current | | AGC0-2, ENABLE, $T/\overline{R}$ , DATA ( $V_{HVIN} = 5.5V$ ) | | 20 | | μΑ | | Output-Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 500µA | | 0.15 | | V | | Output-High Voltage | VoH | ISOURCE = 500µA | \ | V <sub>HVIN</sub> - 0.2 | 6 | V | #### **AC ELECTRICAL CHARACTERISTICS** $(Typical\ Application\ Circuit,\ 50\Omega\ system\ impedance,\ V_{PAVDD} = V_{DVDD} = V_{DVDD} = V_{HVIN} = +2.1V\ to\ +3.6V,\ f_{RF} = 315MHz,\ 345MHz,\ or\ 433.92MHz,\ T_A = -40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.$ Typical values are at $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.7V,\ T_A = +25^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|--------|-----------------------------------------------------------------------------------------------------------|---------|------------|--------------------|------|-------| | GENERAL CHARACTERISTICS | | | | | | | | | Frequency Range | | | | | 315/345/<br>433.92 | | MHz | | Maximum Input Level | PRFIN | | | | 0 | | dBm | | Transmit Efficiency 100% Duty | | f <sub>RF</sub> = 315MHz (Note 6) | | | 32 | | % | | Cycle | | f <sub>RF</sub> = 434MHz (Note 6) | | | 30 | | 70 | | Transmit Efficiency 50% Duty | | f <sub>RF</sub> = 315MHz (Note 6) | | | 24 | | % | | Cycle | | f <sub>RF</sub> = 434MHz (Note 6) | | | 22 | | /0 | | | | ENABLE or T/R transition low to he transmitter frequency settled to w 50kHz of the desired carrier | | | 200 | | | | Power-On Time | ton | ENABLE or T/R transition low to high, transmitter frequency settled to within 5kHz of the desired carrier | | 350<br>250 | | | μs | | | | ENABLE transition low to high, or T/R transition high to low, receiver startup time (Note 5) | | | | | | | RECEIVER | | 1 | | | | | 1 | | O and a little state. | | 0.2% BER, 4kbps Manchester | 315MHz | | -114 | | -ID | | Sensitivity | | data rate, 280kHz IF BW, average RF power | 434MHz | | -113 | | dBm | | Image Rejection | | | 1 | | 46 | | dB | | POWER AMPLIFIER | • | | • | | | | | | | | $T_A = +25$ °C (Note 4) | | 4.6 | 10.0 | 15.5 | | | Output Power | Роит | $T_A = +125$ °C, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.1V$ (Note 2) | | 3.9 | 6.7 | | dBm | | | | $T_A = -40$ °C, $V_{PAVDD} = V_{AVDD} = V_{HVIN} = +3.6V$ (Note 4) | /DVDD = | | 13.1 | 15.8 | | | Modulation Depth | | | | | 82 | | dB | | Maximum Carrier Harmonics | | With output-matching network -4 | | -40 | | dBc | | | Reference Spur | | | | | -50 | | dBc | #### **AC ELECTRICAL CHARACTERISTICS (continued)** (Typical Application Circuit, $50\Omega$ system impedance, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.1V$ to +3.6V, $f_{RF} = 315$ MHz, 345MHz, or 433.92MHz, $T_{A} = -40^{\circ}$ C to $+125^{\circ}$ C, unless otherwise noted. Typical values are at $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.7V$ , $T_{A} = +25^{\circ}$ C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CON | CONDITIONS | | UNITS | |------------------------------------|--------------------|-----------------------|-------------------|----------|------------------| | PHASE-LOCKED LOOP | JI. | | | <b>'</b> | I | | Transmit VCO Gain | K <sub>VCO</sub> | | | 340 | MHz/V | | Transmit PLL Phase Noise | | 10kHz offset, 200kH | Hz loop BW | -68 | dBc/Hz | | Transmit FLL Friase Noise | | 1MHz offset, 200kH | Iz loop BW | -98 | UBC/FIZ | | Receive VCO Gain | | | | 340 | MHz/V | | Doggive DLL Dhage Naige | | 10kHz offset, 500kH | Hz loop BW | -80 | dDa/Uz | | Receive PLL Phase Noise | | 1MHz offset, 500kH | Iz loop BW | -90 | dBc/Hz | | Loop Bandwidth | | Transmit PLL | | 200 | kHz | | | | Receive PLL | | 500 | KITZ | | Reference Frequency Input Level | | | | 0.5 | V <sub>P-P</sub> | | LOW-NOISE AMPLIFIER/MIXER ( | Note 8) | | _ | | | | LNA Input Impedance | Z <sub>INLNA</sub> | I Normalized to 500 E | $f_{RF} = 315MHz$ | 1 - j4.7 | | | LIVA Imput impedance | ZINLINA | Normalized to 3052 | $f_{RF} = 434MHz$ | 1- j3.3 | | | | | High-gain state | $f_{RF} = 315MHz$ | 50 | | | Voltage-Conversion Gain | i ligit | riigri-gairi state | $f_{RF} = 434MHz$ | 45 | dB | | voltage-conversion dain | | Low-gain state | $f_{RF} = 315MHz$ | 13 | ив | | | | Low-gain state | $f_{RF} = 434MHz$ | 9 | | | Input-Referred, 3rd-Order | IIP3 | High-gain state | | -42 | dBm | | Intercept Point | IIF3 | Low-gain state | Low-gain state | | UDIII | | Mixer-Output Impedance | | | | 330 | Ω | | LO Signal Feedthrough to Antenna | | | | -100 | dBm | | RSSI | | • | | - | <b>I</b> I | | Input Impedance | | | | 330 | Ω | | Operating Frequency | fıF | | | 10.7 | MHz | | 3dB Bandwidth | | | | 10 | MHz | | Gain | | | | 15 | mV/dB | | ANALOG BASEBAND | • | • | | • | • | | Maximum Data-Filter Bandwidth | | | | 50 | kHz | | Maximum Data-Slicer Bandwidth | | | | 100 | kHz | | Maximum Peak-Detector<br>Bandwidth | | | | 50 | kHz | | Maximum Data Bata | | Manchester coded | | 33 | م ما دا | | Maximum Data Rate | | Nonreturn to zero (1 | NRZ) | 66 | kbps | 4 \_\_\_\_\_\_*NIXI/*N #### **AC ELECTRICAL CHARACTERISTICS (continued)** (Typical Application Circuit, $50\Omega$ system impedance, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.1V$ to +3.6V, $f_{RF} = 315MHz$ , 345MHz, or 433.92MHz, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Typical values are at $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +2.7V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------|--------|------------|-----|--------------------------------|-----|-------|--| | CRYSTAL OSCILLATOR | | | | | | | | | Crystal Frequency | fXTAL | | | (f <sub>RF</sub> -10.7)<br>/24 | ) | MHz | | | Frequency Pulling by V <sub>DD</sub> | | | | 2 | | ppm/V | | | Crystal Load Capacitance | | (Note 7) | | 4.5 | | рF | | - Note 1: Supply current, output power, and efficiency are greatly dependent on board layout and PAOUT match. - Note 2: 100% tested at T<sub>A</sub> = +125°C. Guaranteed by design and characterization overtemperature. - Note 3: 50% duty cycle at 10kHz ASK data (Manchester coded). - Note 4: Guaranteed by design and characterization. Not production tested. - Note 5: Time for final signal detection; does not include baseband filter settling. - **Note 6:** Efficiency = $POUT/(V_{DD} \times I_{DD})$ . - Note 7: Dependent on PCB trace capacitance. - Note 8: Input impedance is measured at the LNAIN pin. Note that the impedance at 315MHz includes the 12nH inductive degeneration from the LNA source to ground. The impedance at 434MHz includes a 10nH inductive degeneration connected from the LNA source to ground. The equivalent input circuit is 50Ω in series with ~2.2pF. The voltage conversion is measured with the LNA input-matching inductor, the degeneration inductor, and the LNA/mixer tank in place, and does not include the IF filter insertion loss #### Typical Operating Characteristics (Typical Application Circuit, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 433.92$ MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, $T_A = +25^{\circ}$ C, unless otherwise noted.) #### RECEIVER #### Typical Operating Characteristics (continued) (Typical Application Circuit, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 433.92$ MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, $T_A = +25^{\circ}$ C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (Typical Application Circuit, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 433.92$ MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, $T_A = +25^{\circ}$ C, unless otherwise noted.) #### **RECEIVER** #### Typical Operating Characteristics (continued) (*Typical Application Circuit*, V<sub>PAVDD</sub> = V<sub>AVDD</sub> = V<sub>DVDD</sub> = V<sub>HVIN</sub> = +3.0V, f<sub>RF</sub> = 433.92MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, T<sub>A</sub> = +25°C, unless otherwise noted.) #### **TRANSMITTER** SUPPLY CURRENT SUPPLY CURRENT vs. OUTPUT POWER #### Typical Operating Characteristics (continued) (*Typical Application Circuit*, V<sub>PAVDD</sub> = V<sub>AVDD</sub> = V<sub>DVDD</sub> = V<sub>HVIN</sub> = +3.0V, f<sub>RF</sub> = 433.92MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, T<sub>A</sub> = +25°C, unless otherwise noted.) EFFICIENCY vs. SUPPLY VOLTAGE #### EFFICIENCY vs. SUPPLY VOLTAGE #### PHASE NOISE vs. OFFSET FREQUENCY #### Typical Operating Characteristics (continued) (Typical Application Circuit, $V_{PAVDD} = V_{AVDD} = V_{DVDD} = V_{HVIN} = +3.0V$ , $f_{RF} = 433.92$ MHz, IF BW = 280kHz, 4kbps Manchester encoded, 0.2% BER, $T_A = +25^{\circ}$ C, unless otherwise noted.) #### **TRANSMITTER** #### **Pin Description** | PIN | NAME | FUNCTION | |--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PAVDD | Power-Amplifier Supply Voltage. Bypass to GND with 0.01µF and 220pF capacitors placed as close as possible to the pin. | | 2 | ROUT | Envelope-Shaping Output. ROUT controls the power-amplifier envelope's rise and fall times. Connect ROUT to the PA pullup inductor or optional power-adjust resistor. Bypass the inductor to GND as close as possible to the inductor with 680pF and 220pF capacitors, as shown in the <i>Typical Application Circuit</i> . | | 3 | TX/RX1 | Transmit/Receive Switch Throw. Drive $T/\overline{R}$ high to short TX/RX1 to TX/RX2. Drive $T/\overline{R}$ low to disconnect TX/RX1 from TX/RX2. Functionally identical to TX/RX2. | | 4 | TX/RX2 | Transmit/Receive Switch Pole. Typically connected to ground. See the Typical Application Circuit. | | 5 | PAOUT | Power-Amplifier Output. Requires a pullup inductor to the supply voltage (or ROUT if envelope shaping is desired), which can be part of the output-matching network to an antenna. | | 6 | AVDD | Analog Power-Supply Voltage. AVDD is connected to an on-chip +3.0V regulator in 5V operation. Bypass AVDD to GND with a 0.1µF and 220pF capacitor placed as close as possible to the pin. | | 7 | LNAIN | Low-Noise Amplifier Input. Must be AC-coupled. | | 8 | LNASRC | Low-Noise Amplifier Source for External Inductive Degeneration. Connect an inductor to GND to set the LNA input impedance. | | 9 | LNAOUT | Low-Noise Amplifier Output. Must be connected to AVDD through a parallel LC tank filter. AC-couple to MIXIN+. | | 10 | MIXIN+ | Noninverting Mixer Input. Must be AC-coupled to the LNA output. | | 11 | MIXIN- | Inverting Mixer Input. Bypass to AVDD with a capacitor as close as possible to the LNA LC tank filter. | | 12 | MIXOUT | 330Ω Mixer Output. Connect to the input of the 10.7MHz filter. | | 13 | IFIN- | Inverting 330Ω IF Limiter-Amplifier Input. Bypass to GND with a capacitor. | | 14 | IFIN+ | Noninverting $330\Omega$ IF Limiter-Amplifier Input. Connect to the output of the 10.7MHz IF filter. | | 15 | PDMIN | Minimum-Level Peak Detector for Demodulator Output | | 16 | PDMAX | Maximum-Level Peak Detector for Demodulator Output | | 17 | DS- | Inverting Data Slicer Input | | 18 | DS+ | Noninverting Data Slicer Input | | 19 | OP+ | Noninverting Op-Amp Input for the Sallen-Key Data Filter | | 20 | DF | Data-Filter Feedback Node. Input for the feedback capacitor of the Sallen-Key data filter. | | 21, 25 | N.C. | No Connection. Do not connect to this pin. | | 22 | T/R | Transmit/Receive. Drive high to put the device in transmit mode. Drive low or leave unconnected to put the device in receive mode. It is internally pulled down. | | 23 | ENABLE | Enable. Drive high for normal operation. Drive low or leave unconnected to put the device into shutdown mode. | | 24 | DATA | Receiver Data Output/Transmitter Data Input | | 26 | DVDD | Digital Power-Supply Voltage. Bypass to GND with a 0.01µF and 220pF capacitor placed as close as possible to the pin. | | 27 | HVIN | High-Voltage Supply Input. For 3V operation, connect HVIN to AVDD, DVDD, and PAVDD. For 5V operation, connect only HVIN to 5V. Bypass HVIN to GND with a 0.01µF and 220pF capacitor placed as close as possible to the pin. | #### Pin Description (continued) | PIN | NAME FUNCTION | | | | | | |-----|---------------|------------------------------------------------------------------------------------------|--|--|--|--| | 28 | AGC2 | AGC Enable/Dwell Time Control 2 (MSB). See Table 1. Bypass to GND with a 10pF capacitor. | | | | | | 29 | AGC1 | AGC Enable/Dwell Time Control 1. See Table 1. Bypass to GND with a 10pF capacitor. | | | | | | 30 | AGC0 | AGC Enable/Dwell Time Control 0 (LSB). See Table 1. Bypass to GND with a 10pF capacitor. | | | | | | 31 | XTAL1 | Crystal Input 1. Bypass to GND if XTAL2 is driven by an AC-coupled external reference. | | | | | | 32 | XTAL2 | Crystal Input 2. XTAL2 can be driven from an external AC-coupled reference. | | | | | | _ | EP | Exposed Pad. Solder evenly to the board's ground plane for proper operation. | | | | | #### **Detailed Description** The MAX7030 315MHz, 345MHz, and 433.92MHz CMOS transceiver and a few external components provide a complete transmit and receive chain from the antenna to the digital data interface. This device is designed for transmitting and receiving ASK data. All transmit frequencies are generated by a fractional-N-based synthesizer, allowing for very fine frequency steps in increments of f<sub>XTAL</sub>/4096. The receive LO is generated by a traditional integer-N-based synthesizer. Depending on component selection, data rates as high as 33kbps (Manchester encoded) or 66kbps (NRZ encoded) can be achieved. #### Receiver #### Low-Noise Amplifier (LNA) The LNA is a cascode amplifier with off-chip inductive degeneration that achieves approximately 30dB of voltage gain that is dependent on both the antenna-matching network at the LNA input and the LC tank network between the LNA output and the mixer inputs. The off-chip inductive degeneration is achieved by connecting an inductor from LNASRC to GND. This inductor sets the real part of the input impedance at LNAIN, allowing for a more flexible match for low-input impedances such as a PCB trace antenna. A nominal value for this inductor with a $50\Omega$ input impedance is 12nH at 315MHz and 10nH at 434MHz, but the inductance is affected by PCB trace length. LNASRC can be shorted to ground to increase sensitivity by approximately 1dB, but the input match must then be reoptimized. The LC tank filter connected to LNAOUT consists of L5 and C9 (see the *Typical Application Circuit*). Select L5 and C9 to resonate at the desired RF input frequency. The resonant frequency is given by: $$f = \frac{1}{2\pi\sqrt{L_{TOTAL} \times C_{TOTAL}}}$$ where LTOTAL = L5 + LPARASITICS and CTOTAL = C9 + CPARASITICS. LPARASITICS and CPARASITICS include inductance and capacitance of the PCB traces, package pins, mixerinput impedance, LNA-output impedance, etc. These parasitics at high frequencies cannot be ignored, and can have a dramatic effect on the tank filter center frequency. Lab experimentation should be done to optimize the center frequency of the tank. The total parasitic capacitance is generally between 5pF and 7pF. #### Automatic Gain Control (AGC) When the AGC is enabled, it monitors the RSSI output. When the RSSI output reaches 1.28V, which corresponds to an RF input level of approximately -55dBm, the AGC switches on the LNA gain-reduction attenuator. The attenuator reduces the LNA gain by 36dB, thereby reducing the RSSI output by about 540mV to 740mV. The LNA resumes high-gain mode when the RSSI output level drops back below 680mV (approximately -59dBm at the RF input) for a programmable interval called the AGC dwell time (see Table 1). The AGC has a hysteresis of approximately 4dB. With the AGC function, the RSSI dynamic range is increased, allowing the MAX7030 to reliably produce an ASK output for RF input levels up to 0dBm with a modulation depth of 18dB. AGC is not required and can be disabled (see Table 1). Table 1. AGC Dwell Time Settings for MAX7030 | AGC2 | AGC1 | AGC0 | DESCRIPTION | |------|------|------|----------------------------------| | 0 | 0 | 0 | AGC disabled, high gain selected | | 0 | 0 | 1 | K = 11 | | 0 | 1 | 0 | K = 13 | | 0 | 1 | 1 | K = 15 | | 1 | 0 | 0 | K = 17 | | 1 | 0 | 1 | K = 19 | | 1 | 1 | 0 | K = 21 | | 1 | 1 | 1 | K = 23 | #### AGC Dwell-Time Settings The AGC dwell timer holds the AGC in low-gain state for a set amount of time after the power level drops below the AGC switching threshold. After that set amount of time, if the power level is still below the AGC threshold, the LNA goes into high-gain state. This is important for ASK since the modulated data may have a high level above the threshold and low level below the threshold, which without the dwell timer would cause the AGC to switch on every bit. The MAX7030 uses the three AGC control pins (AGC0, AGC1, AGC2) to set seven user-controlled, dwell-timer settings. The AGC dwell time is dependent on the crystal frequency and the bit settings of the AGC control pins. To calculate the dwell time, use the following equation: $$Dwell Time = \frac{2^K}{f_{XTAL}}$$ where K is an odd integer in decimal from 11 to 23, determined by the control pin settings shown in Table 1. To calculate the value of K, use the following equation and use the next integer higher than the calculated result: K ≥ 3.3 x log<sub>10</sub> (Dwell Time x fx<sub>TAL</sub>) For Manchester Code (50% duty cycle), set the dwell time to at least twice the bit period. For nonreturn-to-zero (NRZ) data, set the dwell to greater than the period of the longest string of zeros or ones. For example, using Manchester Code at 315MHz ( $f_{XTAL}$ = 12.679MHz) with a data rate of 2kbps (bit period = 250µs), the dwell time needs to be greater than 500µs: $$K \ge 3.3 \times log_{10} (500 \mu s \times 12.679) \approx 12.546$$ Choose the AGC pin settings for K to be the next oddinteger value higher than 12.546, which is 13. This says that AGC1 is set high and AGC0 and AGC2 are set low. #### Mixer A unique feature of the MAX7030 is the integrated image rejection of the mixer. This eliminates the need for a costly front-end SAW filter for many applications. The advantage of not using a SAW filter is increased sensitivity, simplified antenna matching, less board space, and lower cost. The mixer cell is a pair of double-balanced mixers that perform an IQ downconversion of the RF input to the 10.7MHz intermediate frequency (IF) with low-side injection (i.e., $f_{LO}=f_{RF}$ - $f_{IF}$ ). The image-rejection circuit then combines these signals to achieve a typical 46dB of image rejection over the full temperature range. Low-side injection is required as high-side injection is not possible due to the on-chip image rejection. The IF output is driven by a source follower, biased to create a driving impedance of $330\Omega$ to interface with an off-chip $330\Omega$ ceramic IF filter. The voltage-conversion gain driving a $330\Omega$ load is approximately 20dB. Note that the MIXIN+ and MIXIN- inputs are functionally identical. #### Integer-N Phase-Locked Loop (PLL) The MAX7030 utilizes a fixed-integer-N PLL to generate the receive LO. All PLL components, including the loop filter, voltage-controlled oscillator, charge pump, asynchronous 24x divider, and phase-frequency detector are integrated internally. The loop bandwidth is approximately 500kHz. The relationship between RF, IF, and reference frequencies is given by: #### Intermediate Frequency (IF) The IF section presents a differential $330\Omega$ load to provide matching for the off-chip ceramic filter. The internal six AC-coupled limiting amplifiers produce an overall gain of approximately 65dB, with a bandpass filter type response centered near the 10.7MHz IF frequency with a 3dB bandwidth of approximately 10MHz. For ASK data, the RSSI circuit demodulates the IF to baseband by producing a DC output proportional to the log of the IF signal level with a slope of approximately 15mV/dB. #### Data Filter The data filter for the demodulated data is implemented as a 2nd-order, lowpass, Sallen-Key filter. The pole locations are set by the combination of two on-chip resistors and two external capacitors. Adjusting the value of the external capacitors changes the corner frequency to optimize for different data rates. Set the corner frequency in kHz to approximately 3 times the fastest expected Manchester data rate in kbps from the transmitter (1.5 times the fastest expected NRZ data rate). Keeping the corner frequency near the data rate rejects any noise at higher frequencies, resulting in an increase in receiver sensitivity. The configuration shown in Figure 1 can create a Butterworth or Bessel response. The Butterworth filter offers a very-flat-amplitude response in the passband and a rolloff rate of 40dB/decade for the two-pole filter. The Bessel filter has a linear phase response, which works well for filtering digital data. To calculate the value of the capacitors, use the following equations, along with the coefficients in Table 2: $$C_{F1} = \frac{b}{a(100k\Omega)(\pi)(f_C)}$$ $$C_{F2} = \frac{a}{4(100k\Omega)(\pi)(f_C)}$$ where fc is the desired 3dB corner frequency. For example, choose a Butterworth filter response with a corner frequency of 5kHz: $$C_{F1} = \frac{1.000}{(1.414)(100k\Omega)(3.14)(5kHz)} \approx 450pF$$ $$C_{F2} = \frac{1.414}{(4)(100k\Omega)(3.14)(5kHz)} \approx 225pF$$ Choosing standard capacitor values changes CF1 to 470pF and CF2 to 220pF. In the *Typical Application Circuit*, CF1 and CF2 are named C16 and C17, respectively. #### Data Slicer The data slicer takes the analog output of the data filter and converts it to a digital signal. This is achieved by using a comparator and comparing the analog input to a threshold voltage. The threshold voltage is set by the voltage on the DS- pin, which is connected to the negative input of the data slicer comparator. Numerous configurations can be used to generate the data-slicer threshold. For example, the circuit in Figure 2 shows a simple method using only one resistor and one capacitor. This configuration averages the analog output of the filter and sets the threshold to approximately 50% of that amplitude. With this configuration, the threshold automatically adjusts as the analog signal varies, minimizing the possibility for errors in the digital data. The values of R and C affect how fast the threshold tracks the analog amplitude. Be sure to keep the corner frequency of the RC circuit much lower (about 10 times) than the lowest expected data rate. With this configuration, a long string of NRZ zeros or ones can cause the threshold to drift. This configuration works best if a coding scheme, such as Manchester coding, which has an equal number of zeros and ones, is used. Figure 3 shows a configuration that uses the positive and negative peak detectors to generate the threshold. This configuration sets the threshold to the midpoint between a high output and a low output of the data filter. Figure 1. Sallen-Key Lowpass Data Filter ### Table 2. Coefficients to Calculate CF1 and CF2 | FILTER TYPE | а | b | |-------------------------|--------|-------| | Butterworth (Q = 0.707) | 1.414 | 1.000 | | Bessel<br>(Q = 0.577) | 1.3617 | 0.618 | 14 \_\_\_\_\_\_ **/\!/**\!/**\** Figure 2. Generating Data-Slicer Threshold Using a Lowpass Filter #### Peak Detectors The maximum peak detector (PDMAX) and minimum peak detector (PDMIN), with resistors and capacitors shown in Figure 3, create DC output voltages equal to the high- and low-peak values of the filtered demodulated signal. The resistors provide a path for the capacitors to discharge, allowing the peak detectors to dynamically follow peak changes of the data filter output voltages. The maximum and minimum peak detectors can be used together to form a data slicer threshold voltage at a value midway between the maximum and minimum voltage levels of the data stream (see the *Data Slicer* section and Figure 3). Set the RC time constant of the peak detector combining network to at least 5 times the data period. If there is an event that causes a significant change in the magnitude of the baseband signal, such as an AGC gain-switch or a power-up transient, the peak detectors may "catch" a false level. If a false peak is detected, the slicing level is incorrect. The MAX7030 peak detectors correct these problems by temporarily tracking the incoming baseband filter voltage when an AGC state switch occurs, or forcing the peak detectors to track the baseband filter output voltage until all internal circuits are stable following an enable pin low-to-high transition and also $T/\overline{R}$ pin high-to-low transition. The peak detectors exhibit a fast attack/slow decay response. This feature allows for an extremely fast startup or AGC recovery. #### **Transmitter** #### Power Amplifier (PA) The PA of the MAX7030 is a high-efficiency, opendrain, switch-mode amplifier. The PA with proper output-matching network can drive a wide range of antenna impedances, which includes a small-loop PCB Figure 3. Generating Data-Slicer Threshold Using the Peak Detectors trace and a $50\Omega$ antenna. The output-matching network for a $50\Omega$ antenna is shown in the *Typical Application Circuit*. The output-matching network suppresses the carrier harmonics and transforms the antenna impedance to an optimal impedance at PAOUT (pin 5). The optimal impedance at PAOUT is $250\Omega$ . When the output-matching network is properly tuned, the PA transmits power with a high overall efficiency of up to 32%. The efficiency of the PA itself is more than 46%. The output power is set by an external resistor at PAOUT and is also dependent on the external antenna and antenna-matching network at the PA output. #### Envelope Shaping The MAX7030 features an internal envelope-shaping resistor, which connects between the open-drain output of the PA and the power supply (see the *Typical Application Circuit*). The envelope-shaping resistor slows the turn-on/turn-off of the PA in ASK mode and results in a smaller spectral width of the modulated PA output signal. #### Fractional-N Phase-Locked Loop (PLL) The MAX7030 utilizes a fully integrated, fractional-N, PLL for its transmit frequency synthesizer. All PLL components, including the loop filter, are integrated internally. The loop bandwidth is approximately 200kHz. #### **Power-Supply Connections** The MAX7030 can be powered from a 2.1V to 3.6V supply or a 4.5V to 5.5V supply. If a 4.5V to 5.5V supply is used, then the on-chip linear regulator reduces the 5V supply to the 3V needed to operate the chip. To operate the MAX7030 from a 3V supply, connect PAVDD, AVDD, DVDD, and HVIN to the 3V supply. When using a 5V supply, connect the supply to HVIN only and connect AVDD, PAVDD, and DVDD together. In both cases, bypass DVDD, HVIN, and PAVDD to GND with 0.01 $\mu$ F and 220 $\mu$ F capacitors and bypass AVDD to GND with 0.1 $\mu$ F and 220 $\mu$ F capacitors. Bypass T/R, ENABLE, DATA, and AGC0-2 with 10 $\mu$ F capacitors to GND. Place all bypass capacitors as close as possible to the respective pins. #### Transmit/Receive Antenna Switch The MAX7030 features an internal SPST RF switch that, when combined with a few external components, allows the transmit and receive pins to share a common antenna (see the *Typical Application Circuit*). In receive mode, the switch is open and the power amplifier is shut down, presenting a high impedance to minimize the loading of the LNA. In transmit mode, the switch closes to complete a resonant tank circuit at the PA output and forms an RF short at the input to the LNA. In this mode, the external passive components couple the output of the PA to the antenna and protect the LNA input from strong transmitted signals. The switch state is controlled by the $T/\overline{R}$ pin (pin 22). Drive $T/\overline{R}$ high to put the device in transmit mode; drive $T/\overline{R}$ low to put the device in receive mode. The XTAL oscillator in the MAX7030 is designed to pre- #### **Crystal Oscillator (XTAL)** sent a capacitance of approximately 3pF between the XTAL1 and XTAL2 pins. In most cases, this corresponds to a 4.5pF load capacitance applied to the external crystal when typical PCB parasitics are added. It is very important to use a crystal with a load capacitance that is equal to the capacitance of the MAX7030 crystal oscillator plus PCB parasitics. If a crystal designed to oscillate with a different load capacitance is used, the crystal is pulled away from its stated operating frequency, introducing an error in the reference frequency. Crystals designed to operate with higher differential load capacitance always pull the reference frequency higher. In actuality, the oscillator pulls every crystal. The crystal's natural frequency is really below its specified frequency, but when loaded with the specified load capacitance, the crystal is pulled and oscillates at its specified frequency. This pulling is already accounted for in the specification of the load capacitance. Additional pulling can be calculated if the electrical parameters of the crystal are known. The frequency pulling is given by: $$f_{P} = \frac{C_{m}}{2} \left( \frac{1}{C_{CASE} + C_{LOAD}} - \frac{1}{C_{CASE} + C_{SPEC}} \right) \times 10^{6}$$ where: fp is the amount the crystal frequency is pulled in ppm. C<sub>m</sub> is the motional capacitance of the crystal. CCASE is the case capacitance. CSPEC is the specified load capacitance. CLOAD is the actual load capacitance. When the crystal is loaded as specified, i.e., CLOAD = CSPEC, the frequency pulling equals zero. #### Pin Configuration **Table 3. Component Values for Typical Application Circuit** | COMPONENT | VALUE FOR<br>433.92MHz RF | VALUE FOR<br>315MHz RF | DESCRIPTION | |-----------|---------------------------|------------------------|---------------------------------| | C1 | 220pF | 220pF | 10% | | C2 | 680pF | 680pF | 10% | | C3 | 6.8pF | 12pF | 5% | | C4 | 6.8pF | 10pF | 5% | | C5 | 10pF | 22pF | 5% | | C6 | 220pF | 220pF | 10% | | C7 | 0.1µF | 0.1µF | 10% | | C8 | 100pF | 100pF | 5% | | C9 | 1.8pF | 2.7pF | ±0.1pF | | C10 | 100pF | 100pF | 5% | | C11 | 220pF | 220pF | 10% | | C12 | 100pF | 100pF | 5% | | C13 | 1500pF | 1500pF | 10% | | C14 | 0.047µF | 0.047µF | 10% | | C15 | 0.047µF | 0.047µF | 10% | | C16 | 470pF | 470pF | 10% | | C17 | 220pF | 220pF | 10% | | C18 | 220pF | 220pF | 10% | | C19 | 0.01µF | 0.01µF | 10% | | C20 | 100pF | 100pF | 5% | | C21 | 100pF | 100pF | 5% | | C22 | 220pF | 220pF | 10% | | C23 | 0.01µF | 0.01µF | 10% | | C24 | 0.01µF | 0.01µF | 10% | | L1 | 22nH | 27nH | Coilcraft 0603CS | | L2 | 22nH | 30nH | Coilcraft 0603CS | | L3 | 22nH | 30nH | Coilcraft 0603CS | | L4 | 10nH | 12nH | Coilcraft 0603CS | | L5 | 16nH | 30nH | Murata LQW18A | | L6 | 68nH | 100nH | Coilcraft 0603CS | | R1 | 100kΩ | 100kΩ | 5% | | R2 | 100kΩ | 100kΩ | 5% | | R3 | Ω0 | 0Ω | _ | | Y1 | 17.63416MHz | 12.67917MHz | Crystal, 4.5pF load capacitance | | Y2 | 10.7MHz ceramic filter | 10.7MHz ceramic filter | Murata SFECV10.7 series | Note: Component values vary depending on PCB layout. #### Typical Application Circuit #### **Chip Information** #### \_Package Information PROCESS: CMOS For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|---------------------| | 32 Thin QFN-EP | T3255+3 | <u>21-0140</u> | 90-0001 | 18 \_\_\_\_\_\_ /I/XI/V #### **Functional Diagram** #### **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 5/05 | Initial release | _ | | 1 | 9/08 | Added + to each part to denote lead-free/RoHS-compliant package and explicitly calling out the odd frequency as contact factory for availability | 1 | | 2 | 6/09 | Made correction in <i>Power Amplifier (PA)</i> section | 15 | | 3 | 11/10 | Updated AC Electrical Characteristics, Absolute Maximum Ratings, and Package Information | 2, 5, 18 | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.