## Bluetooth™ Baseband with integrated flash **Target Specification** ### **Features** - Bluetooth<sup>™</sup> specification compliance: V1.1 and V1.2 - SW compatible with STLC2416 - 2 layer class 4 PCB compatible - Point-to-point, point-to-multi-point (up to 7 slaves) and scatternet capability - Asynchronous connection oriented (ACL) logical transport link - Synchronous connection oriented (SCO) links:2 simultaneous SCO channels - Supports pitch-period error concealment (PPEC) - Improves speech quality in the vicinity of interference - Improves coexistence with WLAN - Works at receiver, no Bluetooth implication - Adaptive frequency hopping (AFH): hopping kernel, channel assessment as master and as slave - Faster connection: interlaced scan for page and inquiry scan, first FHS without random backoff, RSSI used to limit range - Extended SCO (eSCO) links - Standard BlueRF bus interface - QoS flush - Clock support - System clock input: any integer value from 12 to 33 MHz - LPO clock input at 3.2 and 32 kHz or via the embedded 32 kHz crystal oscillator cell - ARM7TDMI 32-bit CPU - Memory - Integrated 4 Mbit flash ### LFBGA120 (10x10x1.4mm) - 64 KByte on-chip RAM - 4 KByte on-chip boot ROM - Low power architecture with sleep mode - HW support for packet types - ACL: DM1, 3, 5 and DH1, 3, 5 - SCO: HV1, 3 and DV - eSCO: EV3, 5 - Communication interfaces - Synchronous serial interface, supporting up to 32-bit data - Two enhanced 16550 UARTs with 128-byte FIFO depth - 12 Mbps USB interface - Fast master I<sup>2</sup>C bus interface - Multi slot PCM interface - 15 programmable GPIOs - 2 external interrupts and various interrupt possibilities through other interfaces - 32 KHz clock out - Efficient support for WLAN coexistence - Ciphering support for up to 128-bit key - Receiver signal strength indication (RSSI) support for power-controlled links - Separate control for external power amplifier (PA) for class1 power support - Software support: low level (up to HCI) stack or embedded stack with profiles - Support of UART and USB HCI transport layers | Part number | Package | Packing | | |-------------|------------------------|---------|--| | STA2416 | LFBGA120 (10x10x1.4mm) | Tube | | Contents STA2416 # **Contents** | 1 | Appl | ication f | features | 6 | |----------------------------------------------|--------------------------------------|-----------|----------------------------------------------------|------| | 2 | Desc | ription . | | 6 | | 3 | Bloc | k diagra | m and pins description | 7 | | | 3.1 | Block d | iagram | 7 | | | 3.2 | Pin des | scription | 8 | | | 3.3 | Pin des | scription and assignment | 9 | | 4 | Quic | k refere | nce data | . 15 | | | 4.1 | Absolut | te maximum ratings | . 15 | | | 4.2 | Operati | ing ranges | . 15 | | | 4.3 | I/O spe | cifications | . 16 | | | | 4.3.1 | Specifications for 3.3 V I/Os | . 16 | | | | 4.3.2 | Specifications for 1.8 V I/Os | . 16 | | | 4.4 | Current | t consumption | . 17 | | 5 | Func | tional d | escription | . 18 | | | 5.1 | Baseba | and | . 18 | | | | 5.1.1 | Baseband 1.1 features | . 18 | | | | 5.1.2 | Baseband 1.2 features | . 18 | | | 5.2 | Integrat | ted Flash memory | . 19 | | | | 5.2.1 | Flash signal descriptions | . 19 | | 6 | Gene | eral spec | cification | . 21 | | | 6.1 | System | clock | . 21 | | | | 6.1.1 | Slow clock | . 21 | | | 6.2 | Boot pr | ocedure | . 21 | | | 6.3 | Clock d | letection | . 21 | | | 6.4 | Master | reset | . 22 | | | 6.5 | Interrup | ots/wake-up | . 22 | | 4.1 Absolute maximum ra 4.2 Operating ranges | etailed functionality - extended SCO | . 22 | | | | | 6.7 | V1.2 de | etailed functionality - adaptive frequency hopping | . 23 | | | | | | | STA2416 Contents | | 6.8 | V1.2 det | ailed functionality - faster connection | 23 | |----|------------|-----------|--------------------------------------------------------|------| | | 6.9 | V1.2 det | ailed functionality - quality of service | 24 | | | 6.10 | Low pow | ver modes | 24 | | | | 6.10.1 | Sniff or park | . 24 | | | | 6.10.2 | Inquiry/page scan | . 25 | | | | 6.10.3 | No connection | . 25 | | | | 6.10.4 | Active link | . 25 | | | 6.11 | SW initia | ated low power mode | 25 | | | 6.12 | Bluetoot | h™ - WLAN coexistence in collocated scenario | 25 | | | | 6.12.1 | Algorithm 1: PTA (packet traffic arbitration) | . 26 | | | | 6.12.2 | Algorithm 2: WLAN master | . 26 | | | | 6.12.3 | Algorithm 3: Bluetooth™ master | . 27 | | | | 6.12.4 | Algorithm 4: Two-wire mechanism | . 27 | | | | 6.12.5 | Algorithm 5: Alternating wireless medium access (AWMA) | . 27 | | 7 | Interf | 2006 | | 28 | | • | 7.1 | | terface | | | | | | | | | | 7.2 | 7.2.1 | nous serial interface | | | | | 7.2.1 | Feature description: Agilent mode | | | | 7.3 | | face | | | | 7.3<br>7.4 | | | | | | | | erface | | | | 7.5 | | erface | | | | 7.6 | | face | | | | 7.7 | PCM voi | ce interface | 31 | | 8 | HCI U | ART tra | nsport layer | 33 | | | 8.1 | | ettings | | | | | | | | | 9 | HCI U | ISB tran | sport layer | 34 | | 10 | Class | 1 power | support | 35 | | 11 | Packa | age infol | mation | 36 | | | | | | | | 12 | Revis | ion hist | ory | 37 | | | | | | | List of tables STA2416 # List of tables | Table 1. | Pin list | 9 | |-----------|----------------------------------------------------------------------------------------------|----| | Table 2. | Absolute maximum ratings | 15 | | Table 3. | Operating ranges | 15 | | Table 4. | LVTTL DC input specification (3V <vddio<3.6v)< td=""><td> 16</td></vddio<3.6v)<> | 16 | | Table 5. | LVTTL DC output specification (3V <vddio<3.6v)< td=""><td> 16</td></vddio<3.6v)<> | 16 | | Table 6. | DC input specification (1.55V <vdd<1.95v)< td=""><td> 16</td></vdd<1.95v)<> | 16 | | Table 7. | DC output specification (1.55V <vdd<1.95v)< td=""><td> 16</td></vdd<1.95v)<> | 16 | | Table 8. | Typical power consumption of the STA2416 | | | | $(V_{DD} = V_{DD} \text{ Flash} = \text{PLLV}_{DD} = 1.8 \text{V}, V_{DDIO} = 3.3 \text{V})$ | 17 | | Table 9. | Low power modes | | | Table 10. | WLAN HW signal assignment | 27 | | Table 11. | List of supported baud rates | 28 | | Table 12. | PCM interface timing | 32 | | Table 13. | GPIOs alternate functionalities | | | Table 14. | Document revision history | 37 | STA2416 List of figures # **List of figures** | Figure 1. | Block diagram | 7 | |------------|---------------------------------------------------------------|------| | Figure 2. | Pin out (top view) | 8 | | Figure 3. | Block addresses | | | Figure 4. | eSCO | . 22 | | Figure 5. | AFH | . 23 | | Figure 6. | Algorithm 1: PTA | . 26 | | Figure 7. | Algorithm 2: WLAN master | . 26 | | Figure 8. | Algorithm 3: Bluetooth™ master | . 27 | | Figure 9. | Agilent mode | . 29 | | Figure 10. | 32-bit SPI | . 29 | | Figure 11. | USB Interface | . 30 | | Figure 12. | PCM (A-law, m-law) standard mode | . 31 | | Figure 13. | Linear mode | . 31 | | Figure 14. | PCM interface timing | . 32 | | Figure 15. | UART transport layer | . 33 | | Figure 16. | LFBGA120 (10x10x1.4mm) mechanical data and package dimensions | . 36 | Application features STA2416 ## 1 Application features Typical applications in which the STA2416 can be used are: - cable replacement - portable computers, PDA - handheld data transfer devices - computer peripherals - other type of devices that require the wireless communication provided by Bluetooth™ - SW host for STLC2500x ST single chip - audio application includes: - headset - headphone - wireless speakers - wireless transmitter ## 2 Description The STA2416 from STMicroelectronics is a Bluetooth<sup>™</sup> baseband controller with integrated 4-Mbit flash memory. Together with a Bluetooth<sup>™</sup> Radio this product offers a compact and complete solution for short-range wireless connectivity. It incorporates all the lower layer functions of the Bluetooth<sup>™</sup> protocol. The microcontroller allows the support of all data packets of Bluetooth™ in addition to voice. The embedded controller can be used to run the Bluetooth™ protocol and application layers if required. The software is located in the integrated flash memory. # 3 Block diagram and pins description ## 3.1 Block diagram Figure 1. Block diagram ## 3.2 Pin description Figure 2. Pin out (top view) ## 3.3 Pin description and assignment *Table 1* shows the pin list of the STA2416. There are 91 functional pins of which 25 are used for device testing only (should not be connected in the application) and 24 supply pins. The column "PU/PD" shows the pads implementing an internal weak pull-up/down, to fix value if the pin is left open. This cannot replace an external pull-up/down. The pads are grouped according to two different power supply values, as shown in column VDD: - V1 for 3.3 V typical 2.7 3.6 V range - V2 for 1.8 V typical 1.55 1.95 V range Finally the column "DIR" describes the pin directions: - I for Inputs - O for Outputs - I/O for Input/Outputs - O/t for trim-state outputs Table 1. Pin list | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | | | |---------------------|-------|----------------------------------------------------|-----|-------|-----|---------------------------------------------------------------------|--|--| | Clock and test pins | | | | | | | | | | IN | B18 | System clock | I | | V1 | CMOS, 3.3V TTL | | | | NEAREST | A18 | Reset | I | | VI | compatible | | | | UNRIPE | A17 | Flash reset | I | | V2 | Schmidt trigger | | | | NWP | НЗ | Flash write protect | I | | V2 | CMOS 1.8V | | | | SYS_CLK_REQ | C18 | System clock request | I/O | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>tri-state<br>slew rate control | | | | LPO_CLK_P | V9 | Low power oscillator + /slow clock input | I | | V2 | | | | | LPO_CLK_N | V10 | Low power oscillator - | 0 | | | | | | | LPO_CLK_OUT | R18 | 32MHz clock out | 0 | - | V1 | | | | | INT1 | C14 | External interrupt used also as external wakeup | I | (1) | V1 | CMOS, 3.3V TTL compatible | | | | INT2 | C15 | Second external interrupt | I | (1) | | schmidt trigger | | | | воот | T10 | Select external boot from EMI or internal from ROM | I | (1) | V2 | CMOS 1.8V | | | Table 1. Pin list (continued) | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | |----------------------------|-------|--------------------------------------------|-----|-------|-----|------------------------------------------------------------| | SPI interface | • | | | | | | | SPI_FRM | A2 | Synchronous serial interface frame sync | I/O | | V1 | CMOS, 3.3V TTL compatible, 2mA tri-state slew rate control | | SPI_CLK | A1 | Synchronous serial interface clock | I/O | | | schmidt trigger | | SPI_TXD | B1 | Synchronous serial interface transmit data | O/t | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | SPI_RXD | C1 | Synchronous serial interface receive data | I | (1) | V1 | CMOS, 3.3V TTL compatible schmidt trigger | | <b>UART</b> interface | | | | | | | | UART1_TXD | A15 | UART1 transmit data | O/t | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | UART1_RXD | A16 | UART1 receive data | _ | (2) | V1 | CMOS, 3.3V TTL compatible Schmidt trigger | | UART2_O1 | C7 | UART2 modem output | 0 | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | UART2_O2 | A6 | UART2 modem output | O/t | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | UART2_I1 | A7 | UART2 modem input | I | (2) | V1 | CMOS, 3.3V TTL | | UART2_I2 | C8 | UART2 modem input | I | (2) | V1 | compatible | | UART2_IO1 | C6 | UART2 modem input/output | I/O | (2) | V1 | CMOS, 3.3V TTL | | UART2_IO2 | C5 | UART2 modem input/output | I/O | (2) | V1 | compatible, 2mA<br>tri-state slew rate control | | UART2_TXD | A8 | UART2 transmit data | O/t | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | UART2_RXD | A9 | UART2 receive data | Ι | (2) | V1 | CMOS, 3.3V TTL compatible | | I <sup>2</sup> C interface | | | | | | | | I <sup>2</sup> C_DAT | A14 | I <sup>2</sup> C data pin | I/O | (3) | V1 | CMOS, 3.3V TTL | | I <sup>2</sup> C_CLK | A13 | I <sup>2</sup> C clock pin | I/O | (3) | V1 | compatible, 2mA tri-state slew rate control | 11/38 Table 1. Pin list (continued) | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | |----------------|-------|-------------------------------------------------------------|-----|-------|-----|----------------------------------------------------------------------------------------| | USB interface | | | | | | | | USB_DN | A10 | USB - pin (Needs a series resistor of 27 $\Omega \pm 5\%$ ) | I/O | (1) | V1 | | | USB_DP | C9 | USB + pin (Needs a series resistor of 27 $\Omega$ ±5%) | I/O | (1) | V1 | | | GPIO interface | | | | | | | | GPIO0 | V11 | GPIO port 0 | I/O | PU | | CMOS, 3.3V TTL | | GPIO1 | T11 | GPIO port 1 | I/O | PU | V1 | compatible, 4mA<br>tri-state | | GPIO2 | V12 | GPIO port 2 | I/O | PU | | slew rate control | | GPIO3 | T12 | GPIO port 3 | I/O | PU | V1 | CMOS, 3.3V TTL<br>compatible, 4mA<br>tri-state<br>slew rate control<br>schmidt trigger | | GPIO4 | V13 | GPO port 4 | I/O | PU | | CMOS, 3.3V TTL | | GPIO5 | V14 | GPO port 5 | I/O | PU | V1 | compatible, 4mA | | GPIO6 | V16 | GPO port 6 | 1/0 | PU | VI | trim-state | | GPIO7 | V17 | GPO port 7 | 1/0 | PU | | slew rate control | | GPIO8 | V18 | GPO port 8 | 1/0 | PU | | | | GPIO9 | U18 | GPO port 9 | I/O | PU | | | | GPIO11 | T18 | GPO port 11 | I/O | PU | | CMOS, 3.3V TTL | | GPIO12 | P18 | GPO port 12 | I/O | PU | V1 | compatible, 2mA<br>trim-state | | GPIO13 | T16 | GPO port 13 | I/O | PU | | slew rate control | | GPIO14 | P16 | GPO port 14 | I/O | PU | | | | GPIO15 | R16 | GPO port 15 | I/O | PU | | | Table 1. Pin list (continued) | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | |-----------------|-------|---------------------------------|-----|-------|-----|----------------------------------------------------------------------------------------| | JTAG interface | | | | | | | | ENTRUST | F18 | JTAG pin | 1 | PD | V1 | CMOS, 3.3V TTL compatible | | ТКО | D18 | JTAG pin | I | (1) | V1 | CMOS, 3.3V TTL compatible Schmidt trigger | | TAMS | E16 | JTAG pin | Ĭ | PU | V1 | CMOS, 3.3V TTL | | TI | F16 | JTAG pin | ı | PU | VI | compatible | | DO | E18 | JTAG pin (should be left open) | O/t | | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>slew rate control | | PCM interface | | | | | | | | PECAN | A11 | PCM data | I/O | PD | | CMOS, 3.3V TTL | | BITMAP | C10 | PCM data | I/O | PD | V1 | compatible, 2mA<br>trim-state<br>slew rate control | | PCM_SYNC | A12 | PCM 8kHz sync | I/O | PD | | | | PCM_CLK | C11 | PCM clock | I/O | PD | V1 | CMOS, 3.3V TTL<br>compatible, 2mA<br>tri-state<br>slew rate control<br>schmidt trigger | | Radio interface | | | | | | | | BRCLK | L18 | Transmit clock | I | (1) | | CMOS, 3.3V TTL | | BRXD | M18 | Receive data | I | | V1 | compatible<br>schmidt trigger | | BMISO | M16 | RF serial interface input data | 1 | (1) | V1 | CMOS, 3.3V TTL compatible | | BNDEN | N16 | RF serial interface control | 0 | | | | | BMOSI | L16 | RF serial interface output data | 0 | | V1 | CMOS, 3.3V TTL compatible, 2mA | | BDCLK | K16 | RF serial interface clock | 0 | | VI | slew rate control | | BTXD | K18 | Transmit data | 0 | | | | | BSEN | N18 | Synthesizer ON | 0 | | | | | BPAEN | J16 | Open PLL | 0 | | | CMOS, 3.3V TTL | | BRXEN | H18 | Receive ON | 0 | | V1 | compatible, 2mA | | BTXEN | G18 | Transmit ON | 0 | | | slew rate control | | BPKTCTL | J18 | Packet ON | 0 | | | | | ANT_SW | H16 | Antenna switch | 0 | | V1 | CMOS, 3.3V TTL<br>compatible, 8mA<br>slew rate control | Table 1. Pin list (continued) | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | |----------------|------------|-------------------------------|-----|-------|-----|-----| | Power supply | • | • | | | | | | VSSPLL | T15 | PLL ground | | | | | | VDDPLL | V15 | 1.8V supply for PLL | | | | | | VDD | A4 | 1.8V digital supply | | | | | | VDD | F1 | 1.8V digital supply | | | | | | VDD | J1 | 1.8V digital supply | | | | | | VDD | U1 | 1.8V digital supply | | | | | | VDD | Т8 | 1.8V digital supply | | | | | | VDDF | КЗ | 1.8V digital supply flash | | | | | | VDDQ | МЗ | 1.8V I/O's supply flash | | | | | | VPP | J3 | 12V fast program supply flash | | | | | | VDDIO | C13 | 3.3V I/O's supply | | | | | | VDDIO | <b>A</b> 5 | 3.3V I/O's supply | | | | | | VDDIO | T13 | 3.3V I/O's supply | | | | | | VDDIO | G16 | 3.3V I/O's supply | | | | | | VSS | А3 | Digital ground | | | | | | VSS | G1 | Digital ground | | | | | | VSS | K1 | Digital ground | | | | | | VSS | V1 | Digital ground | | | | | | VSS | Т9 | Digital ground | | | | | | VSSF | L3 | Digital ground flash | | | | | | VSSIO | C12 | I/O's ground | | | | | | VSSIO | C4 | I/O's ground | | | | | | VSSIO | T14 | I/O's ground | | | | | | VSSIO | D16 | I/O's ground | | | | | | To be connecte | ed togeth | er on the PCB | • | | | | | NE | D3 | Flash chip enable | I | | | | | CSN0 | E3 | External chip select bank 0 | 0 | | | | | | | | | | | | Table 1. Pin list (continued) | Name | Pin # | Description | DIR | PU/PD | VDD | PAD | |-----------------|--------------------------|-----------------------------|-----|-------|-----|--------------------------| | Test only (Do N | OT conn | ect) | • | | | | | RDN/NG | СЗ | External read | 0 | | | | | CSN1 | D1 | External chip select bank 1 | 0 | | | | | CSN2 | E1 | External chip select bank 2 | 0 | | | | | ADDR0 | F3 | External address bit 0 | 0 | | | | | ADDR2 | H1 | External address bit 2 | 0 | | | | | ADDR17 | L1 | External address bit 17 | 0 | | V2 | | | ADDR18 | M1 | External address bit 18 | 0 | | | CMOS 1.8V | | ADDR19 | N1 | External address bit 19 | 0 | | ٧∠ | 4mA<br>slew rate control | | DATA0 | P1 | External data bit 0 | I/O | PD | | | | DATA1 | R1 | External data bit 1 | I/O | PD | | | | DATA2 | T1 | External data bit 2 | I/O | PD | | | | DATA3 | R3 | External data bit 3 | I/O | PD | | | | DATA4 | Т3 | External data bit 4 | I/O | PD | | | | DATA5 | T4 | External data bit 5 | I/O | PD | | | | DATA6 | T5 | External data bit 6 | I/O | PD | | | | DATA7 | T6 | External data bit 7 | I/O | PD | | | | DATA8 | T7 | External data bit 8 | I/O | PD | | | | DATA9 | V2 | External data bit 9 | I/O | PD | | | | DATA10 | V3 | External data bit 10 | I/O | PD | V2 | CMOS 1.8V<br>4mA | | DATA11 | V4 | External data bit 11 | I/O | PD | ٧Z | slew rate control | | DATA12 | V5 | External data bit 12 | I/O | PD | | | | DATA13 | V6 | External data bit 13 | I/O | PD | | | | DATA14 | V7 | External data bit 14 | I/O | PD | | | | DATA15 | V8 | External data bit 15 | I/O | PD | | | | Not connected | | | • | | | | | N.C. | C16,<br>G3,<br>N3,<br>P3 | Not connected | | | | | <sup>1.</sup> Should be strapped to VSSIO if not used <sup>2.</sup> Should be strapped to VDDIO if not used <sup>3.</sup> Must have a 10 kOhm pull-up STA2416 Quick reference data ## 4 Quick reference data ## 4.1 Absolute maximum ratings Operation of the device beyond these conditions is not guaranteed. Sustained exposure to these limits will adversely affect device reliability. Table 2. Absolute maximum ratings | Symbol | Conditions | Min | Max | Unit | |--------------------|---------------------------------------------------------------|-----------------------|-------------------------|------| | $V_{DD}$ | Supply voltage baseband core | V <sub>SS</sub> _ 0.5 | 2.5 | V | | $V_{DDF}$ | Supply voltage flash | V <sub>SS</sub> _ 0.5 | 2.5 | V | | V <sub>PP</sub> | Fast Program Voltage | V <sub>SS</sub> _ 0.5 | 13 | V | | V <sub>DDIO</sub> | Supply voltage baseband I/O | | 4 | V | | $V_{\mathrm{DDQ}}$ | Supply voltage flash I/O | V <sub>SS</sub> _ 0.5 | 2.5 | V | | V <sub>IN</sub> | Input voltage on any digital pin (excluding FLASH input pins) | V <sub>SS</sub> _ 0.5 | V <sub>DDIO</sub> + 0.3 | V | | T <sub>stg</sub> | Storage temperature | -55 | +150 | °C | | T <sub>lead</sub> | Lead temperature < 10s | | +240 | °C | ## 4.2 Operating ranges Operating ranges define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied. Table 3. Operating ranges | Symbol | Conditions | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------------|------|-----|------|------| | V <sub>DD</sub> | Supply voltage baseband core and EMI pads | 1.55 | 1.8 | 1.95 | V | | $V_{DDF}$ | Supply voltage flash | 1.55 | 1.8 | 1.95 | V | | $V_{\rm DDIO}$ | Supply voltage digital I/O | 2.7 | 3.3 | 3.6 | V | | V <sub>DDQ</sub> | Supply voltage flash I/O (V <sub>DDQ</sub> ≤V <sub>DDF</sub> ) | 1.55 | 1.8 | 1.95 | V | | T <sub>amb</sub> | Operating ambient temperature | -40 | | +85 | °C | Quick reference data STA2416 ## 4.3 I/O specifications Depending on the interface, the I/O voltage is typical 1.8 V (interface to the flash memory) or typical 3.3 V (all the other interfaces). These I/Os comply with the EIA/JEDEC standard JESD8-B. ## 4.3.1 Specifications for 3.3 V I/Os Table 4. LVTTL DC input specification (3V<V<sub>DDIO</sub><3.6V) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------|------------|-----|-----|-----|------| | V <sub>il</sub> | Low level input voltage | | | | 0.8 | ٧ | | V <sub>ih</sub> | High level input voltage | | 2 | | | ٧ | | V <sub>hyst</sub> | schmidt trigger<br>hysteresis | | 0.4 | | | ٧ | Table 5. LVTTL DC output specification (3V<V<sub>DDIO</sub><3.6V) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------------------|-----------------------------|-----|------|------| | V <sub>ol</sub> | Low level output voltage | I <sub>ol</sub> = X mA | | | 0.15 | V | | V <sub>oh</sub> | High level output voltage | I <sub>oh</sub> =-X mA | V <sub>DDIO</sub> -<br>0.15 | | | ٧ | Note: X is the source/sink current under worst-case conditions according to the drive capability. (See Table 1: Pin list on page 9 for the value of X). ## 4.3.2 Specifications for 1.8 V I/Os Table 6. DC input specification (1.55V<V<sub>DD</sub><1.95V) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------|------------|----------------------|-----|----------------------|------| | V <sub>il</sub> | Low level input voltage | | | | 0.35*V <sub>DD</sub> | ٧ | | V <sub>ih</sub> | High level input voltage | | 0.65*V <sub>DD</sub> | | | ٧ | | V <sub>hyst</sub> | schmidt trigger<br>hysteresis | | 0.2 | 0.3 | 0.5 | V | Table 7. DC output specification (1.55V<V<sub>DD</sub><1.95V) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------------------|-----------------------|-----|------|------| | V <sub>ol</sub> | Low level output voltage | I <sub>ol</sub> = X mA | | | 0.15 | V | | V <sub>oh</sub> | High level output voltage | I <sub>oh</sub> =-X mA | V <sub>DD</sub> -0.15 | | | V | Note: *X* is the source/sink current under worst-case conditions according to the drive capability. (See Table 1: Pin list on page 9 for the value of *X*). STA2416 Quick reference data # 4.4 Current consumption Table 8. Typical power consumption of the STA2416 $(V_{DD} = V_{DD} \text{ Flash} = \text{PLLV}_{DD} = 1.8\text{V}, V_{DDIO} = 3.3\text{V})$ | STA2416 state | Co | ore | 10 | Unit | |------------------------------------------------|-------|--------|------|------| | STAZ410 State | Slave | Master | 10 | Oill | | Standby (no low power mode) | 5.10 | 5.10 | 0.13 | mA | | Standby (low power mode enabled) | 0.94 | 0.94 | 0.13 | mA | | ACL connection (no transmission) | 7.60 | 6.99 | 0.13 | mA | | ACL connection (data transmission) | 7.90 | 7.20 | 0.13 | mA | | SCO connection (no codec connected) | 8.70 | 7.90 | 0.14 | mA | | Inquiry and Page scan (low power mode enabled) | 127 | n.a. | 5 | μА | | Low Power mode (32 kHz crystal) | 20 | 20 | 0 | μΑ | # 5 Functional description ## 5.1 Baseband WLAN coexistence. See also Section 6.12: Bluetooth™ - WLAN coexistence in collocated scenario. ### 5.1.1 Baseband 1.1 features The baseband is based on Ericsson Technology Licensing Baseband Core (EBC) and it is compliant with the Bluetooth™ specification 1.1. - Point to multipoint (up to 7 Slaves). - Asynchronous Connection Less (ACL) link support giving data rates up to 721 kbps. - Synchronous Connection Oriented (SCO) link with support for 2 voice channels over the air interface. - Flexible voice format to host and over the air (CVSD, PCM 13/16 bits, A-law, μ-law). - HW support for packet types: DM1, 3, 5; DH1, 3, 5; HV1, 3; DV. - Scatternet capabilities (Master in one piconet and Slave in the other one; Slave in two piconets). All scatternet v.1.1 errata supported. - Ciphering support up to 128 bits key. - Paging modes R0, R1, R2. - Channel Quality Driven Data Rate. - Full Bluetooth software stack available. - Low level link controller. ### 5.1.2 Baseband 1.2 features The baseband part is also compliant with the Bluetooth specification 1.2. - Extended SCO (eSCO) links: supports EV3 and EV5 packets. See also Section 6.6: V1.2 detailed functionality extended SCO on page 22. - Adaptive Frequency Hopping (AFH): hopping kernel, channel assessment as Master and as Slave. See also Section 6.7: V1.2 detailed functionality - adaptive frequency hopping on page 23. - Faster Connection: Interlaced scan for Page and Inquiry scan, answer FHS at first reception, RSSI used to limit range. See also Section 6.8: V1.2 detailed functionality faster connection on page 23. - QoS Flush. See also Section 6.9: V1.2 detailed functionality quality of service on page 24. - Synchronization: the local and the master BT clock are available via HCI commands for synchronization of parallel applications on different slaves. - L2CAP Flow and Error control. - LMP Improvements. - LMP SCO handling. - Parameter Ranges update. ## 5.2 Integrated Flash memory #### Features: - 4-Mbit size - eight parameter blocks of 4 Kword (top configuration) - seven main blocks of 32 Kword - 120 ns access time See the datasheet for the standalone product M28R400CT for detailed information. Figure 3. Block addresses ## 5.2.1 Flash signal descriptions ### Write protect (nwp) Write protect is an input that gives an additional hardware protection for each block. When Write Protect is $\le 0.4V$ the Lock-Down is enabled and the protection status of the flash blocks cannot be changed. When Write Protect is $\ge (VDDQ - 0.4V)$ , the Lock-Down is disabled and the flash memory blocks can be locked or unlocked. ### Reset (nrp) The Reset input provides a hardware reset of the memory. When Reset is ≤0.4V, the memory is in reset mode: the outputs are high impedant and the current consumption is minimized. After Reset all blocks are in Locked state. When Reset is ≥ (VDDQ - 0.4V), the device is in normal operation. Exiting reset mode the device enters read array mode, but a negative transition of Chip Enable or a change of the address is required to ensure valid data outputs. ### Vdd supply voltage (vddf) Vdd provides the power supply to the internal core of the flash memory device. It is the main power supply for all operations (Read, Program and Erase) ### Vddq supply voltage (vddq) Vddq provides the power supply to the I/O pins and enables all Outputs to be powered independently from Vddf. Vddq can be tied to Vddf or can use separate supply. ### Vpp program supply voltage (vpp) Vpp is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. The supply voltage Vddf and the program supply voltage Vpp can be applied in any order. If Vpp is kept in a low voltage range (0 V to 3.6 V) Vpp is seen as a control input. In this case a voltage lower than 1 V gives protection agains program or block erase, while 1.65 V < Vpp < 3.6 V enables these functions. Vpp is only sampled at the beginning of a program or block erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. If Vpp is in the range 11.4 V to 12.6 V it acts as a power supply pin. In this condition Vpp must be stable until the Program/Erase algorithm is completed. ### Vssf Flash ground (vssf) Vssf is the reference for all voltage measurements. Address inputs (Addr0-Addr17), data input/output (Data0-Data15), chip enable (csn0), output enable (rdn/ng), write enable (wrn) These are connected to and controlled by the Bluetooth™ baseband controller. ## 6 General specification ## 6.1 System clock The STA2416 works with a single clock provided on the XIN pin. The value of this external clock should be any integer value from 12 ... 33 MHz ±20 ppm (overall). ### 6.1.1 Slow clock The slow clock is used by the baseband as reference clock during the low power modes. The slow clock requires an accuracy of ±250 ppm (overall). Several options are foreseen in order to adjust the STA2416 behavior according to the features of the radio used. - If the system clock (for example, 13 MHz) is not provided at all times (power consumption saving) and no slow clock is provided by the system, a 32 kHz crystal must be used by the STA2416 (default mode). - If the system clock (for example, 13 MHz) is not provided at all times (power consumption saving) and the system provides a slow clock at 32 kHz or 3.2 kHz, this signal is simply connected to the STA2416 (LPO\_CLK\_P). - If the system clock (for example, 13 MHz) is provided at all times, the STA2416 generates from the reference clock an internal 32 kHz clock. This mode is not an optimized mode for power consumption. ## 6.2 Boot procedure The boot code instructions are the first that ARM7TDMI executes after a HW reset. All the internal device's registers are set to their default value. There are two types of boot: - Flash boot - When boot pin is set to '1' (connected to VDD), the STA2416 boots on its flash - UART download boot from ROM When boot pin is set to '0' (connected to GND), the STA2416 boots on its internal ROM (needed to download the new firmware in the flash). When booting on the internal ROM, the STA2416 will monitor the UART interface for approximately 1.4 second. If there is no request for code downloading during this period, the ROM jumps to flash. ### 6.3 Clock detection The STA2416 has an automatic slow clock frequency detection (32kHz, 3.2kHz or none). General specification STA2416 ## 6.4 Master reset When the device's reset is held active (NRESET is low), UART1\_TXD and UART2\_TXD are set to input state. When the NRESET returns high, the device starts to boot. Note: The device should be held in active reset for minimum 20 ms in order to guarantee a complete reset of the device. ## 6.5 Interrupts/wake-up All GPIOs can be used both as external interrupt source and as wake-up source. In addition the chip can be woken-up by USB, UART1\_RXD, UART2\_RXD, INT1, INT2. ## 6.6 V1.2 detailed functionality - extended SCO ## **User perspective - extended SCO** This function gives improved voice quality since it enables the possibility to retransmit lost or corrupted voice packets in both directions. ### **Technical perspective - extended SCO** eSCO incorporates CRC, negotiable data rate, negotiable retransmission window and multi-slot packets. Retransmission of lost or corrupted packets during the retransmission window guarantees on-time delivery. Figure 4. eSCO ## 6.7 V1.2 detailed functionality - adaptive frequency hopping ### User perspective - adaptive frequency hopping In the Bluetooth<sup>™</sup> specification 1.1 the Bluetooth devices hop in the 2.4 GHz band over 79-channels. Since WLAN 802.11 has become popular, there are specification improvements in the 1.2-SIG spec for Bluetooth where the Bluetooth units can avoid the jammed bands and thereby provide an improved co-existence with WLAN. ### Technical perspective - adaptive frequency hopping Figure 5. AFH First the Master and/or the Slaves identify the jammed channels. The Master decides on the channel distribution and informs the involved slaves. The Master and the Slaves, at a predefined instant, switch to the new channel distribution scheme. No longer jammed channels are re-inserted into the channel distribution scheme. AFH uses the same hop frequency for transmission as for reception ## 6.8 V1.2 detailed functionality - faster connection ### User perspective - faster connection This feature gives the User about 65% faster connection on average when enabled compared to Bluetooth™ specification 1.1 connection procedure. ### **Technical perspective - faster connection** The faster Inquiry functionality is based on a removed/shortened random back off and also a new Interlaced Inquiry scan scheme. The faster Page functionality is based on Interlaced Page Scan. General specification STA2416 ## 6.9 V1.2 detailed functionality - quality of service ### User perspective - quality of service Small changes to the BT1.1 spec regarding Quality of Service makes a large difference by allowing all QoS parameters to be communicated over HCI to the link manager that enables efficient BW management. Below is a short list of user perspectives. - Flush timeout: enables time-bounded traffic such as video streaming to become more robust when the channel degrades. It sets the maximum delay of an L2CAP frame. It does not enable multiple streams in one piconet, or heavy data transfer at the same time. - **Simple latency control:** allows the host to set the poll interval. Provides enough support for HID devices mixed with other traffic in the piconet. ## 6.10 Low power modes To save power, two low power modes are supported. Depending on the Bluetooth™ and the Host's activity, the STA2416 autonomously decides to use Sleep Mode or Deep Sleep Mode. Table 9. Low power modes | Low power mode | Description | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sleep Mode | The STA2416: - accepts HCl commands from the Host - supports page- and inquiry scans - supports Bluetooth™ links that are in Sniff, Hold or Park - can transfer data over Bluetooth™ links - the system clock is still active in part of the design | | Deep Sleep Mode <sup>(1)</sup> | The STA2416: — does not accept HCI commands from the Host — keeps track of page- and inquiry scan activities — switches between sleep and active mode when it is time to scan — supports Bluetooth™ links that are in Sniff, Hold or Park — does not transfer data over Bluetooth™ links — the system clock is not active in any part of the design | <sup>1.</sup> Deep Sleep mode is not compatible with a USB transport layer ### 6.10.1 Sniff or park The STA2416 is in active mode with a Bluetooth™ connection, once the connection is concluded the SNIFF or the PARK is programmed. Once one of these two states is entered the STA2416 goes in Sleep Mode. After that, the Host may decide to place the STA2416 in Deep Sleep Mode by putting the UART LINK in low power mode. The Deep Sleep Mode allows smaller power consumption. When the STA2416 needs to send or receive a packet (for example, at T<sub>SNIFF</sub> or at the beacon instant) it will require the clock and it will go in active mode for the needed transmission/reception. Immediately afterwards it will go back to the Deep Sleep Mode. If some HCI transmission is needed, the UART link will be reactivated, using one of the two ways explained in 7.5, and the STA2416 will move from the Deep Sleep Mode to the Sleep Mode. ## 6.10.2 Inquiry/page scan When only inquiry scan or page scan is enabled, the STA2416 will go in Sleep Mode or Deep Sleep Mode outside the receiver activity. The selection between Sleep Mode and Deep Sleep Mode depend on the UART activity like in SNIFF or PARK. ### 6.10.3 No connection If the Host places the UART in low power and there is no activity, then the STA2416 can be placed in Deep Sleep Mode. ### 6.10.4 Active link When there is an active link (SCO or ACL), the STA2416 cannot go in Deep Sleep Mode whatever the UART state is. But the STA2416 baseband is made such that whenever it is possible, depending on the scheduled activity (number of link, type of link, amount of data exchanged), it goes in Sleep Mode. ## 6.11 SW initiated low power mode A wide set of wake up mechanisms are supported. ## 6.12 Bluetooth™ - WLAN coexistence in collocated scenario The coexistence interface uses four GPIO pins, when enabled. Bluetooth<sup>™</sup> and WLAN 802.11 b/g technologies occupy the same 2.4 GHz ISM band. STA2416 implements a set of mechanisms to avoid interference in a collocated scenario. The STA2416 supports five different algorithms in order to provide efficient and flexible simultaneous functionality between the two technologies in collocated scenarios. - Algorithm 1: PTA (Packet Traffic Arbitration) based coexistence algorithm defined in accordance with the IEEE 802.15.2 recommended practice. - Algorithm 2: the WLAN is the master and it indicates to the STA2416 when not to operate in case of simultaneous use of the air interface. - Algorithm 3: the STA2416 is the master and it indicates to the WLAN chip when not to operate in case of simultaneous use of the air interface. - Algorithm 4: Two-wire mechanism. - Algorithm 5: Alternating Wireless Medium Access (AWMA), defined in accordance with the WLAN 802.11 b/g technologies. The algorithm is selected via HCI command. The default algorithm is algorithm 1. General specification STA2416 ## 6.12.1 Algorithm 1: PTA (packet traffic arbitration) Algorithm 1 is based on a bus connection between the STA2416 and the WLAN chip. Figure 6. Algorithm 1: PTA By using this coexistence interface it's possible to dynamically allocate bandwidth to the two devices when simultaneous operations are required while the full bandwidth can be allocated to one of them in case the other one does not require activity. The algorithm involves a priority mechanism, which allows preserving the quality of certain types of link. A typical application would be to guarantee optimal quality to the Bluetooth<sup>TM</sup> voice communication while an intensive WLAN communication is ongoing. Several algorithms have been implemented in order to provide a maximum of flexibility and efficiency for the priority handling. Those algorithms can be activated via specific HCI commands. The combination of a time division multiplexing techniques to share the bandwidth in case of simultaneous operations and of the priority mechanism avoid the interference due to packet collision and it allows the maximization of the 2.4 GHz ISM bandwidth usage for both devices while preserving the quality of some critical types of link. ## 6.12.2 Algorithm 2: WLAN master In case the STA2416 has to cooperate, in a collocated scenario, with a WLAN chip not supporting a PTA based algorithm, it's possible to put in place a simpler mechanism. The interface is reduced to 1 line. Figure 7. Algorithm 2: WLAN master When the WLAN has to operate, it alerts HIGH the RF\_NOT\_ALLOWED signal and the STA2416 will not operate while this signals stays HIGH. This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth but cannot provide guaranteed quality over the Bluetooth™ links. ## 6.12.3 Algorithm 3: Bluetooth™ master This algorithm represents the symmetrical case of *Section 6.12.2: Algorithm 2: WLAN master*. Also in this case the interface is reduced to 1 line. Figure 8. Algorithm 3: Bluetooth™ master When the STA2416 has to operate it alerts HIGH the RF\_NOT\_ALLOWED signal and the WLAN will not operate while this signals stays HIGH. This mechanism permits to avoid packet collision in order to make an efficient use of the bandwidth, it provides high quality for all Bluetooth<sup>™</sup> links but cannot provide guaranteed quality over the WLAN links. ## 6.12.4 Algorithm 4: Two-wire mechanism Based on algorithm 2 and 3, the Host decides, on a case-by-case basis, whether WLAN or Bluetooth™ is master. ## 6.12.5 Algorithm 5: Alternating wireless medium access (AWMA) AWMA utilizes a portion of the WLAN beacon interval for Bluetooth™ operations. From a timing perspective, the medium assignment alternates between usage following WLAN procedures and usage following Bluetooth™ procedures. The timing synchronization between the WLAN and the STA2416 is done by the HW signal MEDIUM\_FREE. Table 10. WLAN HW signal assignment | WLAN | Scenario 1:<br>PTA | Scenario 2:<br>WLAN master | Scenario 3:<br>BT master | Scenario 4:<br>2-wire | Scenario 5:<br>AWMA | |--------|--------------------|----------------------------|--------------------------|-------------------------|---------------------| | WLAN 1 | TX_ CONFIRM | BT_RF_NOT_<br>ALLOWED | Not used | BT_RF_NOT_<br>ALLOWED | MEDIUM_FREE | | WLAN 2 | TX_ REQUEST | Not used | WLAN_RF_NOT_<br>ALLOWED | WLAN_RF_NOT_<br>ALLOWED | Not used | | WLAN 3 | STATUS | Not used | Not used Not used | | Not used | | WLAN 4 | OPTIONAL_SIGNAL | Not used | Not used | Not used | Not used | **Interfaces STA2416** #### **Interfaces** 7 #### 7.1 **UART** interface The chip contains two enhanced (128 byte transmit FIFO and 128 byte receive FIFO, sleep mode, 127 Rx and 128 Tx interrupt thresholds) UARTs named UART1 and UART2 compatible with the standard M16550 UART. For UART1, only Rx and Tx signals are available (used for debug purposes). #### **UART2** features: - standard HCI UART transport layer: - all HCl commands as described in the Bluetooth™ specification 1.1 - ST specific HCI command (check STA2416 Software Interface document for more information) - RXD, TXD, CTS, RTS on permanent external pins - 128-byte FIFOs, for transmit and for receive - default configuration: 57.600 kbps - specific HCI command to change to the baud rates given in Table 11 Baud rate 57.600 kbps (default) 4800 921.6k 38.4 k 2400 460.8 k 28.8 k 1800 230.4 k 19.2 k 1200 153.6 k 14.4 k 900 115.2 k 9600 600 76.8 k 7200 300 Table 11. List of supported baud rates #### 7.2 Synchronous serial interface The synchronous serial interface (SSI) (or the synchronous peripheral interface (SPI)) is a flexible module supporting full-duplex and half-duplex synchronous communications with external devices in Master and Slave mode. It enables a microcontroller unit to communicate with peripheral devices or allows inter-processor communications in a multiple-master environment. This Interface is compatible with the Motorola SPI standard, with the Texas Instruments Synchronous Serial frame format and with National Semiconductor Microwire standard. Special extensions are implemented to support the Agilent SPI interface for optical mouse applications and the 32-bit data SPI for stereo codec applications. STA2416 Interfaces ## 7.2.1 Feature description: Agilent mode One application is a combination of a Bluetooth<sup>™</sup> device with an Agilent optical mouse sensor to build a Bluetooth<sup>™</sup> Mouse. The Agilent chip has an SPI interface with one bi-directional data port. When SPI\_IO from ADNS\_2030 is driving, SPI\_RXD should be active, while SPI\_TXD is set as a tri-state high impedance input. For a read operation, the Bluetooth™ SPI\_TXD is put in high impedance state after the reception of the address. Note that this feature works independently of the SPI mode, supporting other combinations. In this case, the devices are connected as described in Figure 9. Figure 9. Agilent mode ## 7.2.2 Feature description: 32-bit SPI One application is a Bluetooth<sup>TM</sup> stereo headset. In this application, the audio samples are received from the emitter through the air using the Bluetooth<sup>TM</sup> baseband with ACL packets. The samples are decoded by the embedded ARM CPU (the samples were encoded, for compression, in SBC or MP3 format) and then sent to a stereo codec though the SPI interface. The application is described in *Figure 10*. Figure 10. 32-bit SPI To support this application, the data size is 32 bits. The 32-bit support is implemented for both transmit and receive. Interfaces STA2416 ## 7.3 I<sup>2</sup>C Interface Used to access I<sup>2</sup>C peripherals. The interface is a fast master $I^2C$ ; it has full control of the interface at all times. $I^2C$ slave functionality is not supported. ### 7.4 USB interface The USB interface is compliant with the USB 2.0 full speed specification. Max throughput on the USB interface is 12 Mbit/s. *Figure 11* gives an overview of the main components needed for supporting the USB interface, as specified in the Bluetooth™ Core Specification. For clarity, the serial interface (including the UART Transport Layer) is also shown. Figure 11. USB Interface The USB device registers and FIFOs are memory mapped. The USB Driver will use these registers to access the USB interface. The equivalent exists for the HCI communication over UART. For transmission to the host, the USB and Serial Drivers interface with the HW via a set of registers and FIFOs, while in the other direction, the hardware may trigger the Drivers through a set of interrupts (identified by the RTOS, and directed to the appropriate Driver routines). ## 7.5 JTAG interface The JTAG interface is compliant with the JTAG IEEE Std 1149.1. Its allows both the boundary scan of the digital pins and the debug of the ARM7TDMI application when connected with the standard ARM7 development tools. STA2416 Interfaces ## 7.6 RF interface The STA2416 radio interface is compatible to BlueRF (unidirectional RxMode2 for data and unidirectional serial interface for control). ### 7.7 PCM voice interface The voice interface is a direct PCM interface to connect to a standard CODEC (for example, STw5093 or STw5094) including internal decimator and interpolator filters. The data can be linear PCM (13 to 16-bit), $\mu$ -Law (8-bit) or A-Law (8-bit). By default the codec interface is configured as master. The encoding on the air interface is programmable to be CVSD, A-Law or $\mu$ -Law. The PCM block is able to manage the PCM bus with up to three timeslots. In master mode, PCM clock and data can operate at 2 MHz or at 2.048 MHz to allow interfacing of standard codecs. The four signals of the PCM interface are: PCM CLK: PCM clock PCM\_SYNC: PCM 8 KHz sync PCM\_A: PCM data PCM\_B: PCM data Directions of PCM\_A and PCM\_B are software configurable. Three additional PCM\_SYNC signals can be provided via the GPIOs. See *Chapter 10 on page 35* for more details. Figure 12. PCM (A-law, $\mu$ -law) standard mode Interfaces STA2416 Table 12. PCM interface timing | Symbol | Description | | Тур | Max | Unit | |-----------------------|--------------------------------------------------|-----|------|-----|------| | PCM Interf | ace | | | | | | F <sub>pcm_clk</sub> | Frequency of PCM_CLK (master) | | 2048 | | kHz | | F <sub>pcm_sync</sub> | Frequency of PCM_SYNC | | 8 | | kHz | | t <sub>WCH</sub> | High period of PCM_CLK | 200 | | | ns | | t <sub>WCL</sub> | Low period of PCM_CLK | 200 | | | ns | | t <sub>WSH</sub> | High period of PCM_SYNC | 200 | | | ns | | t <sub>SSC</sub> | Setup time, PCM_SYNC high to PCM_CLK low | 100 | | | ns | | t <sub>SDC</sub> | Setup time, PCM_A/B input valid to PCM_CLK low | 100 | | | ns | | t <sub>HCD</sub> | Hold time, PCM_CLK low to PCM_A/B input invalid | 100 | | | ns | | t <sub>DCD</sub> | Delay time, PCM_CLK high to PCM_A/B output valid | | | 150 | ns | Figure 14. PCM interface timing ## 8 HCI UART transport layer The UART Transport Layer has been specified by the Bluetooth<sup>™</sup> SIG, and allows HCI level communication between a host controller (STA2416) and a host (for example, PC), via a serial line. The objective of this HCI UART Transport Layer is to make it possible to use the Bluetooth™ HCI over a serial interface between two UARTs on the same PCB. The HCI UART Transport Layer assumes that the UART communication is free from line errors. ## 8.1 UART settings The HCI UART Transport Layer uses the following settings for RS232: Baud rate: Configurable (Default baud rate: 57.600 kbps) Number of data bits: 8 Parity bit: no parity Stop bit: 1 stop bit Flow control: RTS/CTS Flow-off response time: 3 ms Flow control with RTS/CTS is used to prevent temporary UART buffer overrun. It should not be used for flow control of HCI, since HCI has its own flow control mechanisms for HCI commands, HCI events and HCI data. If CTS is 1, then the Host/Host Controller is allowed to send. If CTS is 0, then the Host/Host Controller is not allowed to send. The flow-off response time defines the maximum time from setting RTS low until the byte flow actually stops. The signals should be connected in a null-modem fashion; i.e. the local TXD should be connected to the remote RXD and the local RTS should be connected to the remote CTS and vice versa. Figure 15. UART transport layer ## 9 HCI USB transport layer The USB Transport Layer has been specified by the Bluetooth™ SIG, and allows HCI level communication between a host controller (STA2416) and a host (for example, PC), via a USB interface. The USB Transport Layer is completely implemented in SW. It accepts HCI messages from the HCI Layer, prepares it for transmission over a USB bus, and sends it to the USB Driver. It reassembles the HCI messages from USB data received from the USB Driver, and sends these messages to the HCI Layer. The Transport Layer does not interpret the contents (payload) of the HCI messages; it only examines the header. ## 10 Class1 power support The chip can control an external power amplifier (PA). Several signals are duplicated on GPIOs for this purpose in order to avoid digital/analogue noise loops in the radio. A software controlled register enables the alternate functions of GPIO [15:11] [9:6]to generate the signals for driving an external PA in a Bluetooth<sup>™</sup> class1 power application. Every bit enables a dedicated signal on a GPIO pin, as described in *Table 13*. Table 13. GPIOs alternate functionalities | Involved GPIO | Description | |---------------|---------------------------------| | GPIO0 | No dedicated function | | GPIO1 | WLAN 1 | | GPIO2 | WLAN 2 | | GPIO3 | WLAN 3 | | GPIO4 | WLAN 4 | | GPIO5 | (Used for USB reset pull.) | | GPIO6 | Power Class 1 RX_ON | | GPIO7 | Power Class 1 NOT_RXON | | GPIO8 | Power Class 1 PA0 or PCM sync 1 | | GPIO9 | Power Class 1 PA1 or PCM sync 2 | | GPIO11 | Power Class 1 PA3 | | GPIO12 | Power Class 1 PA4 | | GPIO13 | Power Class 1 PA5 | | GPIO14 | Power Class 1 PA6 | | GPIO15 | Power Class 1 PA7 | The signal BRXEN is the same as the RX\_ON output pin. The signal NOT\_BRXEN is the inverted signal, in order to save components on the application board. PA7 to PA0 are the power amplifier control lines. They are managed, on a connection basis, by the baseband core. The Power Level programmed for a certain Bluetooth™ connection is managed by the firmware, as specified in the Bluetooth™ SIG spec. The WLAN signals, as described in Section 6.12: Bluetooth™ - WLAN coexistence in collocated scenario on page 25, can be enabled on GIPIO pins The WXTRA PCM sync signals, as described in *Section 7.7: PCM voice interface on page 31*, can be flexibly configured on GPIO pins to connect multiple codecs. **Package information STA2416** #### **Package information** 11 In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 16. LFBGA120 (10x10x1.4mm) mechanical data and package dimensions STA2416 Revision history # 12 Revision history Table 14. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 20-Dec-2006 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com