# DM54AS112/DM74AS112 Dual J-K Negative-Edge-Triggered Flip-Flops with Preset and Clear

### **General Description**

The DM54AS112 is a dual edge-triggered flip-flop. Each flip-flop has individual J, K, clock, clear and preset inputs, and also complementary Q and  $\overline{Q}$  outputs.

Information at input J or K is transferred to the Q output on the negative going edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive going pulse. When the clock input is at either the high or low level, the J, K input signal has no effect.

Asynchronous preset and clear inputs will set or clear Q output respectively upon the application of low level signal.

By tying the J K inputs high, these devices can operate as toggle flip-flops.

### **Features**

- Switching Specifications at 50 pF.
- Switching Specifications Guaranteed Over Full Temperature and V<sub>CC</sub> Range.
- Advanced Oxide-Isolated, Ion-Implanted Schottky TTL Process.
- Functionally and Pin For Pin Compatible with Schottky and LS TTL Counterpart.
- Improved AC Performance Over S112 at Approximately Half the Power.

## Absolute Maximum Ratings (Note 1)

 Supply Voltage
 7V

 Input Voltage
 7V

 Operating Free Air Temperature Range
 -55°C to 125°C

 DM54AS
 0°C to 70°C

 DM74AS
 0°C to 70°C

 Storage Temperature Range
 -65°C to 150°C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device can not be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Connection Diagram**

# V<sub>CC</sub> CLR 1 CLR 2 CLK 2 K2 J2 PR 2 Q2 16 15 14 13 12 11 10 9

**Dual-In-Line Package** 

54AS112 (J) 74AS112 (J, N)

Q1

### **Function Table**

|    |     | Inputs |    |    | Out    | puts |  |
|----|-----|--------|----|----|--------|------|--|
| PR | CLR | CLK    | J  | Κ  | Q      | ā    |  |
| L  | н   | Х      | х  | Х  | н      | L    |  |
| H  | L   | X      | Χ, | x  | L      | H    |  |
| L  | L   | Х      | X  | Х  | н*     | н*   |  |
| Н  | Н   | ţ      | L  | L. | Q0     | Q0   |  |
| Н  | Н   | 1      | Н  | L  | н      | L    |  |
| Н  | Н   | 1      | L  | H` | L      | н    |  |
| Н  | Н   | 1      | Н  | н  | Toggle |      |  |
| Н  | н   | н      | X  | х  | Q0     | Q0   |  |

L = Low State, H = High State, X = Don't Care

1 = Negative Edge Transition, Q0 = Previous Condition of Q

\*This condition is nonstable; it will not persist when preset and clear inputs return to their inactive (high) level. The output levels in this condition are not guaranteed to meet the V<sub>OH</sub> specification.

This document contains information on a product under development. NSC reserves the right to change or discontinue this product without notice.

Q2 GND TL/F/6285-1

# **Recommended Operating Conditions**

|                                             |              | l l | DM54AS112 |     |     | DM74AS112 |      |    |
|---------------------------------------------|--------------|-----|-----------|-----|-----|-----------|------|----|
| Parameter                                   | Min          | Nom | Max       | Min | Nom | Max       | Unit |    |
| Supply Voltage, VCC                         |              | 4.5 | 5         | 5.5 | 4.5 | 5         | 5.5  | V  |
| High Level Input Voltage,                   | ViH          | 2   |           |     | 2   |           |      | ٧  |
| Low Level Input Voltage, VIL                |              |     |           | 0.8 |     |           | 0.8  | V  |
| High Level Output Current, IOH              |              |     |           | -2  |     |           | -2   | mA |
| Low Level Output Current, IOL               |              |     |           | 20  |     |           | 20   | mA |
| Clock Frequency, fCLOCK                     |              | 0   |           |     | 0   |           |      | МН |
| Pulse Width Tw                              | Clock High   |     |           |     |     |           |      | ns |
|                                             | Clock Low    |     |           |     |     |           |      | ns |
| Pulse Width T <sub>W</sub> , Preset & Clear |              |     |           |     |     |           |      | ns |
| Data Catalan Time T                         | J or K       |     |           |     |     |           |      | ns |
| Data Setup Time, TSU                        | PRE inactive |     |           |     |     |           |      |    |
| Data Hold Time, T <sub>H</sub> 4            |              |     |           |     |     |           |      | ns |

The (1) arrow indicates the negative edge of the Clock is used for reference.

# **Electrical Characteristics** over recommended operating free air temperature range.

All typical values are measured at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

| Symbol | Parameter                    |               | Conditions                                                               | Min    | Тур   | Max   | Unit |
|--------|------------------------------|---------------|--------------------------------------------------------------------------|--------|-------|-------|------|
| VIK    | Input Clamp Vo               | Itage         | V <sub>CC</sub> = 4.5V, I <sub>I</sub> = -18mA                           |        |       | -1.2  | v    |
| Vон    | High Level Output<br>Voltage |               | I <sub>OH</sub> = -2mA<br>V <sub>CC</sub> = 4.5V to 5.5V                 | VCC -2 |       |       | ٧    |
| VOL    | Low Level Output<br>Voltage  |               | V <sub>CC</sub> = 4.5V<br>V <sub>IH</sub> = 2V<br>I <sub>OL</sub> = 20mA |        | 0.35  | 0.5   | ٧    |
| IJ     | Max High Input Current       |               | $V_{CC} = 5.5V, V_{IH} = 7V$                                             |        |       |       | mA   |
| ήн     | High Level                   | Clock, J, K   | $V_{CC} = 5.5V, V_{IH} = 2.7V$                                           |        |       |       | μА   |
|        | Input Current                | Preset, Clear |                                                                          |        |       |       |      |
|        | Low Level<br>Input Current   | Clock         | $V_{CC} = 5.5V, V_{IL} = 0.4V$                                           |        | - 5   |       | mA   |
|        |                              | J, K          |                                                                          |        | - 1   |       |      |
|        |                              | Preset, Clear |                                                                          |        | - 5.5 |       |      |
| Ю      | Output Drive<br>Current      |               | $V_O = 2.25V, V_{CC} = 5.5V$                                             | -30    |       | - 112 | mA   |
| lcc    | Supply Current (Note 1)      |               | V <sub>CC</sub> = 5.5V                                                   |        | 38    |       | mA   |

Note 1: ICC is measured with outputs open and J, K, CLK, PRE grounded, then with J, K, CLK, and CLR grounded.

# Switching Characteristics over recommended operating free air temperature range (Note 1).

All typical values are measured at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

| Parameter | From   | То        | Conditions                                                                    | DM54AS112 |     |     | DM74AS112 |     |     |      |
|-----------|--------|-----------|-------------------------------------------------------------------------------|-----------|-----|-----|-----------|-----|-----|------|
|           |        |           |                                                                               | Min       | Тур | Max | Min       | Тур | Max | Unit |
| FMAX      |        |           | $V_{CC} = 4.5V \text{ to } 5.5V$ $R_{L} = 500 \Omega$ $C_{L} = 50 \text{ pF}$ |           | 175 |     |           | 175 |     | MHz  |
| TPLH      | Preset | Q or<br>Q |                                                                               |           | 3   |     |           | 3   |     | ns   |
| TPHL      |        |           |                                                                               |           | 4   | ļ   |           | 4   |     | ns   |
| TPLH      | Clock  | Q or<br>Q |                                                                               |           | 3   |     |           | 3   |     | ns   |
| TPHL      |        |           |                                                                               |           | 4   |     |           | 4   |     | ns   |

Note 1: See Section 1 for test waveforms and output load.

# **Logic Diagram**

