# R65C02, R65C102 and R65C112 R65C00 Microprocessors (CPU) # **DESCRIPTION** The 8-bit R65C00 microprocessor family of devices are produced using CMOS silicon gate technology which provides advanced system architecture for performance speed and system cost-effectiveness enhancements over their NMOS counterparts, the R6500 family of microprocessor devices. Three CPU devices are available. All are software-compatible and provide 64K bytes of memory addressing, two interrupt inputs, and on-chip clock oscillators and/or drivers. All are bus-compatible with the NMOS R6500 family devices. The CMOS family includes two microprocessors (R65C02 and R65C102) with on-board clock oscillators and drivers and one microprocessor (R65C112) driven by an external clock. The on-chip clock versions are aimed at high performance, low-cost applications where single phase inputs, crystal or RC inputs provide the time base. The slave processor version is geared for multiprocessor system applications where maximum timing control is mandatory. All R65C00 microprocessors are available in ceramic and plastic packaging, operating frequency of 1 MHz, 2 MHz, 3 MHz and 4 MHz, and commercial and industrial temperature versions. All three devices are available in 40-pin DIP or 44-pin PLCC packages. # **MAJOR FEATURES AND DIFFERENCES** | Feature | R65C02 | R65C102 | R65C112 | |-------------------------------------|--------|---------|---------| | Pin compatible with NMOS R6502 | х | | | | 64K addressable bytes of memory | х | х | X | | IRQ interrupt | х | х | Х | | On-chip clock oscillator | | Х | | | External clock only | х | | х | | TTL level single phase clock input | х | x | | | RC time base clock input | χ . | x | | | Crystal time base clock input | х | х | | | Single phase clock input | | | Х | | Two phase output clock | X | х | | | SYNC and RDY signals | х | х | X | | Bus Enable (BE) signal | | х | х | | Memory Lock (ML) output signal | | Х | х | | Direct Memory Access (DMA) capacity | | Х | х | | NMI interrupt signal | X | Х | X | ## **FEATURES** - · CMOS silicon gate technology - Low Power (4 mA/MHz) - Software compatible with R6502 - Single 5V ±5% power supply requirements - Eight-bit parallel processing - · Decimal and binary arithmetic - · True indexing capability - · Programmable stack pointer - Interrupt capability - Non-maskable interrupt - · Eight-bit bidirectional data bus - · Memory address range of up to 64K bytes - "Ready" input - · Direct memory access (DMA) capability - Memory lock output - 1 MHz, 2 MHz, 3 MHz, and 4 MHz versions - Choice of external or on-chip clocks - On-chip clock options - -External single clock input - -Direct crystal input (÷4) - Commercial and industrial temperature versions - Pipeline architecture - Slave processor version (R65C112) ### ORDERING INFORMATION # R65C00 Microprocessors (CPU) #### INTERFACE SIGNALS Figure 1 shows the pin assignments for the members of the R65C00 CPU family. All devices are housed in 40-pin ceramic or plastic dual-in-line (DIP) or 44-pin plastic leaded chip carrier (PLCC) packages. Refer to the timing diagrams (Figures 3, 4, and 5) for the particular device in the following discussion. #### **CLOCK SIGNALS (R65C02)** The R65C02 requires an external $\emptyset$ 0 clock. See Figure 6 for an example clock circuit. $\emptyset$ 0 is a TTL level input that is used to generate the internal clocks of the R65C02. Two full level output clocks are generated by the R65C02. The $\emptyset$ 2 clock is in phase with $\emptyset$ 0. The $\emptyset$ 1 clock output is $180^\circ$ out of phase with $\emptyset$ 0. When the input clock is stopped, the CPU is in the standby mode. See Figure 8 for special standby mode considerations. For non-critical timing configurations, a simple RC or crystal network may be strapped between $\emptyset$ 0 (IN) and $\emptyset$ 1 (OUT). ### **CLOCK SIGNALS (R65C102)** The R65C102 internal clocks may be generated by a TTL level single phase input, an RC time base input, or a crystal time base input ( $\div$ 4) using the XTLO and XTLI input pins. See Figure 7 for an example of a crystal time base circuit. Two full level output clocks are generated by the R65C102. The $\emptyset$ 2 clock output provides timing for external R/W operations. Addresses are valid after the address delay time ( $t_{ADS}$ ) referenced to the falling edge of $\emptyset$ 2 (OUT). The $\emptyset$ 4 output is a quadrature output clock that is delayed from the falling edge of the $\emptyset$ 2 clock by delay time $t_{AVS}$ . Using the $\emptyset$ 4 clock, addresses are valid at the rising edge of $\emptyset$ 4. #### **CLOCK SIGNALS (R65C112)** All internal clock signals for the R65C112 are generated by the input clock signal $\emptyset$ 2 (IN). Since this device is intended to be operated in the slave mode it does not have internal clock generation, but rather requires the external clock $\emptyset$ 2 (IN) from a host device. Figure 7 shows an example of a clock circuit for the R65C112 configured for slave mode. ### ADDRESS BUS (A0-A15) Address lines A0–A15 form a 16-bit address bus for memory and I/O exchanges on the data bus. The output of each address line is TTL compatible, capable of driving one standard TTL load and 130 pF. ### DATA BUS (D0-D7) The data lines (D0–D7) constitute an 8-bit bidirectional data bus used for data exchanges to and from the device and peripherals. The outputs are tri-state buffers capable of driving one TTL load and 130 pF. ### **BUS ENABLE (BE)** This signal allows external control of the data and the address output buffers and $R/\overline{W}$ . For normal operation, BE is high causing the address buffers and $R/\overline{W}$ to be active and the data buffers to be active during a write cycle. For external control, BE is held low to disable the buffers. BE is an asynchronous signal and therefore not related to, or controlled by the CPU internal clock signals. Figure 5 shows timing relationships of BE to R/W and address output buffers. ### INTERRUPT REQUEST (IRQ) This TTL compatible input requests that an interrupt sequence begin within the microprocessor. $\overline{IRQ}$ is sampled at the falling edge of $\emptyset 2$ prior to the last cycle of the instruction; if the interrupt flag in the processor status register is zero, the current instruction is completed and the interrupt sequence begins during $\emptyset 1$ . The program counter and processor status register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further $\overline{IRQ}$ s may occur. At the end of this cycle, the program counter low byte will be loaded from address FFFE, and program counter high byte from location FFFF, thus transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A 3K ohm external resistor should be used for proper wire OR operation. ### MEMORY LOCK (ML) In a multiprocessor system, the $\overline{\text{ML}}$ output indicates the need to defer the rearbitration of the next bus cycle to ensure the integrity of read-modify-write instructions. $\overline{\text{ML}}$ goes low during ASL, DEC, INC, LSR, ROL, ROR, RMB, SMB, TRB, TSB memory referencing instructions. This signal is low for the modify and write cycles. # NON-MASKABLE INTERRUPT (NMI) A negative-going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. The $\overline{\text{NMI}}$ is sampled during $\emptyset 2$ ; the current instruction is completed and the interrupt sequence begins during $\emptyset 1$ . The program counter is loaded with the interrupt vector from locations FFFA (low byte) and FFFB (high byte), thereby transferring program control to the non-maskable interrupt routine. #### NOTE Since this interrupt is non-maskable, another $\overline{\text{NMI}}$ can occur before the first is finished. Care should be taken when using $\overline{\text{NMI}}$ to avoid this. # READY (RDY) This input allows the user to single-cycle the microprocessor on all cycles including write cycles. A negative transition to the low state, during or coincident with \$\psi2\$, will halt the microprocessor with the output address lines reflecting the current address. This condition will remain through a subsequent \$\psi2\$ in which the RDY signal is low. This feature allows microprocessor interfacing with low-speed memory as well as direct memory access (DMA). ### READ/WRITE (R/W) This signal is normally in the high state indicating that the microprocessor is reading data from memory or I/O bus. In the low state the data bus has valid data from the microprocessor to be stored at the addressed memory location. #### SET OVERFLOW (SO) A negative transition on this line sets the overflow bit (V) in the processor status register. The signal is sampled prior to the rising edge of $\emptyset$ 2 by the $\overline{SO}$ setup time (t<sub>SOS</sub>). Figure 1. Pin Assignments # R65C00 Microprocessors (CPU) ## RESET (RES) This input resets the microprocessor. Reset must be held low for at least two clock cycles after $V_{CC}$ reaches operating voltage from a power down. A positive transition on this pin will then cause an initialization sequence to begin. Likewise, after the system has been operating, a low on this line of at least two cycles will cease microprocessing activity, followed by initialization after the positive edge on $\overline{RES}$ . When a positive edge is detected, there is an initialization sequence lasting seven clock cycles. Then the interrupt mask flag is set, the decimal mode is cleared, and the program counter is loaded with the restart vector from locations FFFC (low byte) and FFFD (high byte). This is the start location for program control. This input should be high in normal operation. # SYNCHRONIZE (SYNC) This output line identifies those cycles during which the micro-processor is fetching the instruction operation code (OP CODE). The SYNC line goes high during \$1 of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the clock cycle in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution. # **FUNCTIONAL DESCRIPTION** Figure 2 shows the block diagram of the R65C00 CPU internal architecture for all three devices. With the exception of the crystal oscillator, clock signals, Memory Lock (ML), and Bus Enable (BE) signals, the internal architecture of the three members of the R65C00 CPU of devices is identical. This block diagram supports the following text that describes the function of each of the device's major elements. ### **CRYSTAL OSCILLATOR (R65C102 Only)** The crystal oscillator, driven by a crystal across XTLO and XTLI, divides the crystal frequency by four to provide the basic \$2 \text{clock}\$ signal that drives the internal clock generator. ### **CLOCK GENERATOR** The clock generator develops all internal clock signals, and (where applicable) external clock signals, associated with the device. It is the clock generator that drives the timing control unit and the external timing for slave mode operations. ### **TIMING CONTROL** The timing control unit keeps track of the instruction cycle being monitored. The unit is set to zero each time an instruction fetch is executed and is advanced at the beginning of each phase one clock pulse for as many cycles as is required to complete the instruction. Each data transfer which takes place between the registers depends upon decoding the contents of both the instruction register and the timing control unit. # **PROGRAM COUNTER** The 16-bit program counter provides the addresses which step the microprocessor through sequential instructions in a program. Each time the microprocessor fetches an instruction from program memory, the lower byte of the program counter (PCL) is placed on the low-order bits of the address bus and the higher byte of the program counter (PCH) is placed on the high-order 8 bits. The counter is incremented each time an instruction or data is fetched from program memory. # **INSTRUCTION REGISTER AND DECODE** Instructions fetched from memory are gated onto the internal data bus. These instructions are latched into the instruction register, then decoded, along with timing and interrupt signals, to generate control signals for the various registers. #### ARITHMETIC AND LOGIC UNIT (ALU) All arithmetic and logic operations take place in the ALU including incrementing and decrementing internal registers (except the program counter). The ALU has no internal memory and is used only to perform logical and transient numerical operations. #### **ACCUMULATOR** The accumulator is a general purpose 8-bit register that stores the results of most arithmetic and logic operations, and in addition, the accumulator usually contains one of the two data words used in these operations. #### **INDEX REGISTERS** There are two 8-bit index registers (X and Y), which may be used to count program steps or to provide an index value to be used in generating an effective address. When executing an instruction which specifies indexed addressing, the CPU fetches the op code and the base address, and modifies the address by adding the index register to it prior to performing the desired operation. Pre- or post-indexing of indirect addresses is possible (see addressing modes). #### STACK POINTER The stack pointer is an 8-bit register used to control the addressing of the variable-length stack on page one. The stack pointer is automatically incremented and decremented under control of the microprocessor to perform stack manipulations under direction of either the program or interrupts (NMI and IRQ). The stack allows simple implementation of nested subroutines and multiple level interrupts. The stack pointer should be initialized before any interrupts or stack operations occur. # **PROCESSOR STATUS REGISTER** The 8-bit processor status register contains seven status flags. Some of the flags are controlled by the program, others may be controlled both by the program and the CPU. The R65C00 instruction set contains a number of conditional branch instructions which are designed to allow testing of these flags. # HARDWARE ENHANCEMENTS The R65C00 family of CPU devices have incorporated hardware enhancements over their NMOS counterpart, the R6502. These hardware enhancements are: - The NMOS device would ignore the assertion of a Ready (RDY) during a write operation. The CMOS family will stop the processor during \$2 clock if RDY is asserted during a write operation. - On the NMOS device, unused input-only pins (<del>RQ</del>, <del>NM</del>, <del>RD</del>Y, <del>RES</del>, and <del>SQ</del>) must be connected to a low impedance signal to avoid noise problems. These unused pins on the CMOS devices are internally connected by a high impedance to V<sub>CC</sub> (approximately 250K ohms). Figure 2. R65C00 Internal Architecture # R65C02, R65C102, R65C112 # R65C00 Microprocessors (CPU) # **ADDRESSING MODES** The R65C00 CPU family has 15 address modes (two more than the NMOS equivalent family). In the following discussion of these addressing modes, a bracketed expression follows the title of the mode. This expression is the term used in the Instruction Set Op Code Matrix table (later in this product description) to make it easier to identify the actual addressing mode used by the instruction. **ACCUMULATOR ADDRESSING [Accum]** — This form of addressing is represented with a one byte instruction, implying an operation on the accumulator. **IMMEDIATE ADDRESSING [IMM]** — In immediate addressing, the second byte of the instruction contains the operand, with no further memory addressing required. ABSOLUTE ADDRESSING [ABS] — In absolute addressing, the second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits. Thus the absolute addressing mode allows access to the entire 64K bytes of addressable memory. **ZERO PAGE ADDRESSING [ZP]** — The zero page instructions allow for shorter code and execution times by fetching only the second byte of the instruction and assuming a zero high address byte. Careful use of the zero page can result in significant increase in code efficiency. **ZERO PAGE INDEXED ADDRESSING [ZP, X or Y]** — (X, Y indexing) — This form of addressing is used with the index register and is referred to as "Zero Page, X" or "Zero Page, Y". The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally, due to the "Zero Page" addressing nature of this mode, no carry is added to the high order eight bits of memory and crossing of page boundaries does not occur. ABSOLUTE INDEXED ADDRESSING [ABS, X or Y] — (X, Y indexing) — This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X" and "Absolute, Y". The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify fields, resulting in reduced coding and execution time. INDEXED ABSOLUTE INDIRECT [(ABS, X)]\* — The contents of the second and third instruction bytes are added to the X-register. The sixteen-bit result is a memory address containing the effective address. (JMP (ABS, X) only). **IMPLIED ADDRESSING [Implied]** — In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction. **RELATIVE ADDRESSING [Relative]** — Relative addressing is used only with branch instructions and establishes a destination for the conditional branch. The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction ZERO PAGE RELATIVE ADDRESSING [ZP REL]\* — This mode bit tests the zero page location specified for bit set/reset per the mask and performs a conditional relative branch based on the results of the bit test. INDEXED INDIRECT ADDRESSING [(IND, X)] — In indexed indirect addressing (referred to as (Indirect, X)), the second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents are the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero. INDIRECT INDEXED ADDRESSING [(IND), Y] — In indirect indexed addressing (referred to as (Indirect), Y), the second byte of the instruction points to a memory location in page zero. The contents of this memory location are added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high order eight bits of the effective address. ABSOLUTE INDIRECT [(ABS)] — The second byte of the instruction contains the low order eight bits of a memory location. The high order eight bits of that memory location are contained in the third byte of the instruction. The contents of the fully specified memory location are the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program counter. (JMP (ABS) only.) **INDIRECT [(IND)]\*** — The second byte of the instruction contains a zero page address serving as the indirect pointer. # **ENHANCEMENTS OVER R6502** The CMOS family of microprocessor devices has been designed with many enhancements over the R6502 NMOS device while maintaining software compatibility. Besides the increased speed and lower power consumption inherent in CMOS technology, the R65C00 family has the following additional characteristics. - 12 new instructions for a total of 68 - . 59 new op codes, for a total of 210 - · Two new addressing modes - · Seven software/operational enhancements - · Two hardware enhancements <sup>\*</sup>These addressing modes are not available to the NMOS CPU family (e.g., the R6502). # **INSTRUCTION SET** Table 1 lists the instruction set for the CMOS CPU family in alphabetic order according to mnemonic. Tabe 2 lists the hexadecimal codes for each of the instructions that are new to the CMOS family and were not available in the NMOS R6502 device family. Table 3 lists those instructions that were available on the NMOS family, but have been assigned new addressing modes in the CMOS CPU family. # **OPERATIONAL ENHANCEMENTS** Table 4 lists the operational enhancements that have been added to the CMOS family of CPU devices and compares the results with their NMOS R6502 counterpart. Table 1. Alphabetic Listing of the R65C00 Instruction Set | Mne | emonic | Function | Mne | emonic | Function | |------------------|-------------|---------------------------------------------|-----|--------|----------------------------------------------| | (2) | ADC | Add Memory to Accumulator with Carry | | NOP | No Operation | | (2) | AND | "AND" Memory with Accumulator | | | · | | (-) | ASL | Shift Left One Bit (Memory or Accumulator) | (2) | ORA | "OR" Memory with Accumlator | | (1) | BBR | Branch on Bit Reset | | PHA | Push Accumulator on Stack | | (1) | BBS | Branch on Bit Set | 1 | PHP | Push Processor Status on Stack | | ` ' | BCC | Branch on Carry Clear | (1) | PHX | Push X Register on Stack | | | BCS | Branch on Carry Set | (1) | PHY | Push Y Register on Stack | | | BEQ | Branch on Result Zero | ` ` | PLA | Pull Accumulator from Stack | | (2) | BIT | Test Bits in Memory with Accumulator | | PLP | Pull Processor Status from Stack | | ( ) | BMI | Branch on Result Minus | (1) | PLX | Pull X Register from Stack | | | BNE | Branch on Result not Zero | (1) | PLY | Pull Y Register from Stack | | | BPL | Branch on Result Plus | ` ′ | | | | (1) | BRA | Branch Always | (1) | RMB | Reset Memory Bit | | (-, | BRK | Force Break | ` ′ | ROL | Rotate One Bit Left (Memory or Accumulator) | | | BVC | Branch on Overflow Clear | ] | ROR | Rotate One Bit Right (Memory or Accumulator) | | | BVS | Branch on Overflow Set | | RTI | Return from Interrupt | | | | Symmetry Stranger Str | | RTS | Return from Subroutine | | | CLC | Clear Carry Flag | | – | | | | CLD | Clear Decimal Mode | | SBC | Subtract Memory from Accumulator with Borrov | | | CLI | Clear Interrupt Disable Bit | | SEC | Set Carry Flag | | | CLV | Clear Overflow Flag | [ | SED | Set Decimal Mode | | (2) | CMP | Compare Memory and Accumulator | | SEI | Set Interrupt Disable Status | | \ <del>-</del> / | CPX | Compare Memory and Index X | (1) | SMB | Set Memory Bit | | | CPY | Compare Memory and Index Y | (2) | STA | Store Accumulator in Memory | | | <b>J.</b> . | Somparo monary and mass. | (-) | STX | Store Index X in Memory | | (2) | DEC | Decrement Memory by One | | STY | Store Index Y in Memory | | \ <b>-</b> / | DEX | Decrement Index X by One | (1) | STZ | Store Zero | | | DEY | Decrement Index Y by One | ``' | ٠.٠ | 0.0.0 | | | J. | Doordmont made 1 by one | | TAX | Transfer Accumulator to Index X | | (2) | EOR | "Exclusive-OR" Memory with Accumulator | | TAY | Transfer Accumulator to Index Y | | ν-, | LOIT | Exologive Sit Memory Will Account and Co. | (1) | TRB | Test and Reset Bits | | (2) | INC | Increment Memory by One | (1) | TSB | Test and Set Bits | | (2) | INX | Increment Index X by One | (') | TSX | Transfer Stack Pointer to Index X | | | INY | Increment Index Y by One | | TXA | Transfer Index X to Accumulator | | | | mercinent made i by one | | TXS | Transfer Index X to Stack Register | | (2) | JMP | Jump to New Location | | TYA | Transfer Index Y to Accumulator | | (2) | JSR | Jump to New Location Saving Return Address | | 117 | Transfer Index 1 to Assumulator | | (2) | LDA | Load Accumulator with Memory | | | | | . , | LDX | Load Index X with Memory | | | | | | LDY | Load Index Y with Memory | | | | | | LSR | Shift One Bit Right (Memory or Accumulator) | i | | | #### Notes: - (1) Instruction not available on the NMOS family. - (2) R6502 instruction with additional addressing mode(s). Table 2. Hexadecimal Codes For New Instructions in the R65C00 Microprocessors | Branch relative always [Relative] Push X on stack [Implied] Push Y on stack [Implied] Pull X from stack [Implied Pull Y from stack [Implied] Store zero [Absolute] Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Push Y on stack [Implied] Pull X from stack [Implied Pull Y from stack [Implied] Store zero [Absolute] Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | | Pull X from stack [Implied Pull Y from stack [Implied] Store zero [Absolute] Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | | Putl Y from stack [implied] Store zero [Absolute] Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | | Store zero [Absolute] Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | | Store zero [ABS, X] Store zero [ZP] Store zero [ZP, X] | | Store zero [ZP]<br>Store zero [ZP, X] | | Store zero [ZP, X] | | | | | | Test and reset memory bits with accumulator [ABS] | | Test and reset memory bits with accumulator [ZP] | | Test and set memory bits with accumulator [ABS] | | Test and set memory bits with accumulator [ZP] | | Branch on bit reset [Bit Manipulation, ZP, REL] | | Branch on bit set [Bit Manipulation, ZP, REL] | | Reset memory bit [Bit Manipulation, ZP] | | Set memory bit [Bit Manipulation, ZP] | | | | | Table 3. Hexadecimal Codes For R65C00 Instructions With New Addressing Modes | Hex | Mnemonic | Description | |-----|----------|------------------------------------------------------| | 72 | ADC | Add memory to accumulator with carry [(IND)] | | 32 | AND | AND memory with accumulator [(IND)] | | 3C | BIT | Test memory bits with accumulator [ABS, X] | | 34 | BIT | Test memory bits with accumulator [ZP, X] | | 89 | BIT | Test Immediate with accumulator [IMM] | | D2 | CMP | Compare memory and accumulator [(IND)] | | 3A | DEC | Decrement accumulator [Accum] | | 52 | EOR | Exclusive Or memory with accumulator [(IND)] | | 1A | INC | Increment accumulator [Accum] | | 7C | JMP | Jump (New addressing mode) [(ABS, X)] | | B2 | LDA | Load accumulator with memory [(IND)] | | 12 | ORA | OR memory with accumulator [(IND)] | | F2 | SBC | Subtract Memory from accumulator with borrow [(IND)] | | 92 | STA | Store accumulator in memory [(IND)] | Table 4. R65C00 Operational Enhancements | Function | NMOS R6502 Microprocessor | CMOS R65C00 Family Microprocessor | | | |------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------|--|--| | Indexed addressing across page boundary. | Extra read of invalid address. | Extra read of last instruction byte. | | | | Execution of invalid op codes. | Some terminate only by reset. Results are undefined. | All are NOPs (reserved for future use). | | | | Jump Indirect, operand = XXFF. | Page address does not increment. | Page address increments and adds one additional cycle. | | | | Read/modify/write instructions at effective address. | One read and two write cycles. | Two read and one write cycle. | | | | Decimal flag. | Indeterminate after reset. | Initialized to binary mode (D = 0) after reset and interrupts. | | | | Flags after decimal operation. | Invalid N, V and Z flags. | Valid flag adds one additional cycle. | | | | Interrupt after fetch of BRK instruction. | Interrupt vector is loaded, BRK vector is ignored. | BRK is executed, then interrupt is executed. | | | # INSTRUCTION SET OP CODE MATRIX The following matrix shows the 210 Op Codes associated with the R65C00 family of CPU devices. The matrix identifies the hexadecimal code, the mnemonic code, the addressing mode, the number of instruction bytes, and the number of machine cycles associated with each Op Code. Also, refer to the instruction set summary for additional information on these Op Codes. | ρ<br>L: | SD o | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | | |----------|--------------------------|--------------------------|----------------------|---|---------------------|----------------------|---------------------|-------------------|-----------------------|------------------------|-----------------------|---|------------------------|------------------------|-----------------------|---------------------|---| | WSD<br>o | BRK<br>Implied<br>1 7 | ORA<br>(IND, X)<br>2 6 | | | TSB<br>ZP<br>2 5 | ORA<br>ZP<br>2 3 | ASL<br>ZP<br>2 5 | RMB0<br>ZP<br>2 5 | PHP<br>Implied<br>1 3 | ORA<br>IMM<br>2 2 | ASL<br>Accum<br>1 2 | | TSB<br>ABS<br>3 6 | ORA<br>ABS<br>3 4 | ASL<br>ABS<br>3 6 | BBR0<br>ZP<br>3 5** | 0 | | 1 | BPL<br>Relative<br>2 2** | ORA<br>(IND), Y<br>2 5* | ORA<br>(IND)<br>2 5 | | TRB<br>ZP<br>2 5 | ORA<br>ZP, X<br>2 4 | ASL<br>ZP, X<br>2 6 | RMB1<br>ZP<br>2 5 | CLG<br>Implied<br>1 2 | ORA<br>ABS, Y<br>3 4 | INC<br>Accum<br>1 2 | | TRB<br>ABS<br>3 6 | ORA<br>ABS, X<br>3 4* | ASL<br>ABS, X<br>3 7 | BBR1<br>ZP<br>3 5** | 1 | | 2 | JSR<br>ABS<br>3 6 | AND<br>(IND, X)<br>2 6 | | | BIT<br>ZP<br>2 3 | AND<br>ZP<br>2 3 | ROL<br>ZP<br>2 5 | RMB2<br>ZP<br>2 5 | PLP<br>Implied<br>1 4 | AND<br>IMM<br>2 2 | ROL<br>Accum<br>1 2 | | BIT<br>ABS<br>3 4 | AND<br>ABS<br>3 4 | ROL<br>ABS<br>3 6 | BBR2<br>ZP<br>3 5** | 2 | | 3 | BMI<br>Relative<br>2 2** | AND<br>(IND), Y<br>2 5* | AND<br>(IND)<br>2 5 | | BIT<br>ZP, X<br>2 4 | AND<br>ZP, X<br>2 4 | ROL<br>ZP, X<br>2 6 | RMB3<br>ZP<br>2 5 | SEC<br>Implied<br>1 2 | AND<br>ABS, Y<br>3 4° | DEC<br>Accum<br>1 2 | | BIT<br>ABS, X<br>3 4° | AND<br>ABS, X<br>3 4° | ROL<br>ABS, X<br>3 7 | BBR3<br>ZP<br>3 5** | 3 | | 4 | RTI<br>Implied<br>1 6 | EOR<br>(IND, X)<br>2 6 | | | | EOR<br>ZP<br>2 3 | LSR<br>ZP<br>2 5 | RMB4<br>ZP<br>2 5 | PHA<br>Implied<br>1 3 | EOR<br>IMM<br>2 2 | LSR<br>Accum<br>1 2 | | JMP<br>ABS<br>3 3 | EOR<br>ABS<br>3 4 | LSR<br>ABS<br>3 6 | BBR4<br>ZP<br>3 5** | 4 | | 5 | BVC<br>Relative<br>2 2** | EOR<br>(IND), Y<br>2 5° | EOR<br>(IND)<br>2 5 | | | EOR<br>ZP, X<br>2 4 | LSR<br>ZP, X<br>2 6 | RMB5<br>ŽP<br>2 5 | CLI<br>Implied<br>1 2 | EOR<br>ABS, Y<br>3 4* | PHY<br>Implied<br>1 3 | | | EOR<br>ABS, X<br>3 4° | LSR<br>ABS, X<br>3 7 | BBR5<br>ZP<br>3 5** | 5 | | 6 | RTS<br>Implied<br>1 6 | ADC<br>(IND, X)<br>2 6t | | | STZ<br>ZP<br>2 3 | ADC<br>ZP<br>2 3† | ROR<br>ZP<br>2 5 | RMB6<br>ZP<br>2 5 | PLA<br>Implied<br>1 4 | ADC<br>IMM<br>2 2† | ROR<br>Accum<br>1 2 | | JMP<br>(ABS)<br>3 6 | ADC<br>ABS<br>3 4† | ROR<br>ABS<br>3 6 | BBR6<br>ZP<br>3 5** | 6 | | 7 | BVS<br>Relative<br>2 2** | ADC<br>(IND), Y<br>2 5*† | ADC<br>(IND)<br>2 5† | | STZ<br>ZP, X<br>2 4 | ADC<br>ZP, X<br>2 4† | ROR<br>ZP, X<br>2 6 | RMB7<br>ZP<br>2 5 | SEI<br>Implied<br>1 2 | ADC<br>ABS, Y<br>3 4*† | PLY<br>Implied<br>1 4 | | JMP<br>(ABS, X)<br>3 6 | ADC<br>ABS, X<br>3 4°† | ROR<br>ABS, X<br>3 7 | BBR7<br>ZP<br>3 5** | 7 | | 8 | BRA<br>Relative<br>2 3* | STA<br>(IND, X)<br>2 6 | | | STY<br>ZP<br>2 3 | STA<br>ZP<br>2 3 | STX<br>ZP<br>2 3 | SMB0<br>ZP<br>2 5 | DEY<br>Implied<br>1 2 | BIT<br>IMM<br>2 2 | TXA<br>Implied<br>1 2 | | STY<br>ABS<br>3 4 | STA<br>ABS<br>3 4 | STX<br>ABS<br>3 4 | BBS0<br>ZP<br>3 5** | В | | 9 | BCC<br>Relative<br>2 2" | STA<br>(IND), Y<br>2 6 | STA<br>(IND)<br>2 5 | | STY<br>ZP, X<br>2 4 | STA<br>ZP, X<br>2 4 | STX<br>ZP, Y<br>2 4 | SMB1<br>ZP<br>2 5 | TYA<br>Implied<br>1 2 | STA<br>ABS, Y<br>3 5 | TXS<br>Implied<br>1 2 | | STZ<br>ABS<br>3 4 | STA<br>ABS, X<br>3 5 | STZ<br>ABS, X<br>3 5 | 8BS1<br>ZP<br>3 5** | 9 | | Α | LDY<br>IMM<br>2 2 | LDA<br>(IND, X)<br>2 6 | LDX<br>IMM<br>2 2 | | LDY<br>ZP<br>2 3 | LDA<br>ZP<br>2 3 | LDX<br>ZP<br>2 3 | SMB2<br>ZP<br>2 5 | TAY<br>Implied<br>1 2 | LDA<br>IMM<br>2 2 | TAX<br>Implied<br>1 2 | | LDY<br>ABS<br>3 4 | LDA<br>ABS<br>3 4 | LDX<br>ABS<br>3 4 | BBS2<br>ZP<br>3 5** | ٨ | | В | BCS<br>Relative<br>2 2** | LDA<br>(IND), Y<br>2 5* | LDA<br>(IND)<br>2 5 | | LDY<br>ZP, X<br>2 4 | LDA<br>ZP, X<br>2 4 | LDX<br>ZP, Y<br>2 4 | SMB3<br>ZP<br>2 5 | CLV<br>Implied<br>1 2 | LDA<br>ABS, Y<br>3 4* | TSX<br>Implied<br>1 2 | | LDY<br>ABS, X<br>3 4 | LDA<br>ABS, X<br>3 4° | LDX<br>ABS, Y<br>3 4° | BBS3<br>ZP<br>3 5** | В | | С | CPY<br>IMM<br>2 2 | CMP<br>(IND, X)<br>2 6 | | | CPY<br>ZP<br>2 3 | CMP<br>ZP<br>2 3 | DEC<br>ZP<br>2 5 | SMB4<br>ZP<br>2 5 | INY<br>Implied<br>1 2 | CMP<br>IMM<br>2 2 | DEX<br>Implied<br>1 2 | | CPY<br>ABS<br>3 4 | CMP<br>ABS<br>3 4 | DEC<br>ABS<br>3 6 | BBS4<br>ZP<br>3 5** | c | | D | BNE<br>Relative<br>2 2** | CMP<br>(IND), Y<br>2 5" | CMP<br>(IND)<br>2 5 | | | CMP<br>ZP, X<br>2 4 | DEC<br>ZP, X<br>2 6 | SMB5<br>ZP<br>2 5 | CLD<br>Implied<br>1 2 | CMP<br>ABS, Y<br>3 4* | PHX<br>Implied<br>1 3 | | | CMP<br>ABS, X<br>3 4° | DEC<br>ABS, X<br>3 7 | BBS5<br>ZP<br>3 5** | D | | E | CPX<br>IMM<br>2 2 | SBC<br>(IND, X)<br>2 6† | | - | CPX<br>ZP<br>2 3 | SBC<br>ZP<br>2 3† | INC<br>ZP<br>2 5 | SMB6<br>ZP<br>2 5 | INX<br>Implied<br>1 2 | SBC<br>IMM<br>2 2† | NOP<br>Implied<br>1 2 | | CPX<br>ABS<br>3 4 | SBC<br>ABS<br>3 4† | INC<br>ABS<br>3 6 | BBS6<br>ZP<br>3 5** | E | | F | BEQ<br>Relative<br>2 2** | SBC<br>(IND), Y<br>2 5*t | SBC<br>(IND)<br>2 5† | | | SBC<br>ZP, X<br>2 4† | INC<br>ZP, X<br>2 6 | SMB7<br>ZP<br>2 5 | SED<br>Implied<br>1 2 | SBC<br>ABS, Y<br>3 4"† | PLX<br>Implied<br>1 4 | | | SBC<br>ABS, X<br>3 4"† | INC<br>ABS, X<br>3 7 | BBS7<br>ZP<br>3 5** | F | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | 8 | С | D | E | F | - | | | | | | | ۸ | | | | | | | | | | | | | <sup>-</sup> New Opcode 0 BRK Implied - Addressing Mode - Instruction Bytes; Machine Cycles <sup>†</sup>Add 1 to N if in decimal mode. <sup>\*</sup>Add 1 to N if page boundary is crossed. \*\*Add 1 to N if branch occurs to same page; Add 2 to N if branch occurs to different page. # **INSTRUCTION SET SUMMARY** | ### Comparison | |----------------| | | # SWITCHING CHARACTERISTICS (Over operating conditions unless otherwise noted) | | | 1 | MHz | 2 | MHz | 3 | MHz | 4 | MHz | | |-----------------------------------------|---------------------------------|------|--------|-----|--------|-----|--------|-----|--------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | CLOCK TIMING | • | | - | | | | | | | | | Ø2 Cycle Time | t <sub>CYC</sub> | 1000 | Note 1 | 500 | Note 1 | 333 | Note 1 | 250 | Note 1 | ns | | Ø2 Low Pulse Width | t <sub>CL</sub> | 430 | 5000 | 210 | 5000 | 150 | 5000 | 100 | 5000 | ns | | Ø2 High Pulse Width | t <sub>CH</sub> | 450 | · – | 220 | _ | 160 | _ | 110 | _ | ns | | Ø0 Low to Ø2 Low Skew <sup>(2)</sup> | toly | _ | 50 | _ | 50 | _ | 40 | _ | 30 | ns | | Ø2 Low to Ø1 High Skew <sup>(2)</sup> | t <sub>DLY1</sub> | -20 | 20 | -20 | 20 | -20 | 20 | -20 | 20 | ns | | XTLI High to Ø2 Low(4) | t <sub>DXI</sub> | | 100 | _ | 100 | _ | 100 | _ | 100 | ns | | XTLO Low to \$2 Low(4) | t <sub>DXO</sub> | _ | 75 | _ | 75 | _ | 75 | | 75 | ns | | Ø2 Low to Ø4 High Delay(4) | t <sub>AVS</sub> | _ | 250 | _ | 125 | _ | 85 | _ | 65 | ns | | Ø4 Low Pulse Width <sup>(4)</sup> | t <sub>Ø4L</sub> | 430 | _ | 210 | _ | 150 | _ | 100 | | ns | | Ø4 High Pulse Width <sup>(4)</sup> | t <sub>ø4H</sub> | 450 | 5000 | 220 | 5000 | 160 | 5000 | 110 | 5000 | ns | | Clock Rise and Fall Times | t <sub>R</sub> , t <sub>F</sub> | _ | 25 | _ | 20 | _ | 15 | | 12 | ns | | READ/WRITE TIMING | | | | | · | | | | | | | R/W Delay Time | t <sub>RWS</sub> | _ | 125 | _ | 100 | _ | 85 | T - | 70 | ns | | R/W Hold Time | t <sub>HRW</sub> | 15 | | 15 | - | 15 | | 15 | _ | ns | | Address Delay Time | t <sub>ADS</sub> | _ | 125 | _ | 100 | _ | 85 | _ | 70 | ns | | Address Valid to Ø4 High <sup>(4)</sup> | t <sub>AØ4</sub> | 100 | _ | 25 | _ | 10 | _ | 0 | | ns | | Address Hold Time | t <sub>HA</sub> | 15 | _ | 15 | _ | 15 | _ | 15 | _ | ns | | Read Access Time | t <sub>ACC</sub> | 775 | _ | 340 | | 215 | _ | 160 | _ | ns | | Read Data Setup Time | t <sub>DSU</sub> | 100 | _ | 60 | _ | 40 | _ | 30 | _ | ns | | Read Data Hold Time | t <sub>HR</sub> | 10 | | 10 | _ | 10 | _ | 10 | _ | ns | | Write Data Delay Time(2) | t <sub>wos</sub> | | 200 | _ | 110 | _ | 85 | | 55 | ns | | Write Data Delay Time <sup>(4)</sup> | t <sub>DOW</sub> | _ | 200 | _ | 110 | _ | 85 | _ | 65 | ns | | Write Data Delay Time(6) | t <sub>DD12</sub> | _ | 450 | _ | 235 | _ | 170 | - | 120 | пѕ | | Write Data Hold Time | t <sub>HW</sub> | 30 | _ | 30 | | 30 | _ | 30 | _ | ns | | CONTROL LINE TIMING | • | • | • | • | | | | | • | • | | SYNC Delay | t <sub>SYS</sub> | _ | 125 | _ | 100 | _ | 85 | - | 70 | ns | | RDY Setup Time | t <sub>ROS</sub> | 200 | _ | 110 | _ | 80 | _ | 60 | - | ns | | SO Setup Time | t <sub>SOS</sub> | 75 | _ | 50 | | 40 | - | 30 | _ | ns | | ML Delay Time(5) | t <sub>MLS</sub> | _ | 125 | _ | 100 | _ | 85 | _ | 70 | ns | | ML Hold Time <sup>(4)</sup> | t <sub>HML</sub> | 10 | | 10 | _ | 10 | _ | 10 | | ns | | ML Hold Time <sup>(6)</sup> | t <sub>HML</sub> | 10 | _ | 10 | _ | 10 | _ | 10 | | ns | | BE Delay Time(5)(8) | t <sub>BE</sub> | _ | 40 | | 40 | _ | 40 | _ | 40 | ns | | IRQ, RES Setup Time | t <sub>IS</sub> | 200 | _ | 110 | _ | 80 | | 60 | _ | ns | | NMI Setup Time | t <sub>NMI</sub> | 300 | _ | 200 | | 170 | _ | 150 | | ns | #### Notes: - 1. R65C02 and R65C102 minimum operating frequency is limited by \$2 low pulse width. All processors can be stopped with \$2 held high. - 2. R65C02 only. - 3. Note 3 deleted. - 4. R65C102 only. - 5. R65C102 and R65C112 only. - 6. R65C112 only. - 7. Measurement points shown are 0.8V (low) and 2.0V (high) for outputs and 1.5V (low and high) for inputs, unless otherwise specified. - 8. BE signal is asynchronous. Figure 3. Timing Diagram for the R65C02 and R65C112 Figure 4. Timing Diagram for the R65C102 Figure 5. Timing Diagram for Bus Enable (BE) #### **CLOCK/CRYSTAL CONSIDERATIONS** A crystal controlled time base generator circuit should be used to drive $\emptyset$ 0 (IN) (R65C02) or the XTLI and XTLO (R65C102) inputs. Alternatively, a TTL level clock input to XTLI may be used, with XTLO floating. Figure 6 shows a time base generation scheme, for a 4 MHz operation of the R65C02, that has been tested and proven reliable for normal environments. Figure 7 shows a possible external clock scheme for a R65C102 and R65C112 master/slave configuration. The on-chip oscillator is designed for a parallel resonant crystal connected between XTLI and XTLO pins. The equivalent oscillator circuit is shown in Figure 7. A parallel resonant crystal is specified by its load capacitance and series resonant resistance. For proper oscillator operation, the load capacitance ( $C_L$ ), series resistance ( $R_s$ ) and the crystal resonant frequency (F) must meet the following two relations: $$(C + 5) = 2C_L$$ or $C = 2C_L - 5$ $R_s \le R_{smax} = \frac{2 \times 10^6}{(FC_L)^2}$ where: F is in MHz, C and CL is in pF, and R is in ohms. To select a parallel resonant crystal for the oscillator, first select the load capacitance from a crystal manufacturer's catalog. Next, calculate $R_{\text{smax}}$ based on F and $C_{\text{L}}.$ The selected crystal must have a $R_{\text{s}}$ less than the $R_{\text{smax}}.$ For example, if $C_L = 30 \, pF$ for a 4 MHz parallel resonant crystal, then $$C = (2 \times 30) - 5 = 55 pF$$ (use standard value of 56 pF) The series resistance of the crystal must be less than $$R_{smax} = \frac{2 \times 10^6}{(4 \times 30)^2} = 138 \text{ ohms}$$ Figure 6. Example of R65C02 External Time Base Generator Circuit #### NOTE As with any clock oscilltor circuit, stray capacitance due to board layout can affect circuit operation requiring "fine tuning" (e.g. component repositioning or value change) of the circuits shown in Figures 6 and 7. Shunt capacitance (C) includes stray capacitance. Figure 7. Example of R65C102/R65C112 Master/Slave Clock Circuit #### STOPPING THE CLOCK-STANDBY MODE Caution must be exercised when configuring the R65C02 or R65C112 in the standby mode (i.e., $\emptyset$ 0 IN or $\emptyset$ 2 IN clock stopped). The input clock can be held in the high state indefinitely; however, if the input clock is held in the low state longer than 5 microseconds, internal register and data status can be lost. Figure 8 shows a circuit that will stop the $\emptyset$ 0 IN (R65C02) or $\emptyset$ 2 IN (R65C112) clock in the high state during standby mode. Figure 8. Stopping the Clock (Standby Mode) Circuit # **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | Symbol | Value | Unit | |---------------------|------------------|------------------------------|------| | Supply Voltage | V <sub>cc</sub> | -0.3 to +7.0 | Vdc | | Input Voltage | V <sub>IN</sub> | -0.3 to V <sub>CC</sub> +0.3 | Vdc | | Output Voltage | V <sub>OUT</sub> | -0.3 to V <sub>CC</sub> +0.3 | Vdc | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | \*NOTE: Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the other sections of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **OPERATING CONDITIONS** | Parameter | Symbol | Value | |---------------------------------|----------------------------------|-----------------| | Supply Voltage | V <sub>cc</sub> | 5 Vdc ±5% | | Operating Temperature (Ambient) | T <sub>I</sub> to T <sub>H</sub> | | | Commercial | | 0°C to 70°C | | Industrial | | -40°C to +85°C | | Military | | -55°C to +125°C | # **ELECTRICAL CHARACTERISTICS** (Over operating conditions unless otherwise noted) | Parameter | Symbol | Min | Typ <sup>4</sup> | Max | Unit | Test Conditions | |--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|---------------------------------------|----------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------| | Input High Voltage<br>-40°C to 85°C<br>-55°C to 125°C | V <sub>IH</sub> | 2.0<br>2.4 | | V <sub>CC</sub> +0.3<br>V <sub>CC</sub> +0.3 | ٧ | | | Input Low Voltage -40°C to 85°C -55°C to 125°C | V <sub>IL</sub> | - 0.3<br>- 0.3 | | + 0.8<br>+ 0.4 | ٧ | | | Input High Voltage Ø0 R65C02) | V <sub>IHO</sub> | 2.4 | | V <sub>CC</sub> +0.3 | V | | | Input Low Voltage Ø0 (R65C02) | VILO | -0.3 | | +0.4 | V | | | Input High Voltage Ø2 (IN) (R65C112) | V <sub>iH2</sub> | V <sub>CC</sub> -0.4 | | V <sub>CC</sub> +0.3 | V | | | Input Low Voltage Ø2 (IN) (R65C112) | V <sub>IL2</sub> | -0.3 | | +0.4 | V | | | Input Leakage Current<br>NMI, IRQ, BE, RDY, RES, SO<br>\$2 (IN), \$0 (IN), XTLI | IM | <u>-</u> | | - 50<br>1.0 | μА | V <sub>IN</sub> = 0V to 5.25V<br>V <sub>CC</sub> = 0V | | Three-State (Off State) Input Current Data Lines | I <sub>TSI</sub> | _ | | 10 | μА | $V_{IN} = 0.4V \text{ to } 2.4V$<br>$V_{CC} = 5.25V$ | | Output High Voltage<br>SYNC, Data, A0-A15, R/W, Ø1 (OUT), Ø2 (OUT), Ø4 (OUT), ML | V <sub>OH</sub> | 2.4 | | _ | ٧ | $V_{CC} = 4.75V$ $I_{LOAD} = -100 \mu\text{A}$ | | Output Low Voltage<br>SYNC, Data, A0-A15, R/W, Ø1 (OUT), Ø2 (OUT), Ø4 (OUT), ML | V <sub>OL</sub> | _ | - | +0.4 | ٧ | $V_{CC} = 4.75V$ $I_{LOAD} = 1.6 \text{ mA}$ | | Supply Current Standby <sup>4</sup> Active (R65C02) Active (R65C102) Active (R65C112) Low Power (R65C02) Low Power (R65C102) Low Power (R65C112) | lcc | _<br>_<br>_<br>_<br>_ | 2<br>2.6<br>5<br>2<br>1.5<br>3<br>0.7 | 10<br>4<br>7<br>4<br>2<br>5 | µA. mA/MHz mA/MHz mA/MHz mA/MHz mA/MHz mA/MHz mA/MHz | RDY = 0 | | Capacitance | C <sub>IN</sub><br>C <sub>OUT</sub> | _<br>_<br>_ | | 7<br>10<br>10<br>30 | pF | $V_{CC} = 5.0V$ $V_{IN} = 0V$ $V_{IN} = 0V$ $f = 1 \text{ MHz}$ $T_A = 25^{\circ}\text{C}$ | - 1. All units are direct current (dc). - Negative sign indicates outward current flow, positive indicates inward flow. IRQ and NMI require external pull-up resistor. - 4. Typical values shown for $V_{CC} = 5.0V$ and $T_A = 25^{\circ}C$ . # PACKAGE DIMENSIONS | | MILLIMETERS | | INC | INCHES | | | |-----|-------------|-------|-----------|--------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | A | 50.29 | 51.31 | 1.980 | 2.020 | | | | В | 15.11 | 15.88 | 0.595 | 0.625 | | | | С | 2.54 | 4.19 | 0.100 | 0.165 | | | | D | 0.38 | 0.53 | 0.015 | 0.021 | | | | F | 0.76 | 1.27 | 0.030 | 0.050 | | | | G | 2.54 BSC | | 0.100 BSC | | | | | н | 0.76 | 1.78 | 0.030 | 0.070 | | | | J | 0.20 | 0.33 | 0.008 | 0.013 | | | | K | 2.54 | 4.19 | D.100 | 0.165 | | | | L | 14.60 | 15.37 | 0.575 | 0.605 | | | | M | 0° | 10° | 0° | 10° | | | | N | 0.51 | 1.52 | 0.020 | 0.060 | | | ### **40-PIN PLASTIC DIP** | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | A | 51.82 | 52.32 | 2.040 | 2.060 | | В | 13.46 | 13.97 | 0.530 | 0.550 | | С | 3.56 | 5.08 | 0.140 | 0.200 | | D | 0.38 | 0.53 | 0.015 | 0.021 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 BSC | | 0.100 BSC | | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | J | 0.20 | 0.30 | 0.008 | 0.012 | | ĸ | 3.30 | 4.32 | 0.130 | 0.170 | | L | 15.24 BSC | | 0.600 BSC | | | М | 7° | 10° | 7° | 10° | | N | 0.51 | 1.02 | 0.020 | 0.040 | MILLIMETERS MIN MAX 1.47 4.14 1.37 INCHES 4.39 0.163 0.173 0.054 0.058 MIN MAX 0.091 0.097 0.018 TYP 0.687 0.693 0.497 0.503 0.620 REF 0.050 BSC 0.045 TYP 0.010 TYP 45° TYP 0.035 TYP 0.010 TYP # 44-PIN PLASTIC LEADED CHIP CARRIER (PLCC) DIM A1 A2 SECTION A-A TYP FOR BOTH AXIS (EXCEPT FOR BEVELED EDGE) CHAM. 11 PINS h × 45° 3 PLCS PER SIDE SPACES EJECTOR PIN MARKS 4 PLCS BOTTOM OF PACKAGE ONLY (TYPICAL) **BOTTOM VIEW**