Data Sheet ### September 14, 2005 FN8166.2 ## Quad Digitally-Controlled (XDCP™) Potentiometer #### **FEATURES** - · Four potentiometers in one package - 256 resistor taps-0.4% resolution - SPI Serial Interface for write, read, and transfer operations of the potentiometer - Wiper resistance: 100Ω typical @ V<sub>CC</sub> = 5V - 4 Non-volatile data registers for each potentiometer - Non-volatile storage of multiple wiper positions - Standby current < 5µA max</li> - V<sub>CC</sub>: 2.7V to 5.5V Operation - 50k $\Omega$ , 100k $\Omega$ versions of total resistance - 100 yr. data retention - Single supply version of X9250 - Endurance: 100,000 data changes per bit per register - 24 Ld SOIC, 24 Ld TSSOP - Low power CMOS - Pb-free plus anneal available (RoHS compliant) #### **DESCRIPTION** The X9251 integrates four digitally controlled potentiometers (XDCP) on a monolithic CMOS integrated circuit. The digitally controlled potentiometers are implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the SPI bus interface. Each potentiometer has associated with it a volatile Wiper Counter Register (WCR) and four non-volatile Data Registers that can be directly written to and read by the user. The content of the WCR controls the position of the wiper. At power-up, the device recalls the content of the default Data Registers of each DCP (DR00, DR10, DR20, and DR30) to the corresponding WCR. The XDCP can be used as a three-terminal potentiometer or as a two terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. #### **FUNCTIONAL DIAGRAM** # **Ordering Information** | PART NUMBER | PART MARKING | V <sub>CC</sub> LIMITS (V) | POTENTIOMENTER ORGANIZATION ( $k\Omega$ ) | TEMP RANGE<br>(°C) | PACKAGE | |-------------------------|--------------|----------------------------|-------------------------------------------|--------------------|-------------------------------| | X9251UP24I | X9251UP I | 5 ±10% | 50 | -40 to +85 | 24 Ld PDIP | | X9251US24* | X9251US | | | 0 to 70 | 24 Ld SOIC (300MIL) | | X9251US24Z* (Note) | X9251US Z | | | 0 to 70 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251US24I* | X9251US I | | | -40 to +85 | 24 Ld SOIC (300MIL) | | X9251US24IZ* (Note) | X9251US Z I | | | -40 to +85 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251UV24 | X9251UV | | | 0 to 70 | 24 Ld TSSOP (4.4mm) | | X9251UV24Z (Note) | X9251UV Z | | | 0 to 70 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251UV24I | X9251UV I | | | -40 to +85 | 24 Ld TSSOP (4.4mm) | | X9251UV24IZ (Note) | X9251UV Z I | | | -40 to +85 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251TP24I | | | 100 | -40 to +85 | 24 Ld PDIP | | X9251TS24* | X9251TS | | | 0 to 70 | 24 Ld SOIC (300MIL) | | X9251TS24Z* (Note) | X9251TS Z | | | 0 to 70 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251TS24I* | X9251TS I | | | -40 to +85 | 24 Ld SOIC (300MIL) | | X9251TS24IZ* (Note) | X9251TS Z I | | | -40 to +85 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251TV24 | X9251TV | | | 0 to 70 | 24 Ld TSSOP (4.4mm) | | X9251TV24Z (Note) | X9251TV Z | | | 0 to 70 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251TV24I | X9251TV I | | | -40 to +85 | 24 Ld TSSOP (4.4mm) | | X9251TV24IZ (Note) | X9251TV Z I | | | -40 to +85 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251US24-2.7* | X9251US F | 2.7 to 5.5 | 50 | 0 to 70 | 24 Ld SOIC (300MIL) | | X9251US24Z-2.7* (Note) | X9251US Z F | | | 0 to 70 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251US24I-2.7* | X9251US G | | | -40 to +85 | 24 Ld SOIC (300MIL) | | X9251US24IZ-2.7* (Note) | X9251US Z G | | | -40 to +85 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251UV24-2.7 | X9251UV F | | | 0 to 70 | 24 Ld TSSOP (4.4mm) | | X9251UV24Z-2.7 (Note) | X9251UV Z F | | | 0 to 70 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251UV24I-2.7 | X9251UV G | | | -40 to +85 | 24 Ld TSSOP (4.4mm) | | X9251UV24IZ-2.7 (Note) | X9251UV Z G | | | -40 to +85 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251TS24-2.7* | X9251TS F | | 100 | 0 to 70 | 24 Ld SOIC (300MIL) | | X9251TS24Z-2.7* (Note) | X9251TS Z F | | | 0 to 70 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251TS24I-2.7* | X9251TS G | | | -40 to +85 | 24 Ld SOIC (300MIL) | | X9251TS24IZ-2.7* (Note) | X9251TS Z G | | | -40 to +85 | 24 Ld SOIC (300MIL) (Pb-Free) | | X9251TV24-2.7 | X9251TV F | | | 0 to 70 | 24 Ld TSSOP (4.4mm) | | X9251TV24Z-2.7 (Note) | X9251TV Z F | | | 0 to 70 | 24 Ld TSSOP (4.4mm) (Pb-free) | | X9251TV24I-2.7 | X9251TV G | | | -40 to +85 | 24 Ld TSSOP (4.4mm) | | X9251TV24IZ-2.7 (Note) | X9251TV Z G | | | -40 to +85 | 24 Ld TSSOP (4.4mm) (Pb-free) | <sup>\*</sup>Add "T1" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### CIRCUIT LEVEL APPLICATIONS - · Vary the gain of a voltage amplifier - Provide programmable dc reference voltages for comparators and detectors - · Control the volume in audio circuits - Trim out the offset voltage error in a voltage amplifier circuit - Set the output voltage of a voltage regulator - Trim the resistance in Wheatstone bridge circuits - Control the gain, characteristic frequency and Q-factor in filter circuits - Set the scale factor and zero point in sensor signal conditioning circuits - · Vary the frequency and duty cycle of timer ICs - Vary the dc biasing of a pin diode attenuator in RF circuits - Provide a control variable (I, V, or R) in feedback circuits #### SYSTEM LEVEL APPLICATIONS - · Adjust the contrast in LCD displays - Control the power level of LED transmitters in communication systems - Set and regulate the DC biasing point in an RF power amplifier in wireless systems - Control the gain in audio and home entertainment systems - Provide the variable DC bias for tuners in RF wireless systems - Set the operating points in temperature control systems - Control the operating point for sensors in industrial systems - Trim offset and gain errors in artificial intelligent systems #### PIN CONFIGURATION #### **PIN ASSIGNMENTS** | Pin<br>(SOIC) | Symbol | Function | |---------------|-----------------|-------------------------------------------| | <u> </u> | - | | | 1 | SO | Serial Data Output for SPI bus | | 2 | A0 | Device Address for SPI bus. (See Note 1) | | 3 | R <sub>W3</sub> | Wiper Terminal of DCP3 | | 4 | R <sub>H3</sub> | High Terminal of DCP3 | | 5 | R <sub>L3</sub> | Low Terminal of DCP3 | | 7 | V <sub>CC</sub> | System Supply Voltage | | 8 | R <sub>L0</sub> | Low Terminal of DCP0 | | 9 | R <sub>H0</sub> | High Terminal of DCP0 | | 10 | R <sub>W0</sub> | Wiper Terminal of DCP0 | | 11 | CS | SPI bus. Chip Select active low input | | 12 | WP | Hardware Write Protect - active low | | 13 | SI | Serial Data Input for SPI bus | | 14 | A1 | Device Address for SPI bus. (See Note 1) | | 15 | R <sub>L1</sub> | Low Terminal of DCP1 | | 16 | R <sub>H1</sub> | High Terminal of DCP1 | | 17 | R <sub>W1</sub> | Wiper Terminal of DCP1 | | 18 | V <sub>SS</sub> | System Ground | | 20 | R <sub>W2</sub> | Wiper Terminal of DCP2 | | 21 | R <sub>H2</sub> | High Terminal of DCP2 | | 22 | R <sub>L2</sub> | Low Terminal of DCP2 | | 23 | SCK | Serial Clock for SPI bus | | 24 | HOLD | Device select. Pauses the SPI serial bus. | | 6, 19 | NC | No Connect | Note 1: A0 - A1 device address pins must be tied to a logic level. #### PIN DESCRIPTIONS #### **Bus Interface Pins** #### **SERIAL OUTPUT (SO)** SO is a serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock. #### **SERIAL INPUT (SI)** SI is the serial data input pin. All opcodes, byte addresses and data to be written to the device registers are input on this pin. Data is latched by the rising edge of the serial clock. #### SERIAL CLOCK (SCK) The SCK input is used to clock data into and out of the X9251. #### HOLD (HOLD) HOLD is used in conjunction with the $\overline{\text{CS}}$ pin to select the device. Once the part is selected and a serial sequence is underway, $\overline{\text{HOLD}}$ may be used to pause the serial communication with the controller without resetting the serial sequence. To pause, $\overline{\text{HOLD}}$ must be brought LOW while SCK is LOW. To resume communication, $\overline{\text{HOLD}}$ is brought HIGH, again while SCK is LOW. If the pause feature is not used, $\overline{\text{HOLD}}$ should be held HIGH at all times. ## **DEVICE ADDRESS (A1 - A0)** The address inputs are used to set the two least significant bits of the slave address. A match in the slave address serial data stream must be made with the address input in order to initiate communication with the X9251. Device pins A1 - A0 must be tie to a logic level which specify the internal address of the device, see Figures 2, 3, 4, 5 and 6. #### CHIP SELECT (CS) When $\overline{CS}$ is HIGH, the X9251 is deselected and the SO pin is at high impedance, and (unless an internal write cycle is underway) the device is in the standby state. $\overline{CS}$ LOW enables the X9251, placing it in the active power mode. It should be noted that after a power-up, a HIGH to LOW transition on $\overline{CS}$ is required prior to the start of any operation. #### **Potentiometer Pins** ## R<sub>H</sub>, R<sub>L</sub> The $R_H$ and $R_L$ pins are equivalent to the terminal connections on a mechanical potentiometer. Since there are 4 potentiometers, there are 4 sets of $R_H$ and $R_L$ such that $R_{H0}$ and $R_{L0}$ are the terminals of DCP0 and so on. #### Rw The wiper pin are equivalent to the wiper terminal of a mechanical potentiometer. Since there are 4 potentiometers, there are 4 sets of $R_W$ such that $R_{W0}$ is the terminals of DCP0 and so on. #### **Supply Pins** # SYSTEM SUPPLY VOLTAGE ( $V_{CC}$ ) AND SUPPLY GROUND ( $V_{SS}$ ) The $V_{CC}$ pin is the system supply voltage. The $V_{SS}$ pin is the system ground. #### Other Pins #### **NO CONNECT** No connect pins should be left floating. This pins are used for Intersil manufacturing and testing purposes. ## HARDWARE WRITE PROTECT INPUT (WP) The $\overline{\text{WP}}$ pin when LOW prevents non-volatile writes to the Data Registers. #### PRINCIPLES OF OPERATION The X9251 is an integrated circuit incorporating four DCPs and their associated registers and counters, and a serial interface providing direct communication between a host and the potentiometers. #### **DCP Description** Each DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer ( $R_H$ and $R_L$ pins). The RW pin is an intermediate node, equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 8-bit volatile Wiper Counter Register (WCR). FN8166.2 September 14, 2005 Figure 1. Detailed Potentiometer Block Diagram #### One of Four Potentiometers #### Power Up and Down Recommendations. There are no restrictions on the power-up or power-down conditions of $V_{CC}$ and the voltages applied to the potentiometer pins provided that $V_{CC}$ is always more positive than or equal to $V_H$ , $V_L$ , and $V_W$ , i.e., $V_{CC} \ge V_H$ , $V_L$ , $V_W$ . The $V_{CC}$ ramp rate specification is always in effect. #### **Wiper Counter Register (WCR)** The X9251 contains four Wiper Counter Registers, one for each potentiometer. The Wiper Counter Register can be envisioned as a 8-bit parallel and serial load counter with its outputs decoded to select one of 256 wiper positions along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the Write Wiper Counter Register instruction (serial load); it may be written indirectly by transferring the contents of one of four associated data registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the Increment/Decrement instruction (See Instruction section for more details). Finally, it is loaded with the contents of its Data Register zero (DR#0) upon power-up. (See Figure 1.) The wiper counter register is a volatile register; that is, its contents are lost when the X9251 is powered-down. Although the register is automatically loaded with the value in DR#0 upon power-up, this may be different from the value present at power-down. Power-up guidelines are recommended to ensure proper loadings of the DR#0 value into the WCR#. #### Data Registers (DR) Each of the four DCPs has four 8-bit non-volatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four Data Registers and the associated Wiper Counter Register. All operations changing data in one of the Data Registers is a non-volatile operation and takes a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as regular memory locations for system parameters or user preference data. Bits [7:0] are used to store one of the 256 wiper positions or data $(0\sim255)$ . #### Status Register (SR) This 1-bit Status Register is used to store the system status. WIP: Write In Progress status bit, read only. - When WIP=1, indicates that high-voltage write cycle is in progress. - When WIP=0, indicates that no high-voltage write cycle is in progress. intersil Table 1. Wiper counter Register, WCR (8-bit), WCR[7:0]: Used to store the current wiper position (Volatile). | WCR7 | WCR6 | WCR5 | WCR4 | WCR3 | WCR2 | WCR1 | WCR0 | |-------|------|------|------|------|------|------|-------| | (MSB) | | | | | | | (LSB) | Table 2. Data Register, DR (8-bit), DR[7:0]: Used to store wiper positions or data (Non-volatile). | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | (MSB) | | | | | | | (LSB) | #### **SERIAL INTERFACE** The X9251 supports the SPI interface hardware conventions. The device is accessed via the SI input with data clocked in, on the rising SCK. $\overline{CS}$ must be LOW and the $\overline{HOLD}$ and $\overline{WP}$ pins must be HIGH during the entire operation. The SO and SI pins can be connected together, since they have three state outputs. This can help to reduce system pin count. #### **IDENTIFICATION BYTE** The first byte sent to the X9251 from the host, following a $\overline{CS}$ going HIGH to LOW, is called the Identification Byte. The most significant four bits of the Identification Byte are a Device Type Identifier, ID[3:0]. For the X9251, this is fixed as 0101 (refer to Table 3). The least significant four bits of the Identification Byte are the Slave Address bits, AD[3:0]. For the X9251, A3 is 0, A2 is 0, A1 is the logic value at the input pin A1, and A0 is the logic value at the input pin A0. Only the device which Slave Address matches the incoming bits sent by the master executes the instruction. The A1 and A0 inputs can be actively driven by CMOS input signals or tied to V<sub>CC</sub> or V<sub>SS</sub>. #### **INSTRUCTION BYTE** The next byte sent to the X9251 contains the instruction and register pointer information. The four most significant bits are used provide the instruction opcode (I[3:0]). The RB and RA bits point to one of the four Data Registers of each associated XDCP. The least two significant bits point to one of four Wiper Counter Registers or DCPs. The format is shown below in Table 4. **Table 3. Identification Byte Format** #### **Table 4. Instruction Byte Format** intersil # **Data Register Selection** | Register | RB | RA | |----------|----|----| | DR#0 | 0 | 0 | | DR#1 | 0 | 1 | | DR#2 | 1 | 0 | | DR#3 | 1 | 1 | #: 0, 1, 2, or 3 **Table 5. Instruction Set** | | | | Ir | stru | ction | Set | | | | |--------------------------------------------------------|----|----|----|------|-------|-----|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------| | Instruction | 13 | 12 | 11 | 10 | RB | RA | P1 | P0 | Operation | | Read Wiper Counter<br>Register | 1 | 0 | 0 | 1 | 0 | 0 | 1/0 | 1/0 | Read the contents of the Wiper Counter<br>Register pointed to by P1 - P0 | | Write Wiper Counter<br>Register | 1 | 0 | 1 | 0 | 0 | 0 | 1/0 | 1/0 | Write new value to the Wiper Counter<br>Register pointed to by P1 - P0 | | Read Data Register | 1 | 0 | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Read the contents of the Data Register pointed to by P1 - P0 and RB - RA | | Write Data Register | 1 | 1 | 0 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Write new value to the Data Register pointed to by P1 - P0 and RB - RA | | XFR Data Register to<br>Wiper Counter Register | 1 | 1 | 0 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the Data Register pointed to by P1 - P0 and RB - RA to its associated Wiper Counter Register | | XFR Wiper Counter<br>Register to Data Register | 1 | 1 | 1 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the Wiper Counter<br>Register pointed to by P1 - P0 to the Data<br>Register pointed to by RB - RA | | Global XFR Data Registers to Wiper Counter Registers | 0 | 0 | 0 | 1 | 1/0 | 1/0 | 0 | 0 | Transfer the contents of the Data Registers pointed to by RB - RA of all four pots to their respective Wiper Counter Registers | | Global XFR Wiper Counter<br>Registers to Data Register | 1 | 0 | 0 | 0 | 1/0 | 1/0 | 0 | 0 | Transfer the contents of both Wiper Counter<br>Registers to their respective data Registers<br>pointed to by RB - RA of all four pots | | Increment/Decrement<br>Wiper Counter Register | 0 | 0 | 1 | 0 | 0 | 0 | 1/0 | 1/0 | Enable Increment/decrement of the Control Latch pointed to by P1 - P0 | Note: 1/0 = data is one or zero #### Instructions Four of the nine instructions are three bytes in length. These instructions are: - Read Wiper Counter Register read the current wiper position of the selected potentiometer, - Write Wiper Counter Register change current wiper position of the selected potentiometer, - Read Data Register read the contents of the selected Data Register, - Write Data Register write a new value to the selected Data Register, - Read Status this command returns the contents of the WIP bit which indicates if the internal write cycle is in progress. The basic sequence of the three byte instructions is illustrated in Figure 3. These three-byte instructions exchange data between the WCR and one of the Data Registers. A transfer from a Data Register to a WCR is essentially a write to a static RAM, with the static RAM controlling the wiper position. The response of the wiper to this action is delayed by t<sub>WRL</sub>. A transfer from the WCR (current wiper position), to a Data Register is a write to non-volatile memory and takes a minimum of t<sub>WR</sub> to complete. The transfer can occur between one of the four potentiometer's WCR, and one of its associated registers, DRs; or it may occur globally, where the transfer occurs between all potentiometers and one associated register. The Read Status Register instruction is the only unique format (See Figure 5). Four instructions require a two-byte sequence to complete. These instructions transfer data between the host and the X9251; either between the host and one of the data registers or directly between the host and the Wiper Counter Register. These instructions are: - XFR Data Register to Wiper Counter Register – This transfers the contents of one specified Data Register to the associated Wiper Counter Register. - XFR Wiper Counter Register to Data Register — This transfers the contents of the specified Wiper Counter Register to the specified associated Data Register. - Global XFR Data Register to Wiper Counter Register This transfers the contents of all specified Data Registers to the associated Wiper Counter Registers. - Global XFR Wiper Counter Register to Data Register – This transfers the contents of all Wiper Counter Registers to the specified associated Data Registers. #### INCREMENT/DECREMENT COMMAND The final command is Increment/Decrement (See Figures 6 and 7). The Increment/Decrement command is different from the other commands. Once the command is issued and the X9251 has responded with an Acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. For each SCK clock pulse (t<sub>HIGH</sub>) while SI is HIGH, the selected wiper moves one wiper position towards the R<sub>H</sub> terminal. Similarly, for each SCK clock pulse while SI is LOW, the selected wiper moves one wiper position towards the R<sub>L</sub> terminal. A detailed illustration of the sequence and timing for this operation are shown. See Instruction format for more details. Figure 2. Two-Byte Instruction Sequence Figure 3. Three-Byte Instruction Sequence SPI Interface; Write Case Figure 4. Three-Byte Instruction Sequence SPI Interface, Read Case Figure 5. Three-Byte Instruction Sequence (Read Status Register Figure 6. Increment/Decrement Instruction Sequence Figure 7. Increment/Decrement Timing Spec #### **INSTRUCTION FORMAT** ## Read Wiper Counter Register (WCR) | <del>cs</del> | | | e Ty<br>itifie | | A | | evice<br>ress | | | | uctio<br>code | | Α | | CR<br>esse | es | (8 | | Vipe<br>t by | | | | | )) | <del>CS</del> | |-----------------|---|---|----------------|---|---|---|---------------|----|---|---|---------------|---|---|---|------------|----|------------------|------------------|------------------|------------------|---------|------------------|------------------|---------|----------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | W<br>C<br>R<br>7 | W<br>C<br>R<br>6 | W<br>C<br>R<br>5 | W<br>C<br>R<br>4 | 8 C R з | W<br>C<br>R<br>2 | W<br>C<br>R<br>1 | W C R o | Rising<br>Edge | ## Write Wiper Counter Register (WCR) | <del>CS</del> | | | e Ty<br>tifie | • | Α | | evice<br>ress | | | ostru<br>Opc | | | Α | | CR<br>esse | es | | (Se | | | Byt<br>lost | | SI) | | <del>CS</del> | |-----------------|---|---|---------------|---|---|---|---------------|----|---|--------------|---|---|---|---|------------|----|------------------|------|------|------|-------------|------------------|---------|---------|----------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | W<br>C<br>R<br>7 | WCR6 | SCR5 | SCR4 | WCR3 | W<br>C<br>R<br>2 | W C R 1 | W C R o | Rising<br>Edge | ## Read Data Register (DR) | CS<br>Falling | | vice<br>den | • | • | Α | | vice<br>esse | | | | ictic<br>ode | | | | d WC<br>esses | | (5 | Sent | | ata<br>X9 | , | | SC | D) | CS<br>Rising | |---------------|---|-------------|---|---|---|---|--------------|----|---|---|--------------|---|----|----|---------------|----|--------|--------|--------|-----------|--------|--------|--------|--------|--------------| | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 0 | 1 | 1 | RB | RA | P1 | P0 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Edge | ## Write Data Register (DR) | <del>CS</del> | | evice<br>Iden | - | • | | | evice<br>ress | | | | uctio<br>code | | | | d WC<br>esse: | | ( | (Se | | | Byt<br>lost | | SI | ) | <del>cs</del> | TAGE | |-----------------|---|---------------|---|---|---|---|---------------|----|---|---|---------------|---|----|----|---------------|----|--------|--------|--------|--------|-------------|--------|--------|--------|----------------|-----------------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 1 | 0 | 0 | RB | RA | P1 | P0 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Rising<br>Edge | HIGH-VOL:<br>WRITE CY | ## Global Transfer Data Register (DR) to Wiper Counter Register (WCR) | CS<br>Falling | | | e Ty<br>tifie | • | P | | vice<br>esse | | | stru<br>Opc | | | A | DR<br>ddres | ses | ; | CS<br>Rising | |---------------|---|---|---------------|-----------------------|---|--|--------------|--|---|-------------|----|---|---|-------------|-----|---|--------------| | Edge | 0 | 1 | 0 | 0 1 0 0 A1 A0 0 0 0 1 | | | | | 1 | RB | RA | 0 | 0 | Edge | | | | Notes: (1) "A1 $\sim$ A0": stands for the device addresses sent by the master. - (2) WPx refers to wiper position data in the Counter Register - (2) "I": stands for the increment operation, SI held HIGH during active SCK phase (high). - (3) "D": stands for the decrement operation, SI held LOW during active SCK phase (high). ## Global Transfer Wiper Counter Register (WCR) to Data Register (DR) | CS | Device Type | Device | Instruction | DR | <del>CS</del> | LUCLLVOLTAGE | |---------|-------------|-----------|-------------|-----------|---------------|-----------------------------| | Falling | Identifier | Addresses | Opcode | Addresses | Rising | HIGH-VOLTAGE<br>WRITE CYCLE | | Edge | 0 1 0 1 | 0 0 A1 A0 | 1 0 0 0 | RB RA 0 0 | Edge | WINTE OTOLL | ## Transfer Wiper Counter Register (WCR) to Data Register (DR) | CS | | | е Ту | • | | De | vice | ; | In | stru | ıctio | on | DR | and | WC | R | <del>CS</del> | HIGH-VOLTAGE | |---------|---|-----|-------|---|---|-----|------|----|----|------|-------|--------------|----|------|------|---|---------------|--------------| | Falling | I | den | tifie | r | Α | ١dd | ress | es | ( | Opc | ode | <del>)</del> | Α | ddre | sses | 3 | Rising | WRITE CYCLE | | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 1 | 1 | 0 | RB | RA | 0 | 0 | Edge | | ## Transfer Data Register (DR) to Wiper Counter Register (WCR) | CS<br>Fallin | g | | | e Ty | • | ļ | | evice<br>ress | | | stru<br>Opc | | | _ | and<br>ddre | | | CS<br>Rising | |--------------|---|---|---|------|---|---|---|---------------|----|---|-------------|---|---|----|-------------|---|---|--------------| | Edge | ) | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 1 | 1 | 0 | 1 | RB | RA | 0 | 0 | Edge | ## **Increment/Decrement Wiper Counter Register (WCR)** | CS | CS Device Type | | | | | De | vice | ) | In | Instruction | | | | WCR | | | Increment/Decrement | | | | | | | | <del>CS</del> | |---------|----------------|-----|-------|---|---|-----|------|----|----|-------------|-----|---|---|------|------|----|---------------------|------|------|----|-----|------|-----|-----|---------------| | Falling | I | den | tifie | r | Α | ddr | ess | es | ( | Эрс | ode | ) | A | ddre | esse | es | | (Sen | t by | Ма | ste | r on | SI) | | Rising | | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 0 | 0 | 1 | 0 | Χ | Χ | 0 | 0 | I/D | I/D | | | | | I/D | I/D | Edge | #### Read Status Register (SR) | CS | De | Device Type | | | Device | | | Instruction | | | WCR | | | Data Byte | | | | | | CS | | | | | | |---------|----|-------------|-------|---|--------|-----|------|-------------|---|-----|-----|---|---|-----------|-----|----|---|-----|-------|------|------|------|-----|-----|--------| | Falling | I | den | tifie | r | F | Add | ress | es | ( | Эрс | ode | € | A | ddre | ess | es | | (Se | ent l | эу Х | (925 | 51 o | n S | O) | Rising | | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A1 | A0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WIP | Edge | Notes: (1) "A1 $\sim$ A0": stands for the device addresses sent by the master. - (2) WPx refers to wiper position data in the Counter Register - (2) "I": stands for the increment operation, SI held HIGH during active SCK phase (high). - (3) "D": stands for the decrement operation, SI held LOW during active SCK phase (high). #### **ABSOLUTE MAXIMUM RATINGS** | Temperature under bias65° | °C to +135°C | |----------------------------------------|--------------| | Storage temperature65° | °C to +150°C | | Voltage on SCK, any address input, VCC | | | with respect to V <sub>SS</sub> | 1V to +7V | | $\Delta V = (V_H - V_L) $ | 5.5V | | Lead temperature (soldering, 10s) | 300°C | | I <sub>W</sub> (10s) | ±6mA | #### COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS | Temp | Min. | Max. | |------------|-------|-------| | Commercial | 0°C | +70°C | | Industrial | -40°C | +85°C | | Device | Supply Voltage (V <sub>CC</sub> ) Limits <sup>(4)</sup> | |-----------|---------------------------------------------------------| | X9251 | 5V ± 10% | | X9251-2.7 | 2.7V to 5.5V | #### ANALOG CHARACTERISTICS (Over recommended industrial operating conditions unless otherwise stated.) | | Parameter | | Lim | nits | | | |------------------------------------------------|-----------------------------------------------------|----------|----------|-----------------|-------------------|-----------------------------------------------------| | Symbol | | Min. | Тур. | Max. | Units | Test Conditions | | R <sub>TOTAL</sub> | End to End Resistance | | 100 | | kΩ | T version | | R <sub>TOTAL</sub> | End to End Resistance | | 50 | | kΩ | U version | | | End to End Resistance Tolerance | | | ±20 | % | | | | Power Rating | | | 50 | mW | 25°C, each pot | | I <sub>W</sub> | Wiper Current | | | ±3 | mA | | | R <sub>W</sub> | Wiper Resistance | | | 300 | Ω | $I_{W} = \frac{V(V_{CC})}{R_{TOTAL}} @ V_{CC} = 3V$ | | | | | | 150 | | $I_W = \frac{V(V_{CC})}{R_{TOTAL}} @ V_{CC} = 5V$ | | V <sub>TERM</sub> | Voltage on any R <sub>H</sub> or R <sub>L</sub> Pin | $V_{SS}$ | | V <sub>CC</sub> | V | V <sub>SS</sub> = 0V | | | Noise | | -120 | | dBV/√Hz | Ref: 1V | | | Resolution | | 0.4 | | % | | | | Absolute Linearity (1) | -1 | | +1 | MI <sup>(3)</sup> | $R_{w(n)(actual)} - R_{w(n)(expected)}^{(5)}$ | | | Relative Linearity <sup>(2)</sup> | -0.6 | | +0.6 | MI <sup>(3)</sup> | $R_{W(n+1)} - [R_{W(n)+MI}]^{(5)}$ | | | Temperature Coefficient of R <sub>TOTAL</sub> | | ±300 | | ppm/°C | | | | Ratiometric Temp. Coefficient | -20 | | +20 | ppm/°C | | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitances | | 10/10/25 | | pF | See Macro model | Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. - (3) MI = RTOT / 255 or $(R_H R_L) / 255$ , single pot - (4) During power up $V_{CC} > V_H$ , $V_L$ , and $V_W$ . - (5) n = 0, 1, 2, ..., 255; m = 0, 1, 2, ..., 254. intersil <sup>(2)</sup> Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. ## D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.) | | | | Liı | mits | | | |------------------|-----------------------------------------------------|-----------------------|------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (active) | | | 400 | μА | $f_{SCK}$ = 2.5 MHz, SO = Open, $V_{CC}$ = 6V<br>Other Inputs = $V_{SS}$ | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (non-volatile write) | | 1 | 5 | mA | $f_{SCK}$ = 2.5MHz, SO = Open, $V_{CC}$ = 6V<br>Other Inputs = $V_{SS}$ | | I <sub>SB</sub> | V <sub>CC</sub> current (standby) | | | 3 | μА | $\frac{\text{SCK} = \text{SI} = \text{V}_{\text{SS}}, \text{ Addr.} = \text{V}_{\text{SS}},}{\text{CS} = \text{V}_{\text{CC}} = 6\text{V}}$ | | ILI | Input leakage current | | | 10 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>LO</sub> | Output leakage current | | | 10 | μΑ | $V_{OUT} = V_{SS}$ to $V_{CC}$ | | $V_{IH}$ | Input HIGH voltage | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 1 | V | | | $V_{IL}$ | Input LOW voltage | -1 | | V <sub>CC</sub> x 0.3 | V | | | V <sub>OL</sub> | Output LOW voltage | | | 0.4 | V | I <sub>OL</sub> = 3mA | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> - 0.8 | | | V | $I_{OH} = -1 \text{mA}, V_{CC} \ge +3 \text{V}$ | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -0.4$ mA, $V_{CC} \le +3$ V | # **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Units | |-------------------|---------|-----------------------------------| | Minimum endurance | 100,000 | Data changes per bit per register | | Data retention | 100 | years | #### **CAPACITANCE** | Symbol | Test | Max. | Units | Test Conditions | |---------------------------------|---------------------------------------------------|------|-------|-----------------------| | CIN/OUT <sup>(6</sup> | Input / Output capacitance (SI) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>OUT</sub> <sup>(6)</sup> | Output capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> <sup>(6)</sup> | Input capacitance (A0, A1, CS, WP, HOLD, and SCK) | 6 | pF | V <sub>IN</sub> = 0V | #### **POWER-UP TIMING** | Symbol | Parameter | Min. | Max. | Units | |-----------------------------------------------|-------------------------------------------|------|------|-------| | t <sub>r</sub> V <sub>CC</sub> <sup>(6)</sup> | V <sub>CC</sub> Power-up rate | 0.2 | 50 | V/ms | | t <sub>PUR</sub> (7) | Power-up to initiation of read operation | | 1 | ms | | t <sub>PUW</sub> (7) | Power-up to initiation of write operation | | 50 | ms | ## **A.C. TEST CONDITIONS** | Input Pulse Levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | | | |-------------------------------|------------------------------------------------|--|--| | Input rise and fall times | 10ns | | | | Input and output timing level | V <sub>CC</sub> x 0.5 | | | Notes: (6) This parameter is not 100% tested <sup>(7)</sup> tpUR and tpUW are the delays required from the time the (last) power supply (V<sub>CC</sub>-) is stable until the specific instruction can be issued. These parameters are periodically sampled and not 100% tested. # **EQUIVALENT A.C. LOAD CIRCUIT** ## **AC TIMING** | Symbol | Parameter | Min. | Max. | Units | |-------------------|----------------------------------------------------------------|------|------|-------| | f <sub>SCK</sub> | SPI clock frequency | | 2 | MHz | | tCYC | SPI clock cycle rime | 500 | | ns | | t <sub>WH</sub> | SPI clock high rime | 200 | | ns | | t <sub>WL</sub> | SPI clock low time | 200 | | ns | | tLEAD | Lead time | 250 | | ns | | t <sub>LAG</sub> | Lag time | 250 | | ns | | t <sub>SU</sub> | SI, SCK, HOLD and CS input setup time | 50 | | ns | | t <sub>H</sub> | SI, SCK, HOLD and CS input hold time | 50 | | ns | | t <sub>RI</sub> | SI, SCK, HOLD and CS input rise time | | 2 | μS | | t <sub>FI</sub> | SI, SCK, HOLD and CS input fall time | | 2 | μS | | t <sub>DIS</sub> | SO output disable time | 0 | 250 | ns | | t <sub>V</sub> | SO output valid time | | 200 | ns | | t <sub>HO</sub> | SO output hold time | 0 | | ns | | t <sub>RO</sub> | SO output rise time | | 100 | ns | | t <sub>FO</sub> | SO output fall time | | 100 | ns | | tHOLD | HOLD time | 400 | | ns | | <sup>t</sup> HSU | HOLD setup time | 100 | | ns | | t <sub>HH</sub> | HOLD hold time | 100 | | ns | | t <sub>HZ</sub> | HOLD low to output in high Z | | 100 | ns | | t <sub>LZ</sub> | HOLD high to output in low Z | | 100 | ns | | T <sub>I</sub> | Noise suppression time constant at SI, SCK, HOLD and CS inputs | | 10 | ns | | tcs | CS deselect time | 2 | | μS | | twpasu | WP, A0 setup time | 0 | | ns | | t <sub>WPAH</sub> | WP, A0 hold time | 0 | | ns | ## **HIGH-VOLTAGE WRITE CYCLE TIMING** | Symbol | Parameter | Тур. | Max. | Units | |-----------------|----------------------------------------------------|------|------|-------| | t <sub>WR</sub> | High-voltage write cycle time (store instructions) | 5 | 10 | ms | ## **XDCP TIMING** | Symbol | Parameter | Min. | Max. | Units | |------------------|----------------------------------------------------------------------|------|------|-------| | tWRPO | Wiper response time after the third (last) power supply is stable | 5 | 10 | μS | | t <sub>WRL</sub> | Wiper response time after instruction issued (all load instructions) | 5 | 10 | μS | ## **SYMBOL TABLE** | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be steady | | | May change<br>from Low to<br>High | Will change<br>from Low to<br>High | | | May change<br>from High to<br>Low | Will change<br>from High to<br>Low | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | ## **TIMING DIAGRAMS** # **Input Timing** # **Output Timing** # **Hold Timing** # **XDCP Timing (for All Load Instructions)** # Write Protect and Device Address Pins Timing #### **APPLICATIONS INFORMATION** ## **Basic Configurations of Electronic Potentiometers** Three terminal Potentiometer; Variable voltage divider Two terminal Variable Resistor; Variable current ## **Application Circuits** ## **Noninverting Amplifier** $V_0 = (1 + R_2/R_1)V_S$ ## **Voltage Regulator** $V_O(REG) = 1.25V(1+R_2/R_1)+I_{adj}R_2$ ## Offset Voltage Adjustment ## **Comparator with Hysterisis** $$\begin{split} &V_{UL} = \{R_1/(R_1 + R_2)\} \ V_O(max) \\ &RL_L = \{R_1/(R_1 + R_2)\} \ V_O(min) \end{split}$$ ## **Application Circuits (continued)** #### **Attenuator** # Filter # **Inverting Amplifier** ## **Equivalent L-R Circuit** $Z_{IN} = R_2 + s R_2 (R_1 + R_3) C_1 = R_2 + s Leq (R_1 + R_3) >> R_2$ ## **Function Generator** $\begin{array}{l} frequency \propto R_1,\,R_2,\,C \\ amplitude \propto R_A,\,R_B \end{array}$ #### **PACKAGING INFORMATION** ## 24-Lead Plastic, TSSOP, Package Code V24 NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) #### **PACKAGING INFORMATION** # 24-Lead Plastic, SOIC, Package Code S24 NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com