# AmPAL\*10H20EG8/AmPAL10020EG8 IMOX-III™ ECL Programmable Array Logic #### **PRELIMINARY** #### DISTINCTIVE CHARACTERISTICS - High-performance tpD = 6 ns, fMAX = 125 MHz - Eight user-programmable output logic macrocells for latched or combinatorial operation - A registered version of the device is available as AmPAL10H20EV8 or AmPAL10020EV8 (see AMD Publication No. 06176A) - · Up to twenty inputs and eight outputs - Individually user-programmable output polarity - Variable product-term distribution for increased design flexibility - Individual product term for output enable - Asynchronous-RESET and PRESET capability - Power-up RESET capability - PRELOAD for improved testability - Special designed-in test features for full AC and DC testing - Platinum-silicide fuses ensure high programming yield, fast programming and unsurpassed reliability - 10KH/100K ECL options - 50-ohm drive with wired-OR capability - 24-pin 300 mil DIPs and 28-pin chip carrier packages #### **GENERAL DESCRIPTION** The AmPAL10H20EG8/AmPAL10020EG8 is an advanced bipolar ECL Programmable Array Logic (PAL) device. It uses the familiar sum-of-products (AND-OR) single array logic structure, allowing users to program custom logic functions. Fabricated with AMD's new advanced bipolar IMOX-III SLOT-isolation process technology and combining the innovative architectural features of the AmPAL22V10, the AmPAL10H20EG8/AmPAL10020EG8 represents the most advanced ECL PAL device available on the market today. The AmPAL10H20EG8/AmPAL10020EG8 contains up to twenty inputs and eight outputs. It incorporates AMD's unique output logic macrocell (as in the AmPAL22V10), which allows the user to define and program the architecture of each output on an individual basis. Each output can be user-programmable for either latched or combinatorial operation. Each output also has user-programmable output-polarity control, further simplifying the design. The flexibility of the programmable output logic macrocells permits the system designer to tailor the device to paticular application requirements. Increased logic power has been built into the Am-PAL10H20EG8/AmPAL10020EG8 by providing a variable number of logical product terms per output. Four outputs have twelve logical product terms each, and the other four have eight logical product terms each. This variable allocation of logical product terms allows complex functions to be implemented in a single ECL PAL device. Each output also has a separate output-enable product term. System operation has been enhanced by the addition of asynchronous-PRESET and RESET product terms for the AmPAL10H20EG8/AmPAL10020EG8. These product terms are common to all latched outputs. The AmPAL10H20EG8/AmPAL10020EG8 incorporates power-up RESET on all latched outputs. It also has the unique capability to PRELOAD latches to any desired state during testing. PRELOAD permits full logical verification during testing. \*PAL is a registered trademark of and is used under license from Monolithic Memories, Inc. IMOX is a trademark of Advanced Micro Devices, Inc. Publication # Rev. Amendment 08545 A /0 Issue Date: October 1986 #### PIN DESCRIPTION I<sub>1</sub>-I<sub>11</sub> Dedicated Input Pins (11) I/O1-I/O8 Bidirectional Input/Output Pins (8) LE/I<sub>12</sub> Latch Enable or Input Pin NC No Connect V<sub>CC</sub> Circuit Ground V<sub>C01</sub>, V<sub>C02</sub> Circuit Ground Pine for Outputs (2) VEE Negative Supply Voltage #### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. Optional Processing \*Extended Commercial Range only. | Vaild Combinations | | | | | | | |--------------------|--------------|--|--|--|--|--| | AMPAL10H20EG8-6 | PC, DC, DCB, | | | | | | | AMPAL10020EG8-6 | JC, LC, LCB | | | | | | | AMPAL10H20EG8-8 | | | | | | | | AMPAL10020EG8-8 | DE, LE | | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### ORDERING INFORMATION (Cont'd.) #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish ## Valid Combinations AMPAL10H20EG8-8 /BLA, /B3C #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A tests consists of Subgroups: 1, 2, 3, 7, 8, 9, 10 & 11. #### **FUNCTIONAL DESCRIPTION** The AmPAL10H20EG8/AmPAL10020EG8 is an advanced bipolar ECL I/O PAL device. It contains a programmable fuse array organized in the familiar sum-of-products (AND-OR) structure. The block diagram in Figure 1 illustrates the basic architecture of the AmPAL10H20EG8/AmPAL10020EG8. There are up to twenty external inputs and eight outputs. The inputs are connected to a programmable-AND array. Initially, the AND gates are connected, via fuses, to both the true and complement of every input. By selective programming (blowing) of the fuses, the AND gates may be "connected" to only the true inputs, the complement inputs, or to neither type of input. When both the true and complement fuses are left intact, a logical-FALSE results at the output of the AND gate. An AND gate with all the fuses blown will assume the logical-TRUE state. The outputs of the AND gates are connected to fixed-OR gates. There are an average of ten product terms per OR gate (output), distributed in a variable fashion. Four outputs have eight product terms each while the other four have twelve product terms each. This variable distribution of product terms allows more complex logical functions to be implemented. Figure 1. Block Diagram #### **Output Logic Macrocells** A useful feature of the AmPAL10H20EG8/AmPAL10020EG8 is its versatile programmable output-logic-macrocell structure. It allows the user to program the outputs on an individual basis in a very flexible manner. The AmPAL10H20EG8/AmPAL10020EG8 output logic macrocell incorporates a transparent latch. As shown in the output logic macrocell diagram, each macrocell contains two programmable fuses — $S_0$ and $S_1$ , for programming the output functions. $S_1$ controls whether the output will be latched or combinatorial. $S_0$ controls the output polarity (active-HiGH or active-LOW). Depending on the states of these two fuses, an individual output operates in one of four modes: Latched/Active-LOW, Latched/Active-HiGH, Combinatorial/Active-LOW, and Combinatorial/Active-HiGH. Each output is also provided with a separate output enable product term. Figure 2. AmPAL10H20EG8/AmPAL10020EG8 Output Logic Macrocell S<sub>0</sub> = 0 S<sub>1</sub> = 1 Figure 3-1. Latched/Active-LOW Figure 3-3. Combinatorial/Active-LOW Figure 3-2. Latched/Active-HIGH Figure 3-4. Combinatorial/Active-HIGH | S <sub>1</sub> | S <sub>0</sub> | Output Configuration | |----------------|----------------|---------------------------| | 0 | 0 | Latched/Active-LOW | | 0 | 1 | Latched/Active-HIGH | | 1 | 0 | Combinatorial/Active-LOW | | 1 | 1 | Combinatorial/Active-HIGH | 0 = Unblown Fuse 1 = Blown Fuse #### Feedback Another feature of the AmPAL10H20EG8/AmPAL10020EG8 output macrocell structure is the flexibility of its feedback selection. The feedback can be from either the I/O line or the latched output. The feedback multiplexer is also controlled by the S<sub>1</sub> fuse. The feedback path changes with the output-mode selection. If the output is selected to be latched, the feedback is latched. If the output is combinatorial, the feedback is from the I/O line. This feature enables the designer to optimally use the device to meet precise application requirements. Additionally, it also allows him/her to perform control tasks, such as arbitration functions, easily. #### **Output Enable** Each of the eight output logic macrocells of the Am-PAL10H20EG8/AmPAL10020EG8 contains a dedicated product term for output-enable function. When this product term is asserted LOW, the output is forced into a LOW state where it remains until the output-enable product term goes HIGH. #### PRESET and RESET To improve in-system functionality, the AmPAL10H20EG8/ AmPAL10020EG8 has additional PRESET and RESET product terms. Common asynchronous-RESET and PRESET are provided for all the latches of the AmPAL10H20EG8/Am-PAL10020EG8. When the asynchronous PRESET product term is asserted HIGH the output latches are loaded with a HIGH and when the RESET product term is asserted HIGH the output latches are loaded with a LOW. For the RESET/PRESET to work the latches should be in latched and not transparent mode. These functions are particularly useful for system power-on and reset. #### **PRELOAD** To simplify testing, the AmPAL10H20EG8/AmPAL10020EG8 is designed with PRELOAD circuitry that provides an easy method for testing logical functionality. PRELOAD allows any arbitrary values to be loaded into the PAL device's output latches. A typical functional-test sequence would be to verify all possible outputs for the device being tested. To verify these transitions requires the ability to set the latches to an arbitrary "present state" value and to set the device inputs to any arbitrary "present input" value. Once this is done, the latch enable is driven transparent to allow logic to determine the "new state" of the outputs. These outputs can then be checked to validate the design. Without PRELOAD capability, it is difficult and in some cases impossible to load an arbitrary value into the latches. This can lead to logic-verification sequences which are either incomplete or excessively long. With PRELOAD capability, logic verification sequences can be greatly shortened, hence reducing the test time and the development costs, and guaranteeing proper in-system operation. #### **Fabrication** The AmPAL10H20EG8/AmPAL10020EG8 is manufactured using Advanced Micro Devices' new IMOX-III SLOT-isolation process. This advanced process offers increased density and reduced internal capacitance resulting in the fastest possible programmable logic devices. The AmPAL10H20EG8/AmPAL10020EG8 is fabricated with AMD's fast programming and highly reliable platinum-silicide fuse technology. Utilizing an easily implemented programming algorithm, these products can be rapidly programmed to any customized pattern. Platinum-silicide was selected as the fuse-link material to achieve a well controlled melt rate resulting in large non-conductive gaps which ensure very stable, long-term reliability. Extensive operating testing has proven that this low-field, large-gap technology offers the best reliability for fusible-link programmable logic. #### Testing The AmPAL10H20EG8/AmPAL10020EG8 contains many internal test features, including circuitry and extra fuses which allow AMD to test each part before shipping. This ensures extremely high post-programming functional yields. The test fuses are programmed to assure the ability of each part to perform correct programming. There are extra test words which are preprogrammed during manufacturing and tested to ensure correct logical operation and provide extra test paths to achieve excellent parametric correlation. Figure 4. Logic Diagram — JEDEC Fuse Numbering for AmPAL10H20EG8/10020EG8 Note: Pin out for DIP only. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C | ; | |----------------------------------|---| | Supply Voltage (VEE) | | | with Respect to Ground8 V to 0 V | , | | DC Input Voltage | | | with Respect to GroundVEE to 0 V | 1 | | Output Current | | | -Continuous35 mA | ı | | -Surge 100 mA | | Stresses above those listed under ARSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices — 100K Devices | |------------------------------------------------| | Temperature (TA) Operating Free Air 0 to +85°C | | Supply Voltage (VEE)5.7 to -4.2 V | | Commercial (C) Devices - 10KH Devices | Temperature (TA) Operating Free Air ...... 0 to +75°C Supply Voltage (VFF)..................5.46 to -4.94 V Extended Commercial (E) Devices Temperature (T<sub>A</sub>).....-55°C Min. Temperature (T<sub>C</sub>) Operating Case ......+ 125°C Max. Supply Voltage (VFF)......5.72 to -4.68 V Military\* (M) Devices Temperature (T<sub>A</sub>).....-55°C Min. Temperature (T<sub>C</sub>).....+ 125°C Max. Supply Voltage (VEE).....-5.72 to -4.68 V Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military product 100% tested at T<sub>C</sub> = +25°C, +125°C and -55°C. #### DC CHARACTERISTICS over operating range unless otherwise specified #### AmPAL10H20EG8 (Commercial) | Parameter<br>Symbols | Parameter<br>Description | Test Conditions | | | Min. | Max. | Units | |----------------------|--------------------------|--------------------------------------------------------------------|----------------|-------------------------|--------------|--------|-------| | | | | [ | T <sub>A</sub> = 0°C | ~1020 | -840 | | | VOH | Output HIGH Voltage | | 1 | T <sub>A</sub> = +25°C | - 980 | | m∨ | | | | V <sub>IN</sub> ≠ V <sub>IH</sub> (Max.) or V <sub>IL</sub> (Min.) | Loading is | TA = +75°C | | 7 | | | | | THE THE (MIEC.) STATE (MIEC.) | 50 Ω to -2.0 V | TA = 0° | | 0 | | | VOL | Output LOW Voltage | | | = +25 | | - P | m∨ | | | | | | 75 | <b>-19</b> x | -1000 | | | | | Guaranteed Input | | <b>D</b> | -1170 | -840 | | | V <sub>IH</sub> | Input HIGH Voltage | (Note 3) | | <u> </u> | -1130 | -810 | m∨ | | <del> </del> | | | | T <sub>A</sub> = + 75°C | -1070 | -735 | | | | | Gu inter Mart Distrol | | T <sub>A</sub> = 0°C | -1950 | ~1480 | | | V <sub>(L</sub> | Input LOW Voltage | (No. ) | | TA = +25°C | -1950 | -1480 | m۷ | | | | | | T <sub>A</sub> = + 75°C | -1980 | - 1450 | | | | | | | T <sub>A</sub> = 0°C | | 220 | | | list | Inpu IGL prient | V <sub>IH</sub> (Max.) | | TA = +25°C | | 220 | μΑ | | | | | <u></u> | TA = +75°C | L | 220 | | | | | | | T <sub>A</sub> = 0°C | 0.5 | | | | | nput LOW Current | VIN = VIL (Min.) | | TA = +25°C | 0.5 | | μА | | | | | | $T_A = +75^{\circ}C$ | 0.3 | | | | | | | | TA = 0°C | -230 | | | | lee | Power Supply Current | Ail Inputs and Outputs Open | | $T_A = +25^{\circ}C$ | -230 | | mA | | | • | | | $T_A = +75^{\circ}C$ | -230 | | | Table continues on following page. Notes: See notes following Military DC characteristics table. #### AmPAL10H20EGi (Military); included in Group A, Subgroup 1, 2, 3 tests unless otherwise noted. **Parameter** Parameter **Symbols** Description **Test Conditions** Min. Max. Units TA = 0°C TBD TBD ۷он Output HiGH Voltage TA = +25°C TBD TBD TA = +75°C TBD TBD Loading is VIN = VIH (Max.) or VIL (Min.) TA = 0°C TBD 50 Ω to -2.0 V VOL Output LOW Voltage TA = +25°C TA = +75°C TA = 0°C Guaranteed Input HIGH Voltage ۷ін Input HIGH Voltage mΫ (Note 3) TBD TBD Guaranteed input LOW Voltage ٧IL Input LOW Voltage TBD m۷ (Note 3) TBD TBD TBD TBD ÌН Input HIGH Current VIN = VIH (Max.) 25°C TBD TBD TA = +75°C TBD TBD TA = 0°C TBD TBD Input LOW Current TA = +25°C TBD TBD μΑ ηL TA = + 75°C TBD TBD TA = 0°C TBD TBD IFF Power Supply Cut All Inputs Open TA = + 25°C TBD TBD TA = +75°C TBD TBD #### AmPAL10020E | Parameter<br>Sy | ram<br>ipis | Test Condition | 18 | Min. | Max. | Units | |-----------------|----------------------|--------------------------------------------------------------------|----------------|--------|--------|-------| | ØH. | put Volta HIGH | | | - 1025 | -880 | m∨ | | | C Voltage LOW | V <sub>IN</sub> = V <sub>IH</sub> (Max.) or V <sub>IL</sub> (Min.) | Loading is | -1810 | - 1620 | m∨ | | | Output Voltage HIGH | | 50 Ω to -2.0 V | - 1035 | | mV | | Va | Output Voltage LOW | V <sub>IN</sub> = V <sub>IH</sub> (Min.) or V <sub>IL</sub> (Max.) | | | -1610 | mV | | ViH | Input Voltage HIGH | Guaranteed input Voltage HIGH (Note | 3) | -1165 | -880 | mV | | VIL | input Voltage LOW | Guaranteed Input Voltage LOW (Note 3) | | | -1475 | mV | | Чн | Input Current HIGH | V <sub>IN</sub> = V <sub>IH</sub> (Max.) | | | 220 | μА | | iηL | Input Current LOW | V <sub>IN</sub> = V <sub>IL</sub> (Min.) | | 0.5 | | μΑ | | IEE | Power Supply Current | All Inputs and Outputs Open | | -230 | | mA | Notes: 1. Guaranteed with transverse air flow exceeding 400 linear F.P.M. 2. The relative values of the specified conditions and limits will be referenced to an algebraic scale. The extremities of the scale are: "Max." the value closest to positive infinity. "Min." the value closest to negative infinity. 3. These are absolute voltages with respect to the device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment and fixturing. # **SWITCHING CHARACTERISTICS** over operating range unless otherwise specified; included in Group A, Subgroup 9, 10, 11 tests unless otherwise noted | | | | | C Devices | | E/M Devices | | | | | | | |-----|-----------------|----------------------------------------------------------|-----------------|-----------|------------|-------------|------|------|-----|---|------|-------| | | Parameter | | ļ | - | 6 | TI | 3D | | 8 | Ţ | BD | | | No. | Symbol | Parameter Description | Test Conditions | Min. | Max. | Min. | Max. | Min. | 4 | M | Max. | Unite | | 1 | tpD | Input or Feedback to Output | | | 6 | | - | | 8 | | | ns | | 2 | t <sub>EA</sub> | Input to Output Enable | | | 6 | | | | 4 | | | ns | | 3 | ten | Input to Output Disable | | | <b>S</b> P | | | | T | | | ns | | 4 | tLEO | LE to Output | . 41 | | N. | | | | 4.5 | | | ns | | 5 | ts | Input or Feedback Setup<br>Time | | 3 | | | | 5.5 | | | | ns | | 6 | tн | Hold Time | | | | | | 0 | | | | ns | | 7 | tw | LE Width | MA D. | 3 | | | | 5 | | | | ns | | 8 | taw | Asynd nous<br>Ei F W | | 6 | | | | 8 | | | | ns | | 1 | | As other us<br>Reco y time | | 6 | | | | 8 | | | | ns | | 10 | tap | Asynchronous RESET/PRESET to Latched Output RESET/PRESET | | | 6 | | | | 8 | | | ns | #### SWITCHING TEST CIRCUIT \*C<sub>L</sub> = 5 pf for 10KH #### SWITCHING TEST WAVEFORM CL = 3 pf for 100KH #### INPUT PULSE $t_R = t_F = 2.2$ ns Max. for 10KH $t_R = t_F = 1.0$ ns Max. for 100K #### KEY TO SWITCHING WAVEFORMS ### SWITCHING WAVEFORMS #### PRELOAD OF LATCHED OUTPUTS The AmPAL10H20EG8/AmPAL10020EG8 latched outputs are provided with circuitry to allow loading each latch to either a HIGH or LOW state. This simplifies testing as any state can be loaded into the latches to control outputs. The pin levels and the timing necessary to perform the PRELOAD function are detailed below. PRELOAD is accessed by applying Vpp on pin 23. The data to be preloaded is set on the output pins. Bringing pin 23 back to a logic-LOW level latches the data into the output latches. | Parameter<br>Symbol | Parameter<br>Description | Min. | Тур. | Max. | Units | |---------------------|-----------------------------------------------|-------|--------|--------|-------| | VIH | Input HIGH Level During<br>PRELOAD and Verify | -1.1 | -0.9 | -0.7 | ٧ | | V <sub>IL</sub> | Input LOW Level During<br>PRELOAD and Verify | -1.85 | - 1.65 | - 1.45 | ٧ | | Vpp | PRELOAD Enable Voltage<br>Applied to Pin 23 | 1.8 | 2.0 | 2.2 | ٧ | #### **PRELOAD Timing Waveform** #### **POWER-UP RESET** The latches in the AmPAL10H20EG8/AmPAL10020EG8 have been designed with the capability to RESET during system power-up. Following power-up, all latches will be LOW. The output state will depend upon the state of the output buffer and the polarity fuse. This feature provides extra flexibility to the designer. A timing diagram and a parameter table are shown below. Due to the asynchronous operation of the power-up RESET and the wide range of ways V<sub>CC</sub> can rise to steady state, two conditions are required to insure a valid power-up RESET. These conditions are: - 1. The V<sub>CC</sub> rise must be monotonic. - Following RESET, the Latch Enable must not be driven transparent until all applicable input and feedback setup times are met. | Parameter<br>Symbol | Parameter<br>Description | Min. | Тур. | Max. | Units | | | |---------------------|---------------------------------|------|-------------------------------|------|-------|--|--| | tpp | Power-Up<br>RESET Time | | 600 | 1000 | กร | | | | ts | Input or Feedback<br>Setup Time | See | See Switching Characteristics | | | | | | tw | LE Width | | | | | | | #### PROGRAMMING AND VERIFICATION The AmPAL10H20EG8/AmPAL10020EG8 is programmed and verified using AMD's ECL programmable-logic-programming algorithm. The fuse to be programmed is selected by its input line number (array row), its product-term number (array column), and by the output associated with it (one at a time). The levels for addressing the rows and columns are all in ECL (10KH) levels. The fuse is then programmed and verified by applying a simple sequence of voltages as shown in the programming waveform diagram. The values of the programming voltages are shown in the table of programming parameters. Input line numbers (0 to 39) are addressed using a full decode scheme via ECL levels on pins 9 – 11 and 13 – 15 where pin 15 is the LSB and pin 9 is the MSB. Input line addressing is shown in Table 1. Note that one input line is given to select all the architectural fuses. Product terms are addressed using a full decode scheme via ECL levels on pins 1, 2, 22 and 23 where pin 23 is the LSB and pin 1 is the MSB. Product terms (column number) addressing is shown in Table 2. The sequence of signals and events associated with them during programming and verification modes is shown in the Programming Waveforms. The row and column addresses are set up on the corresponding input pins. Then $V_{\rm CO1}$ (pin 6) is brought to a programming voltage of $V_{\rm CO2}$ . The normal I/O pins are now disabled and the address decode is enabled. The device is now in a verification mode. $V_{\rm CO2}$ (pin 19) is now brought to the $V_{\rm CO2}$ programming voltage. The programming mode is enabled. A high voltage of $V_{\rm OP}$ (Fuse-Enable Voltage) on the output pin corresponding to the fuse to be blown activates the programming voltage, and the fusing is started. After a certain programming time, the fuse is blown and the programming voltage is removed from V<sub>CO2</sub>. The device is back in the verification mode. Latch Enable is HIGH during programming, It is then brought LOW to enable the latches and verify for V<sub>Blown</sub> level (V<sub>IHP</sub> or V<sub>ILP</sub>). After verification is done, the programming voltage is removed from V<sub>CO1</sub> and the part is back in normal mode. #### Security Programming A security fuse is provided on each AmPAL10H20EG8/AmPAL10020EG8 to protect any user proprietary logic design. It is addressed and programmed like any other fuse in the array. Once blown, the circuitry enabling any fuse verification and latch PRELOAD is permanently disabled. The security fuse is verified by verifying the whole fuse array as if every fuse was blown. #### **Programming Yield** AMD PAL devices have been designed to ensure extremely high programming yields. To help ensure that a part was correctly programmed, once the programming is completed the entire fuse array should be re-verified at both LOW and HIGH V<sub>CC</sub>. Re-verification can be accomplished by reading all eight outputs in parallel rather than one at a time. This verification cycle checks that the array fuses have been blown and can be sensed by the outputs under varying conditions. AMD PAL devices contain many internal features, including circuitry and extra fuses to test the ability of each part to perform programming before shipping, and to assure a correct logical operation for a correctly programmed part. Programming-yield losses are most likely due to poor programming socket contact, programming equipment out of calibration, or improper usage of said equipment. #### PROGRAMMING PARAMETERS (TA = 25°C) | Parameter Symbol | Parameter Description | Min. | Тур. | Max. | Units | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------| | VIHP | Input HIGH Level During Programming & Verify | -1.1 | -0.9 | -0.7 | ٧ | | VILP | Input LOW Level During Programming & Verify | -1.85 | -1.65 | -1.45 | ٧ | | V <sub>OP</sub> | Fuse Enable Voltage Applied to Output Being<br>Programmed @ 1 - 25 mA (Additional 80 mA<br>if Output Terminated to 50-ohm Load) | 1.8 | 2.0 | 2.2 | ٧ | | VCOP | Programming Voltage Applied to V <sub>C01</sub> , V <sub>C02</sub><br>@ 15 - 200 mA | 14.0 | 15.0 | 16.0 | V | | V <sub>CO1</sub> & V <sub>CO2</sub> | Power Supply for the Output Stage Sourcing | -0.1 | 0 | 0.1 | ٧ | | VCCP | $V_{CC}$ During Programming & Verify $I_{CC} = 50 - 250$ mA Sourcing $I_{CC} = 50 - 150$ mA Sinking | -0.3 | 0 | 0.3 | ٧ | | VEEP | VEE During Programming & Verify | -5.4 | -5.2 | -5.0 | ٧ | | VONP | Termination Voltage for Output-Load Resistor | -2.1 | -2.0 | -1.9 | ٧ | | R | Output-Load Resistor | 47.5 | 50.0 | 52.5 | Ω | | | Fusing Time First Attempt | 40 | 50 | 100 | μs | | tp | Fusing Time Second Attempt | 4 | 5 | 10 | ms | | t <sub>D</sub> | Delays Between Various Level Changes | 100 | 200 | 1000 | ns | | ty | PRELOAD During Which Output is Sensed for<br>VBLOWN (VIHP or VILP) Level | : | | 500 | ns | TABLE 1. INPUT ADDRESSING | | | | Address 1 | Pin State: | <b>B</b> | | |-------------------|---|----|-----------|------------|----------|----| | Input Line Number | 9 | 10 | 11 | 13 | 14 | 15 | | 0 | L | L | L | L | L | L | | 1 | L | L | L | L | Ĺ | Н | | 2 | L | L | L | L | н | L | | 3 | L | L | L | L | Н | н | | 4 | L | L | L | н | L | L | | 5 | L | L | L | н | L | Н | | 6 | L | L | L | Н | Н | L | | 7 | L | L | L | н | Н | Н | | 8 | L | L | Н | L | L | Ļ | | 9 | L | L | Н | L | L | н | | 10 | L | L | Н | L | н | L | | 11 | L | Ļ | Н | L | н | Н | | 12 | L | L. | Н | Н | L | L | | 13 | L | L | Н | н | L | Н | | 14 | L | L | Н | н | н | L | | 15 | L | Ł | Н | н | н | Н | | 16 | L | Н | L | L | L | L | | 17 | L | Н | L | L | L | Н | | 18 | L | н | L | L | н | L | | 19 | L | н | L | L | Н | н | | 20 | н | L | L | L | Ł | L | | 21 | н | L | L | L | Ł | н | | 22 | Н | L | L | L | Н | Ļ | | 23 | Н | L | L | L | н | Н | | 24 | н | L | L | Н | L | L | | 25 | Н | L | L | н | L. | н | | 26 | Н | L | L | н | н | L | | 27 | Н | L | L | н | н | Н | | 28 | Н | L | н | L | L | L | | 29 | Н | L | Н | L | L | н | | 30 | н | L | н | L | Н | L | | 31 | н | L | Н | L | н | Н | | 32 | н | L | Н | н | L | L | | 33 | Н | L | н | н | L | Н | | 34 | н | L | Н | н | н | L | | 35 | Н | L | Н | н | Н | н | | 36 | Н | Н | L | L | L | L | | 37 | н | н | L | L | L | н | | 38 | Н | Н | L | L | н | L | | 39 | н | Н | L | L | н | н | | | | | RESE | RVED | | | | 63* | Н | Н | Н | Н | н | н | <sup>\*</sup>Architecture Row TABLE 2. COLUMN NUMBER ADDRESSING | Address | · | Output Pins | | | | | | | | |-----------|-----------|-------------|-----------|-----------|------------|------------|------------|------------|--| | 1 2 22 23 | 4<br>OUT1 | 5<br>OUT2 | 7<br>OUT3 | 8<br>OUT4 | 17<br>OUT5 | 18<br>OUT6 | 20<br>OUT7 | 21<br>OUT8 | | | LLLL | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | LLLH | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | LLHL | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | LLHH | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | LHLL | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | | LHLH | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | | | L H H L | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | | | L H H H | 7 | 7 | 7 | 7 | 7 | 7 | 7 | 7 | | | HLLL | - | 8 | 8 | - | | 8 | 8 | - | | | HLLH | - | 9 | 9 | - | _ | 9 | 9 | - | | | HLHL | - | 10 | 10 | - | - | 10 | 10 | - | | | HLHH | - | 11 | 11 | - | - | 11 | 11 | | | | HHLL | OE | OE | OE | OE | OE | OE | ΟE | OE | | | HHLH | OP | | ннн с | R/C | | нннн | SF | AR | ~ | - | - | - | AP | | | AR = Async. RESET AP = Async. PRESET OE = Output Enable R/C = Reg/Comb Fuse OP = Output Polarity Fuse SF = Security Fuse - 1. Row and Column addresses applied. - 2. Normal I/O pins disabled. - 3. Programming Voltage applied address decode enable. - 4. Output associated with fuse to be blown selected. Fusing time started. - 5. Fusing time ended. - 6. Programming Voltage removed. Device in Verification Mode. - 7. LE Pulse. - 8. Verify for VBLOWN level. - 9. End of Programming and Verification Cycle. #### Ampal10H20EG8/Ampal10020EG8 PROGRAMMING SUPPORT INFORMATION | Hardware Vendor | Programmer Model(s) | Personality Module | Socket Adaptor | |--------------------------------------------------------------------------------------------------------|---------------------|--------------------|----------------| | Data I/O<br>10525 Willow Road N.E.<br>Redmond, WA 98052<br>(206) 881-6444 | System 29 | Under Development | Not Required | | | UNISITE 40 | Not Required | Not Required | | Stag Microsystems<br>528-5 Weddell Drive<br>Sunnyvale, CA 94089<br>(408) 745-1991 or<br>(800) 227-8836 | Model PPZ | Under Development | Not Required | | | Model ZL30A | Under Development | Not Required | The machines noted above have been qualified by AMD to ensure high programming yields. Check with the factory to determine current status of equipment noted as "Under Development," or for other available models. #### Design-Aid Software for AmPAL10H20EG8/AmPAL10020EG8 | Software Vendor | Software Package | Comments | |-------------------------------------------------------------------------------------------|------------------|-------------------------------------| | P-CAD Systems, Inc.<br>1290 Parkmoor Ave.<br>San Jose, CA 95126<br>(408) 971-1300 | CUPL | | | Advanced Micro Devices, Inc.<br>901 Thompson Pl.<br>Sunnyvale, CA 94088<br>(408) 732-2400 | AmCUPL | Supported by P-CAD<br>Systems, Inc. | | Data I/O<br>10525 Willow Road N.E.<br>Redmond, WA 98052<br>(206) 881-6444 | ABEL | |