| REVISIONS                                                                             |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|---------------------------------------------------------------------------------------|-------|----------|---------------------------------------|--------|---------|--------|---------|--------|------|------------------------------------------------------|--------------|-------|----------|-------|-------|-------|-----------------|-------|------|----|
| LTR                                                                                   |       |          |                                       |        | DI      | ESCRI  | PTIO    | N      |      |                                                      |              |       | Di       | ATE ( | YR-MO | -DA)  |                 | APPRO | OVED |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      | ľ  |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| REV                                                                                   |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| SHEET                                                                                 |       |          |                                       |        |         |        |         |        |      |                                                      |              |       | -        |       |       |       |                 |       |      |    |
| REV                                                                                   |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| SHEET                                                                                 |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| REV                                                                                   |       |          |                                       |        |         |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| SHEET                                                                                 | 15    | 16       | 17                                    | 18     | 19      | 20     | 21      | 22     | 23   | 24                                                   | 25           | 26    |          |       |       |       |                 |       |      |    |
| REV STAT                                                                              | us    |          |                                       | RE     | V       |        |         |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
| OF SHEET                                                                              | s<br> |          |                                       | SH     | EET     |        | 1       | 2      | 3    | 4                                                    | 5            | 6     | 7        | 8     | 9     | 10    | 11              | 12    | 13   | 14 |
| PMIC N/A                                                                              |       |          |                                       | PREP   | ARED E  | Y The  | omas M. | . Hess |      |                                                      | e er er ni e | ום סי | ECTE     | ONTO  | e e11 | י זמס | CENT            | משי   |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |              |       |          |       |       |       |                 |       |      |    |
| STANDARDIZED  MILITARY  DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS |       | 1        | CHEC                                  | KED BY | Thor    | nas M. | Hess    |        |      |                                                      |              |       |          |       |       |       |                 |       |      |    |
|                                                                                       |       | <u> </u> |                                       |        |         |        |         | MIG    | CROC | IRC                                                  | UIT.         | DI    | GITA     | L,    | CMOS  | s, 8  | <del>-</del> 16 |       |      |    |
|                                                                                       |       | APPR     | OVED E                                | BY Mor | nica L  | . Poel | king    | BI     | r PA | RAL                                                  | LEL          | INT   | ERF#     | CE/   |       |       |                 |       |      |    |
|                                                                                       |       |          | · · · · · · · · · · · · · · · · · · · | -      |         |        |         | MOI    | 10LI | THI                                                  | c si         | LIC   | ON       |       |       |       |                 |       |      |    |
| AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE                                          |       |          | ING AF                                |        | L DATE  |        |         |        |      | 1                                                    |              |       | <u> </u> |       |       |       |                 |       |      |    |
| AMSC N/A                                                                              |       |          |                                       | BEUT   | etos: 1 | .EVEL  |         |        |      | SIZ                                                  |              | I     | E CO     |       |       | 59    | 962-            | 931   | 70   |    |
| ANGU N/A                                                                              | •     |          |                                       | KEAI   | 210N    | .cvcL  | •       |        |      |                                                      |              | 1     |          |       |       |       |                 |       |      |    |
|                                                                                       |       |          |                                       |        |         |        |         |        |      | SH                                                   | EET          |       | 1        |       | OF    | 2     | :6              |       |      |    |
| DESC FORM 193                                                                         |       |          |                                       |        |         |        |         |        |      | <u>.l</u>                                            |              |       |          |       |       |       |                 |       |      |    |

DESC FORM 193

JUL 91

DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited.

5962-E356-93

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN shall be as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>           |
|-------------|----------------|-----------------------------------|
| 01          | 68230-8        | 8-16 Bit Parallel Interface/Timer |
| 02          | 68230-10       | 8-16 Bit Parallel Interface/Timer |

1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows:

| Device class | <u>Device requirements documentation</u>                                                                                |
|--------------|-------------------------------------------------------------------------------------------------------------------------|
| м            | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 |
| B or S       | Certification and qualification to MIL-M-38510                                                                          |
| Q or V       | Certification and qualification to MIL-I-38535                                                                          |

1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| x              | GDIP1-T48 or           | 48               | Dual in line                 |
| Y              | CDIP2-T48<br>CQCC1-N52 | 52               | Square Leadless chip carrier |

1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 2    |

|     | STANDARDIZED  MILITARY DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444                      | SIZE<br>A |                                                       | 5962-93170         |
|-----|------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------|--------------------|
|     |                                                                                                            |           |                                                       |                    |
|     | 1/ Stresses above the absolute maximum rating may<br>the maximum levels may degrade performance and        |           |                                                       | ended operation at |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     |                                                                                                            |           |                                                       |                    |
|     | case operating temperature range (15)                                                                      |           | . 6 16 1125 6                                         |                    |
|     | All inputs                                                                                                 | 2.4       | -0.3 V dc to 0.8 V dc<br>V dc<br>V dc<br>°C to +125°C |                    |
|     | Supply voltage range ( $V_{CC}$ )                                                                          |           | 75 V de minimum to 5.25 V de<br>V de to 5.25 V de     | maximum            |
| 1.4 | Recommended operating conditions.                                                                          |           |                                                       |                    |
|     | Maximum power dissipation ( $P_D$ ) Lead temperature (soldering, 5 seconds) Junction temperature ( $T_J$ ) | +27       | W<br>  O°C<br>  O°C<br>  MIL-STD-1835                 |                    |
|     | Supply voltage range with respect to GND ( $V_{CC}$ ) Storage temperature range                            | 55        | 3 V dc to +7.0 V dc<br>°C to +150°C                   |                    |
|     |                                                                                                            | _         |                                                       |                    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specifications, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

## SPECIFICATIONS

## MILITARY

MIL-M-38510 - Microcircuits, General Specification for.

MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for.

### **STANDARDS**

## MILITARY

MIL-STD-480 - Configuration Control-Engineering Changes, Deviations and Waivers.

MIL-STD-883 - Test Methods and Procedures for Microelectronics.

MIL-STD-1835 - Microcircuit Case Outlines.

### BULLETIN

## MILITARY

MIL-BUL-103 - List of Standardized Military Drawings (SMD's).

### HANDBOOK

### MILITARY

MIL-HDBK-780 - Standardized Military Drawings.

(Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

# 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. For device classes B and S, a full electrical characterization table for each device type shall be included in this SMD. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Functional block diagram. The functional block diagram shall be as specified on figure 2.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET      |

DESC FORM 193A

JUL 91

- 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535.
- 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480.
- 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device classes M, B, and S</u>. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 105 (see MIL-M-38510, appendix E).
- 3.11 <u>Serialization for device class S</u>. All device class S devices shall be serialized in accordance with MIL-M-38510.
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan.

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-93170 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET 5    |

| Test                                                                               | Symbol             | Conditions                                                                 | Group A   | Device | Lim  | its                     | Unit  |
|------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------|-----------|--------|------|-------------------------|-------|
|                                                                                    |                    | -55°C ≤ T <sub>C</sub> ≤ 125°C<br>unless otherwise<br>specified <u>1</u> / | subgroups | type   | Min  | Max                     |       |
| Static characteristics                                                             |                    |                                                                            |           |        |      |                         |       |
| High level input voltage<br>(all inputs)                                           | v <sub>IH</sub>    |                                                                            | 1,2,3     | 01, 02 | 2.0  | V <sub>CC</sub><br>+0.3 | v<br> |
| Low level input voltage<br>(all inputs)                                            | VIL                |                                                                            | 1,2,3     | 01, 02 | -0.3 | 0.8                     | V     |
| Low level output<br>PC3/TOUT, PC5/PIRQ                                             | V <sub>OL</sub>    | I <sub>OL</sub> = 8.8 mA<br>V <sub>CC</sub> = 4.75 V                       | 1,2,3     | 01, 02 |      | 0.5                     | ٧     |
| Low level output voltage DO/D7, DTACK                                              | V <sub>OL</sub>    | I <sub>OL</sub> = 5.3 mA<br>V <sub>CC</sub> = 4.75 V                       | 1,2,3     | 01, 02 |      | 0.5                     | ٧     |
| Low level output voltage<br>PAO-PA7, PBO-PB7, H2,<br>H4, PCO-PC2, PC4, PC6,<br>PC7 | V <sub>OL</sub>    | I <sub>OL</sub> = 2.4 mA<br>V <sub>CC</sub> = 4.75 V                       | 1,2,3     | 01, 02 |      | 0.5                     | V     |
| High level output<br>DO-D7, DTACK                                                  | V <sub>OH</sub>    | I <sub>OH</sub> = -400 μA<br>V <sub>CC</sub> = 4.75 V                      | 1,2,3     | 01, 02 | 2.4  |                         | V     |
| High level output<br>voltage H2, H4,<br>PB0-PB7, PA0-PA7                           | V <sub>OH</sub>    | I <sub>OH</sub> = -150 μA<br>V <sub>CC</sub> = 4.75 V                      | 1,2,3     | 01, 02 | 2.4  |                         | v     |
| High level output<br>voltage PCO-PC7                                               | V <sub>OH</sub>    | I <sub>OH</sub> = -100 μA<br>V <sub>CC</sub> = 4.75 V                      | 1,2,3     | 01, 02 | 2.4  |                         | ٧     |
| Supply current                                                                     | 1 CC               | V <sub>CC</sub> = 5.25 V                                                   | 1,2,3     | 01, 02 |      | 133                     | mA    |
| High level <u>inpu</u> t current<br>H1, H3, RESET,<br>CLK, RS1-RS5, CS             | IIH                | V <sub>IN</sub> = 5.25 V                                                   | 1,2,3     | 01, 02 |      | 10                      | μΑ    |
| Low level <u>input</u> current<br>H1, H3, RESET<br>CLK, RS1-RS5, CS                | IIL                | V <sub>IN</sub> = 0 V                                                      | 1,2,3     | 01, 02 | -10  |                         | μA    |
| Power off leakage                                                                  | ILO                |                                                                            | 1,2,3     | 01, 02 | -10  | +10                     | μΑ    |
| Tristate input high<br>leakage DTACK,<br>PCO-PC7, DO-D7                            | I <sub>OZH1</sub>  | V = 2.4 V<br>V <sub>CC</sub> = 5.25 V                                      | 1,2,3     | 01, 02 | -20  | +20                     | μΑ    |
| Tristate input high<br>leakage H2, H4,<br>PAO-PA7, PBO-PB7                         | <sup>I</sup> OZH2  | V = 2.4 V<br>V <sub>CC</sub> = 5.25 V                                      | 1,2,3     | 01, 02 | -0.1 | +0.1                    | mA    |
| Tristate input low<br>leakage DTACK,<br>PCO-PC7, DO-D7                             | l <sub>OZL</sub> 1 | V = 0.4 V<br>V <sub>CC</sub> = 5.25 V                                      | 1,2,3     | 01, 02 | -20  | +20                     | μА    |
| Tristate input low<br>leakage H2, H4,<br>PAO-PA7, PBO-PB7                          | I <sub>OZL2</sub>  | V = 0.4 V<br>V <sub>CC</sub> = 5.25 V                                      | 1,2,3     | 01, 02 | -0.1 | +0.1                    | mA    |

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 6    |

| Test                                                    | Symbol            | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ 125°C     | Group A<br>subgroups | Device<br>type | Lin     | ni ts | Unit |
|---------------------------------------------------------|-------------------|--------------------------------------------------|----------------------|----------------|---------|-------|------|
| · · · · · · · · · · · · · · · · · · ·                   |                   | unless otherwise<br>specified <u>1</u> /         |                      |                | Min Max |       |      |
| Static characteristics (cor                             | tinued)           |                                                  | Υ                    |                |         |       |      |
| Input capacitance<br>(all inputs)                       | CIN               | Reverse voltage = 0 V<br>f = 1.0 MHz, See 4.4.1c | 4                    | 01, 02         |         | 25    | pF   |
| Functional testing                                      |                   | See 4.4.1b                                       | 7,8                  | 01, 02         |         |       |      |
| Dynamic (switching) charact<br>Read write cycle timings | eristics          |                                                  |                      |                |         |       |      |
| R/ <u>W,</u> RS1-RS5 valid to                           | t <sub>su</sub>   | F = 8 MHz                                        |                      | 01             | 0       |       | ns   |
| CS low                                                  | (TRVSL)           | F = 10 MHz                                       | 9,10,11              | 02             | 0       |       |      |
| CS low to R/W and RS1-                                  | th                | F = 8 MHz                                        |                      | 01             | 100     |       | ns   |
| RS5 invalid <u>2</u> /                                  | (TSRI)            | F = 10 MHz                                       | 9,10,11              | 02             | 65      |       |      |
| CS low to CLK low 3/                                    | t <sub>su</sub>   | F = 8 MHz                                        |                      | 01             | 30      |       | ns   |
| _                                                       | (TSLCL)           | F = 10 MHz                                       | 9,10,11              | 02             | 20      |       |      |
| CS low to data out                                      | <sup>‡</sup> ph l | F = 8 MHz, Load B                                | 9,10,11              | 01             |         | 75    | ns   |
| valid <u>4</u> /                                        | tplh<br>(TSLDV)   | F = 10 MHz, Load B                               |                      | 02             |         | 60    |      |
| RS1-RS5 valid to data                                   | tphl              | F = 8 MHz, Load B                                | 9,10,11              | 01             |         | 140   | ns   |
| out valid                                               | tplh<br>(TRLDV)   | F = 10 MHz, Load B                               |                      | 02             |         | 105   |      |
| CLK low to DTACK low                                    |                   | F = 8 MHz, Load E                                |                      | 01             | 0       | 70    | ns   |
| (read-write cycle                                       | tphi<br>(TCLDL)   | F = 10 MHz, Load E                               | 9,10,11              | 02             | 0       | 60    |      |
| DTACK low to CS high 5/                                 | th                | F = 8 MHz                                        |                      | 01             | 0       |       | ns   |
| · •                                                     | (TDTLSH)          | F = 10 MHz                                       | 9,10,11              | 02             | 0       |       | ]    |
| CS or PIACK or TIACK                                    | tplh              | F = 8 MHz, Load B                                |                      | 01             | 0       |       | ns   |
| high to data out<br>invalid                             | tphi<br>(TSHDI)   | F = 10 MHz, Load B                               | 9,10,11              | 02             | 0       |       |      |
| CS or PIACK or TIACK                                    | tplz              | F = 8 MHz, Load B                                |                      | 01             |         | 50    | ns   |
| high to DO-D7 high Z                                    | tphz<br>(TSHDZ)   | F = 10 MHz, Load B                               | 9,10,11              | 02             |         | 45    |      |
| CS or PIACK or TIACK                                    |                   | F = 8 MHz, Load E                                | 9,10,11              | 01             | 0       | 50    | ns   |
| high to DTACK high                                      | tplh<br>(TSHDH)   | F = 10 MHz, Load E                               |                      | 02             |         | 45    | ]    |
| CS or PIACK or TIACK                                    | tphz              | F = 8 MHz, Load E                                | 9,10,11              | 01             | 0       | 100   | ns   |
| high (to DTACK high Z)                                  | (TSHDTZ)          | F = 10 MHz, Load E                               |                      | 02             |         | 55    | 1    |
| Data in valid to CS low                                 | t <sub>su</sub>   | F = 8 MHz                                        | 9,10,11              | 01             | 0       |       | ns   |
|                                                         | (TDVSL)           | F = 10 MHz                                       |                      | 02             | 0       |       | 1    |
| ee footnotes at the end of                              |                   |                                                  |                      |                |         | •     |      |

REVISION LEVEL

SHEET

7

DESC FORM 193A

JUL 91

STANDARDIZED
MILITARY DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

| TABLE I. | Electrical | performance | characteristics. | (continued) |
|----------|------------|-------------|------------------|-------------|
|----------|------------|-------------|------------------|-------------|

| Test                                                         | Symbol                       | Conditions                                                                 | Group A   | Device | Lim | its | Unit        |
|--------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------|-----------|--------|-----|-----|-------------|
|                                                              |                              | -55°C ≤ T <sub>C</sub> ≤ 125°C<br>unless otherwise<br>specified <u>1</u> / | subgroups | type   | Min | Max |             |
| Dynamic (switching) character<br>Read and write cycle timing |                              | )                                                                          |           |        | ·   |     |             |
| CS low to data in invalid                                    | t <sub>h</sub>               | F = 8 MHz, Load B                                                          | 9,10,11   | 01     | 100 |     | ns          |
|                                                              | (TSLD1)                      | F = 10 MHz, Load B                                                         |           | 02     | 65  |     |             |
| CLK low on which DMAREQ is asserted to CLK low               | <sup>t</sup> phl<br>(TCDAM-  | F = 8 MHz, Load T                                                          | 9,10,11   | 01     | 2.5 | 3   | CLK.<br>per |
| on which DMAREQ is negated                                   | ACDMN)                       | F = 10 MHz, Load T                                                         |           | 02     | 2.5 | 3   |             |
| Synchronized CS to CLK                                       | <sup>t</sup> phl             | F = 8 MHz, Load T                                                          | 9,10,11   | 01     | 3   | 3   | CLK.<br>per |
| low on which DMAREQ is asserted <u>6</u> /                   | (TSSC-<br>LDMA)              | F = 10 MHz, Load T                                                         |           | 02     | 3   | 3   | , p         |
| CLK low to DMAREQ low                                        | <sup>t</sup> ph l            | F = 8 MHz, Load T                                                          | 9,10,11   | 01     | 0   | 120 | ns          |
|                                                              | (TCLDML)                     | F = 10 MHz, Load T                                                         |           | 02     | 0   | 100 |             |
| CLK low to DMAREQ low                                        | t <sub>plh</sub><br>(TCLDMH) | F = 8 MHz, Load T                                                          | 9,10,11   | 01     | 0   | 120 | ns          |
|                                                              | (TCLDMH)                     | F = 10 MHz, Load T                                                         |           | 02     | 0   | 100 |             |
| Synchronized H1(H3) to CLK                                   | <sup>t</sup> ph1             | F = 8 MHz, Load U                                                          | 9,10,11   | 01     | 3   | 3   | CLK.        |
| low on which PIRQ is asserted                                | (TSHC-<br>LPIA)              | F = 10 MHz, Load U                                                         |           | 02     | 3   | 3   | PC.         |
| Synchronized H1(H3) to CLK<br>low on which PIRQ is           | <sup>t</sup> phl<br>(TSHC-   | F = 8 MHz, Load U                                                          | 9,10,11   | 01     | 3   | 3   | CLK.        |
| high Z <u>6</u> /                                            | LPIZ)                        | F = 10 MHz, Load U                                                         |           | 02     | 3   | 3   |             |
| CLK low to PIRQ low or                                       | t <sub>plz</sub>             | F = 8 MHz, Load U                                                          | 9,10,11   | 01     | 0   | 250 | ns          |
| high Z                                                       | tphl<br>(TCLPLZ)             | F = 10 MHz, Load U                                                         |           | 02     | 0   | 225 | ļ           |
| TIN frequency (external                                      | t <sub>cy</sub>              | F = 8 MHz                                                                  | 9,10,11   | 01     | 0   | 1   | f cl<br>(HZ |
| CLK) prescaler used <u>7</u> /                               | (TINPO)                      | F = 10 MHz                                                                 |           | 02     | 0   | 1   | 8/          |
| TIN frequency (external                                      | t <sub>cy</sub>              | F = 8 MHz                                                                  | 9,10,11   | 01     | 0   | 1/8 | f cl        |
| CLK) prescaler not used                                      | (TINPN)                      | F = 10 MHz                                                                 |           | 02     | 0   | 1/8 | 8/          |
| TIN pulse width high or low                                  | tw                           | F = 8 MH2                                                                  | 9,10,11   | 01     | 55  |     | ns          |
| (external CLK)                                               | (TIWEC)                      | F = 10 MHz                                                                 |           | 02     | 45  | ļ   | <u> </u>    |
| TIN pulse width low (RUN/                                    | tw                           | F = 8 MHz                                                                  | 9,10,11   | 01     | 1   |     | CLK<br>per  |
| halt control)                                                | (TIWRH)                      | F = 10 MHz                                                                 |           | 02     | 1   |     | l Per       |

See footnotes at the end of table.

| STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-93170 |
|---------------------------------------------------------------------------------------------|-----------|----------------|------------|
|                                                                                             |           | REVISION LEVEL | SHEET 8    |

| Test                                                           | Symbol                      | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ 125°C | Group A<br>subgroups | Device<br>type | Lim | its      | Unit         |
|----------------------------------------------------------------|-----------------------------|----------------------------------------------|----------------------|----------------|-----|----------|--------------|
|                                                                |                             | unless otherwise<br>specified <u>1</u> /     |                      |                | Min | Max      |              |
| Oynamic (switching) characteri<br>Read and write cycle timings |                             | )                                            |                      |                |     |          |              |
| CLK low to tout high, low or                                   | tplh                        | F = 8 MHz, Load U                            | ]                    | 01             | 0   | 250      | ns           |
| H-Z                                                            | t <sub>plz</sub><br>(TCTHZ) | F = 10 MHz, Load U                           | 9,10,11              | 02             | 0   | 225      |              |
| CS or PIACK or TIACK high                                      | t <sub>ph1</sub>            | F = 8 MHz, Load T                            | 0 40 44              | 01             | 50  |          | ns           |
| to CS or PIACK or TIACK                                        | (SHSL)                      | F = 10 MHz, Load T                           | 9,10,11              | 02             | 30  |          |              |
| Dynamic (switching) characteri<br>Peripheral input timings     | istics                      |                                              |                      |                |     |          |              |
| Port input data valid                                          | t <sub>su</sub>             | F = 8 MHz                                    | 9,10,11              | 01             | 100 |          | ns           |
| to H1 (H3) asserted                                            | (TDVHA)                     | F = 10 MHz                                   |                      | 02             | 60  |          |              |
| H1 (H3) asserted to port                                       | th                          | F = 8 MHz, Load B                            | 9,10,11              | 01             | 20  |          | ns           |
| data invalid                                                   | (THADI)                     | F = 10 MHz, Load B                           |                      | 02             | 20  |          | ļ            |
| Handshake input H2 (H4)                                        | tw                          | F = 8 MHz                                    | 9,10,11              | 01             | 40  |          | ns           |
| pulse width asserted                                           | (THWA)                      | F = 10 MHz                                   |                      | 02             | 40  |          | <u> </u>     |
| Handshake input H2 (H4) pulse width negated                    | t <sub>u</sub>              | F = 8 MHz                                    | 9,10,11              | 01             | 40  |          | ns           |
| pulse width negated                                            | (THWN)                      | F = 10 MHz                                   |                      | 02             | 40  |          | ļ            |
| H1 (H3) asserted to H2 (H4)<br>negated                         | tplh<br>(THAHN)             | F = 8 MHz, Load S                            | 9,10,11              | 01             |     | 150      | ns           |
| negated                                                        | (111611147                  | F = 10 MHz, Load S                           |                      | 02             |     | 120      |              |
| CLK low to H2 (H4) asserted                                    | tphl<br>(TCLHA)             | F = 8 MHz, Load S                            | 9,10,11              | 01             |     | 100      | ns           |
|                                                                | (1021111)                   | F = 10 MHz, Load S                           |                      | 02             | ļ   | 100      | <u> </u>     |
| H1 (H3) asserted to H2 (H4) asserted 9/                        | tphl<br>(THAHA)             | F = 8 MHz, Load S                            | 9,10,11              | 01             | 0   |          | ns           |
| asserted <u>7</u> /                                            | L CHIANA,                   | F = 10 MHz, Load S                           |                      | 02             | 0_  | <u> </u> | -            |
| CLK low to H2 (H4) pulse negated 10/                           | t <sub>plh</sub><br>(TCLHN) | F = 8 MHz, Load S                            | 9,10,11              | 01             | ļ   | 125      | ns           |
|                                                                | (1001111)                   | F = 10 MHz, Load S                           | <del></del>          | 02             |     | 125      | <del> </del> |
| Synchronized H1 <u>(H3)</u> to CLK<br>low on which DMAREQ is   | tplh<br>(TSHC-              | F = 8 MHz, Load T                            | 9,10,11              | 01             | 2.5 | 3.5      | ns           |
| asserted <u>11</u> / <u>12</u> /                               | LDMA)                       | F = 10 MHz, Load T                           |                      | 02             | 2.5 | 3.5      |              |
| CLK low on which DMAREQ is                                     | t <sub>ph1</sub>            | F = 8 MHz, Load T                            | 9,10,11              | 01             | 2.5 | 3        | CLK          |
| assert <u>ed to </u> CLK low on which DMAREQ is negated        | (TCDAMA-<br>CDMN)           | F = 10 MHz, Load T                           |                      | 02             | 2.5 | 3        | per          |
| ee footnotes at the end of tak                                 | ole.                        |                                              |                      |                |     |          |              |

A

SHEET

9

REVISION LEVEL

DESC FORM 193A JUL 91

STANDARDI ZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER

DAYTON, OHIO 45444

| Test                                                                            | Symbol                     |                    | Group A   | Device | Lim      | its       | Unit     |
|---------------------------------------------------------------------------------|----------------------------|--------------------|-----------|--------|----------|-----------|----------|
|                                                                                 |                            |                    | subgroups | type   | Min      | Max       |          |
| Dynamic (switching) charac<br>Peripheral input timings                          | cteristics<br>s (continued | 1)                 |           |        | _        | · · · · · |          |
| H1 (H3) asserted to CLK                                                         | t <sub>su</sub>            | F = 8 MHz          | 9,10,11   | 01     | 50       |           | ns       |
| high <u>13</u> /                                                                | (THACH)                    | F = 10 MHz         |           | 02     | 40       |           |          |
| Synchronized H1(H3) to                                                          | <sup>t</sup> plh           | F = 8 MHz, Load S  | 9,10,11   | 01     | 3.5      | 4.5       | ns       |
| CLK low on which H2<br>(H4) asserted <u>11</u> / <u>12</u> /                    | (TSHC-<br>LHA)             | F = 10 MHz, Load S |           | 02     | 3.5      | 4.5       |          |
| CLK low to DMAREQ low                                                           | tplh                       | F = 8 MHz, Load T  | 9,10,11   | 01     | 0        | 120       | ns       |
|                                                                                 | (TCEDML)                   | F = 10 MHz, Load T |           | 02     | 0        | 100       |          |
| CLK low to DMAREQ high                                                          | tplh                       | F = 8 MHz, Load T  | 9,10,11   | 01     | 0        | 120_      | ns       |
| •                                                                               | (TCLDMH)                   | F = 10 MHz, Load T |           | 02     | 0        | 100       |          |
| Dynamic (switching) chara<br>Peripheral output timin<br>Handshake input H2 (H4) | t <sub>w</sub>             | F = 8 MHz          | 9,10,11   | 01     | 40       |           | ns       |
| pulse width asserted                                                            | (THWA)                     | F = 10 MHz         |           | 02     | 40       |           |          |
| Handshake input H2 (H4)                                                         | tw                         | F = 8 MHz          | 9,10,11   | 01     | 40       |           | ns       |
| pulse width negated                                                             | (THWN)                     | F = 10 MHz         |           | 02     | 40       |           |          |
| H1 (H3) asserted to H2                                                          | tplh                       | F = 8 MHz, Load S  | 9,10,11   | 01     |          | 150       | ns       |
| (H4) negated                                                                    | (THAHN)                    | F = 10 MHz, Load S |           | 02     | ļ        | 120       |          |
| CLK low to H2 (H4)                                                              | tphl                       | F = 8 MHz, Load S  | 9,10,11   | 01     | <u> </u> | 100       | ns       |
| asserted                                                                        | (TĊLHA)                    | F = 10 MHz, Load S |           | 02     |          | 100       | ļ        |
| H1 (H3) asserted to H2                                                          | tphl                       | F = 8 MHz, Load S  | 9,10,11   | 01     | 0        |           | ns       |
| (H4) asserted <u>9</u> /                                                        | (AHAĤT)                    | F = 10 MHz, Load S |           | 02     | 0        |           | <u> </u> |
| CLK low to H2 (H4)                                                              | tplh                       | F = 8 MHz, Load S  | 9,10,11   | 01     |          | 125       | ns       |
| pulse negated <u>10</u> /                                                       | (TCLHN)                    | F = 10 MHz, Load S |           | 02     | <u> </u> | 125       |          |
| Synchronized H1 (H3) to<br>CLK low on which                                     | tplh<br>(TSHC-             | F = 8 MHz, Load T  | 9,10,11   | 01     | 2.5      | 3.5       | ns       |
| DMAREQ is asserted<br>11/ 12/                                                   | LDMA)                      | F = 10 MHz, Load T |           | 02     | 2.5      | 3.5       |          |
| CLK low on which DMAREQ                                                         | tplh                       | F = 8 MHz, Load T  | 9,10,11   | 01     | 2.5      | 3         | CLK.     |
| is asserted to CLK<br>low on which DMAREQ                                       | (TČDMA-<br>CDMN)           | E - 10 MHz Load T  |           | 02     | 2.5      | 3         | "        |

is negated See footnotes at the end of table.

low on which DMAREQ

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>10 |

F = 10 MHz, Load T

2.5

02

3

DESC FORM 193A JUL 91

CDMN)

| TARIF I. Flectric | l performance | characteristics. | (continued) |
|-------------------|---------------|------------------|-------------|
|-------------------|---------------|------------------|-------------|

| Test                                                  |                                                                            |                    | Device    | Lim      | its      | Units |                 |
|-------------------------------------------------------|----------------------------------------------------------------------------|--------------------|-----------|----------|----------|-------|-----------------|
|                                                       | -55°C ≤ T <sub>C</sub> ≤ 125°C<br>unless otherwise<br>specified <u>1</u> / |                    | subgroups | type     | Min      | Max   |                 |
| Dynamic (switching) charac<br>Peripheral output timin |                                                                            | ed)                | <u>-</u>  | <u> </u> |          |       |                 |
| CLK low to port output                                | tpih                                                                       | F = 8 MHz, Load B  | 9,10,11   | 01       |          | 150   | ns              |
| data valid (Modes 0 or 1)                             | tphl<br>(TCLPOD)                                                           | F = 10 MHz, Load B |           | 02       |          | 120   |                 |
| Synchronized H1 (H3) to port output data              | <sup>t</sup> phl<br><sup>t</sup> plh                                       | F = 8 MHz, Load B  | 9,10,11   | 01       | 1.5      | 2.5   | CLK<br>per      |
| invalid (Mode 0 and<br>1) <u>11</u> / <u>12</u> /     | (TŚHDI)                                                                    | F = 10 MHz, Load B |           | 02       | 1.5      | 2.5   |                 |
| H1 negated to port                                    | <sup>t</sup> phl                                                           | F = 8 MHz, Load B  | 9,10,11   | 01       |          | 70    | ns <sub>.</sub> |
| output data valid<br>(Mode 2 and 3)                   | <sup>t</sup> plh<br>(THNDV)                                                | F = 10 MHz, Load B |           | 02       |          | 60    |                 |
| H1 asserted to port                                   | t <sub>phz</sub>                                                           | F = 8 MHz, Load B  | 9,10,11   | 01       |          | 70    | ns              |
| output data high Z<br>(Mode 2 and 3)                  | t <sub>plz</sub><br>(THADZ)                                                | F = 10 MHz, Load B |           | 02       | 0        | 70    |                 |
| H1 (H3) asserted to CLK                               | t <sub>su</sub>                                                            | F = 8 MHz, Load T  | 9,10,11   | 01       | 50       |       | ns              |
| high <u>13</u> /                                      | (THACH)                                                                    | F = 10 MHz, Load T |           | 02       | 40       |       |                 |
| CLK low to DMAREQ low                                 | tplh                                                                       | F = 8 MHz, Load T  | 9,10,11   | 01       | 0_       | 120   | ns              |
|                                                       | (TCLDML)                                                                   | F = 10 MHz, Load T |           | 02       | 0        | 100   |                 |
| CLK low to DMAREQ high                                | tplh                                                                       | F = 8 MHz, Load T  | 9,10,11   | 01       | 0        | 120   | ns              |
|                                                       | (TCEDMH)                                                                   | F = 10 MHz, Load T |           | 02       | 0        | 100   |                 |
| Dynamic (switching) chars<br>IACK timings             | acteristics                                                                |                    |           |          |          |       |                 |
| CS or PIACK or TIACK                                  | tplh                                                                       | F = 8 MHz, Load B  | 9,10,11   | 01       | 0        |       | ns              |
| high to data out<br>invalid                           | tphl<br>(TSHDI)                                                            | F = 10 MHz, Load B | _         | 02       | 0        |       |                 |
| CS or PIACK or TIACK                                  | tplz                                                                       | F = 8 MHz, Load B  | 9,10,11   | 01       |          | 50    | ns              |
| high to DO-D7 high Z                                  | tphz<br>(TSDHZ)                                                            | F = 10 MHz, Load B |           | 02       |          | 45    |                 |
| CS or PIACK or TIACK                                  | tplh                                                                       | F = 8 MHz, Load E  | 9,10,11   | 01       |          | 50    | ns              |
| high to DTACK high Z                                  | (TSHDH)                                                                    | F = 10 MHz, Load E |           | 02       |          | 45    |                 |
| CS or PIACK or TIACK                                  | tphz                                                                       | F = 8 MHz, Load E  | 9,10,11   | 01       |          | 100   | ns              |
| high to DTACK high Z                                  | (TSHDTZ)                                                                   | F = 10 MHz, Load E |           | 02       | <u> </u> | 55    | <u> </u>        |
| CLK low to data output<br>valid interrupt             | t <sub>plh</sub>                                                           | F = 8 MHz, Load B  | 9,10,11   | 01       |          | 120   | ns              |
| acknowledge                                           | tphl<br>(TCLDV-<br>IAC)                                                    | F = 10 MHz, Load B |           | 02       |          | 105   | <u> </u>        |

See footnotes at the end of table.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE |                | 5962-93170 |
|------------------------------------------------------|------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |      | REVISION LEVEL | SHEET      |

# TABLE I. <u>Electrical performance characteristics</u>. (continued)

| Test S                                               | Symbol                      |                                                                    | Group A<br>subgroups | Device | Limits |     | Unit |
|------------------------------------------------------|-----------------------------|--------------------------------------------------------------------|----------------------|--------|--------|-----|------|
|                                                      |                             | -55°C ≤ T <sub>C</sub> ≤ 125°C<br>unless otherwise<br>specified 1/ | subgroups            | type   | Min    | Max |      |
| Dynamic (switching) chara<br>IACK timings (continued |                             |                                                                    |                      |        |        | 1   |      |
| PIACK to TIACK low to                                | t <sub>su</sub>             | F = 8 MHz                                                          | 9,10,11              | 01     | 50     |     | ns   |
| CLK low (TILCL)                                      | (TILĈL)                     | F = 10 MHz                                                         |                      | 02     | 40     |     |      |
| CLK low to DTACK low tob!                            |                             |                                                                    |                      |        | 100    |     |      |
| CLK low to DTACK low                                 | <sup>t</sup> phi<br>(TCLDL- | F = 8 MHz, Load E                                                  | 9,10,11              | 01     |        | 100 | ns   |

## NOTES:

- 1/ All testing to be performed using worst-case test conditions unless otherwise specified. Supply voltage range to be 4.75 V  $\leq$  V<sub>CC</sub>  $\leq$  5.25 V. AC testing shall be at V<sub>CC</sub> = 4.5 V, see figure 3 for timing waveforms.
- 2/ See bus interface operation for exception.
- 3/ This parameter only applies if the PI/T had completed all operations initiated by previous bus cycle when CS was asserted. Following a normal read or write bus cycle, all operations are complete within three clocks after the falling edge of the CLK pin on which DTACK was asserted if CS is asserted prior to completion of these operations, the new bus cycle, and hence, DTACK is postponed.

If all operations of the previous bus cycle were complete when CS was asserted, this parameter is made only to insure that DTACK is asserted with respect to the falling edge of the CLK pin as shown in the timing diagram, not to guarantee operation of the part. If the CS setup time is violated, DTACK may be asserted as shown, or may be asserted one clock cycle later.

- 4/ Assuming the RS1-RS5 to data valid time has also expired.
- 5/ This parameter imposes a lower bound on  $\overline{\text{CS}}$  low time, guaranteeing that  $\overline{\text{CS}}$  will be low for at least 1 CLK period.
- 6/ Synchronized means that the input signal has been by the PI/T on the appropriate edge of the clock (rising edge for N1 (H3) and falling edge for CS). (Refer to the 1.4 Bus Interface Operation for the exception concerning CS).
- 7/ This limit applies to the frequency of the signal at TIN compared to the frequency of the CLK signal during each clock cycle. If any period of the waveform at TIN is smaller than the period of the CLK signal at that instant, then it is likely that the timer circuit will completely ignore one cycle of the TIN signal.

If these two signals are derived from different sources they will have different instantaneous frequency variations. In this case the frequency applied to the TIN pin must be distinctly less than the frequency at the CLK pin to avoid lost cycles of the TIN signal. With signals derived from different crystal oscillators applied to the TIN and CLK pins with fast rise and fall times, the TIN frequency can approach 80% to 90% of the frequency of the CLK signal without a loss of a cycle of the TIN signal.

If these two signals are derived from the same frequency source then the frequency of the signal applied to TIN can be 100% of the frequency at the CLK pin. They may be generated by different buffers from the same signal or one may be an inverted version of the other. The TIN signal may be generated by an "AND" function of the clock and a control signal.

- 8/ CLK refers to the actual frequency of the CLK pin, not the maximum allowable CLK frequency.
- $\overline{9}$ / This parameter assures recognition of the asserted edge to H1 (H3).
- 10/ This parameter applies only when a pulsed handshake option is chosen and the pulse is not shortened due to an early asserted edge of H1(H3).
- 11/ The maximum value is caused by a peripheral access (H1)(H3) asserted and bus access (CS asserted) occurring at the same time.
- 12/ Synchronized means that the input signal has been seen by the PI/T on the appropriate edge of the clock (rising edge for H1(H3) and falling edge for CS). (Refer to the 1.4 Bus Interface Operation for the exception concerning CS).
- 13/ If the setup time on the rising edge of the clock is not met, H1 (H3) may not be recognized until the next rising of the clock.

| STANDARDIZED  MILITARY DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-93170  |
|---------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                       |           | REVISION LEVEL | SHEET<br>12 |

DESC FORM 193A

JUL 91

| Device Type     | 01, 02                 | Device Type     | 01, 02                 |
|-----------------|------------------------|-----------------|------------------------|
| Case Outline    | x                      | Case Outline    | X                      |
| Terminal Number | Terminal<br>Connection | Terminal Number | Terminal<br>Connection |
| 1               | D5                     | 25              | RS5                    |
| 2               | D6                     | 26              | RS4                    |
| 3               | D7                     | 27              | RS3                    |
| 4               | PA0                    | 28              | RS2                    |
| 5               | PA1                    | 29              | RS1                    |
| 6               | PA2                    | 30              | PC0                    |
| 7               | PA3                    | 31              | PC1                    |
| 8               | PA4                    | 32              | PC2/TIN                |
| 9               | PA5                    | 33              | PC3/TOUT               |
| 10              | PA6                    | 34              | PC4/DMAREQ             |
| 11              | PA7                    | 35              | PC5/PIRQ               |
| 12              | Vcc                    | 36              | PC6/PIACK              |
| 13              | н1                     | 37              | PC7/TIACK              |
| 14              | н2                     | 38              | V <sub>SS</sub>        |
| 15              | н3                     | 39              | RESET                  |
| 16              | н4                     | 40              | CLK                    |
| 17              | PB0                    | 41              | <del>cs</del>          |
| 18              | PB1                    | 42              | DTACK                  |
| 19              | PB2                    | 43              | R/₩                    |
| 20              | PB3                    | 44              | DO                     |
| 21              | P84                    | 45              | D1                     |
| 22              | PB5                    | 46              | D2                     |
| 23              | PB6                    | 47              | D3                     |
| 24              | РВ7                    | 48              | D4                     |

FIGURE 1. <u>Terminal connections</u>.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 13   |

| Device Type     | 01, 02                 | Device Type     | 01, 02                 |
|-----------------|------------------------|-----------------|------------------------|
| Case Outline    | Y                      | Case Outline    | Y                      |
| Terminal Number | Terminal<br>Connection | Terminal Number | Terminal<br>Connection |
| 1               | D5                     | 27              | РВ7                    |
| 2               | D6                     | 28              | RS5                    |
| 3               | D7                     | 29              | RS4                    |
| 4               | PA0                    | 30              | RS3                    |
| 5               | PA1                    | 31              | RS2                    |
| 6               | PA2                    | 32              | RS1                    |
| 7               | PA3                    | 33              | NC                     |
| 8               | NC                     | 34              | PCO                    |
| 9               | PA4                    | 35              | PC1                    |
| 10              | PA5                    | 36              | PC2                    |
| 11              | PA6                    | 37              | PC3                    |
| 12              | PA7                    | 38              | PC4                    |
| 13              | vcc                    | 39              | PC5                    |
| 14              | н1                     | 40              | PC6                    |
| 15              | н2                     | 41              | PC7                    |
| 16              | н3                     | 42              | v <sub>ss</sub>        |
| 17              | н4                     | 43              | RESET                  |
| 18              | PB0                    | 44              | CLK                    |
| 19              | P81                    | 45              | <del>cs</del>          |
| 20              | NC                     | 46              | DTACK                  |
| 21              | NC                     | 47              | R/W                    |
| 22              | PB2                    | 48              | DO                     |
| 23              | PB3                    | 49              | D1                     |
| 24              | PB4                    | 50              | D2                     |
| 25              | PB5                    | 51              | D3                     |
| 26              | РВ6                    | 52              | D4                     |
|                 | 1                      |                 | l                      |

FIGURE 1. <u>Terminal connections</u>. - Continued

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-93170 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET      |



| Load NBR | Figure | R1     | R2     | C1    | Output application     |
|----------|--------|--------|--------|-------|------------------------|
| В        | Α      | 750    | 19 K   | 82 pF | DO-D7                  |
| Ţ        | В      | 1.62 K | 24.3 K |       | PC0,PC1,PC2,PC4,PC6,PC |
| s        | С      | 1.62 K | 16.2 K |       | PAO-PA7, H2, H4, PBO-P |
| U        | D      | 475    | •••    |       | PC5,PC3                |
| E        | E      | 750    |        | 82 pF | DTACK                  |







Write cycle timing diagram.

NOTE: 1. Timing requirements are referenced to and from low voltage of 0.8 volt and a high voltage of 2.0 volts, unless otherwise noted.

FIGURE 3. Timing waveforms. - Continued

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>18 |



NOTES: 1. Timing diagram shows H1, H2, H3 and H4 asserted low.

2. Timing requirements are referenced to and from a low voltage of 0.8 volt and from a high voltage of 2.0 volts, unless otherwise noted.

Peripheral input timing diagram.

FIGURE 3. Timing waveforms. - Continued

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-93170 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET      |



- 1. TIMING DIAGRAM SHOWS H1, H2, H3 AND H4 ASSERTED LOW.
- 2. TIMING REQUIREMENTS ARE REFERENCED TO AND FROM A LOW VOLTAGE OF 0.8 VOLT AND A HIGH VOLTAGE OF 2.0 VOLTS, UNLESS OTHERWISE NOTED.

PERIPHERAL OUTPUT TIMING DIAGRAM.

FIGURE 3. Timing waveforms. - Continued

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>20 |



NOTES: 1. Timing requirements are referenced to and from a low voltage of 0.8 volt and from a high voltage of 2.0 volts, unless otherwise noted.

# IACK timing

FIGURE 3. Timing waveforms. - Continued

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-93170 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET 21   |

4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.

# 4.2.1 Additional criteria for device classes M, B, and S.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C or D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test circuit shall be submitted to the qualifying activity. For device classes M, B, and S, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125$ °C, minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.

## 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535.

# 4.3 Qualification inspection.

- 4.3.1 <u>Qualification inspection for device classes B and S</u>. Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5).
- 4.3.2 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5).
- 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-1-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing.

# 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the functionality of the device. For device classes B and S, subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein).
- c. Subgroup 4(C<sub>IN</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample size of 5 devices with zero rejects shall be required.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 22   |

TABLE II. Electrical test requirements.

| Test requirements                                 | 1 '                                 | Subgroups<br>ance with MI<br>5005, table | -                                           | (in accor                           | roups<br>dance with<br>, table III) |
|---------------------------------------------------|-------------------------------------|------------------------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|
|                                                   | Device<br>class<br>M                | Device class                             | Device<br>class<br>S                        | Device<br>class<br>Q                | Device<br>class<br>V                |
| Interim electrical<br>parameters (see 4.2)        | 1,7,9                               | 1,7,9                                    | 1,7,9                                       | 1,7,9                               | 1,7,9                               |
| Final electrical parameters (see 4.2)             | 1,2,3,7,<br>8,9,10,11<br><u>1</u> / | 1,2,3,7,<br>8,9,10,11<br><u>1</u> /      | <br> 1,2,3,7,<br> 8,9,10,11<br>  <u>2</u> / | 1,2,3,7,<br>8,9,10,11<br><u>1</u> / | 1,2,3,7,<br>8,9,10,11<br><u>2</u> / |
| Group A test<br>requirements (see 4.4)            | 1,2,3,4,7,<br>8,<br>9,10,11         | 1,2,3,4,7,<br>8,<br>9,10,11              | 1,2,3,4,7<br> 8,<br> 9,10,11                | 1,2,3,4,7,<br>8,<br>9,10,11         | 1,2,3,4,7,<br>8,<br>9,10,11         |
| Group B end-point electrical parameters (see 4.4) |                                     |                                          | 2,7,8a,9,                                   |                                     |                                     |
| Group C end-point electrical parameters (see 4.4) | 2,7,<br>8a,<br>9,10                 | 2,7,<br>8a,<br>9,10                      |                                             | 2,7,<br>8a,<br>9,10                 | 2,7,<br>8a,<br>9,10                 |
| Group D end-point electrical parameters (see 4.4) | 2,7,<br>8a,<br>9,10                 | 2,7,<br>8a,<br>9,10                      | 2,7,<br>8a,<br>9,10                         | 2,7,<br>8a,<br>9,10                 | 2,7,<br>8a,<br>9,10                 |
| Group E end-point electrical parameters (see 4.4) |                                     |                                          |                                             |                                     |                                     |

<sup>1/</sup> PDA applies to subgroup 1.

- 4.4.2 <u>Group B inspection.</u> The group B inspection end-point electrical parameters shall be as specified in table II herein. For device class S steady-state life tests, the test circuit shall be submitted to the qualifying activity.
- 4.4.3 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.3.1 <u>Additional criteria for device classes M and B</u>. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C or D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class B, the test circuit shall be submitted to the qualifying activity. For device classes M and B, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.

| STANDARDIZED  MILITARY DRAWING                       | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 23   |

- b.  $T_A = +125$ °C, minimum.
- c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.3.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
- 4.4.4 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D.
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes M, B, and S, the devices shall be subjected to radiation hardness assured tests as specified in MIL-M-38510 for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA environment and level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

## 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V.

#### NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 <u>Substitutability</u>. Device classes B and Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form).
- 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38510 and MIL-STD-1331 and as in table 111.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93170 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 24   |

DESC FORM 193A

JUL 91

Table III. Pin descriptions.

| Symbol          | Function                  | Category        |
|-----------------|---------------------------|-----------------|
| v <sub>cc</sub> | Power supply              | Supply terminal |
| v <sub>ss</sub> | Power supply              | Supply terminal |
| D0-D7           | Bidirectional data bus    | Bi-directional  |
| RS1-RS5         | Register select           | Input           |
| R/W             | Read/Write                | Input           |
| cs              | Chip select               | Input           |
| DTACK           | Data transfer acknowledge | Output          |
| RESET           | Reset                     | Input           |
| CLK             | Clock                     | Input           |
| PAO-PA7 PBO-PB7 | Port A and Port B         | Input/Output    |
| H1-H3           | Handshake Pins            | Input           |
| H2-H4           | Handshake Pins            | Input or Output |
| PCO-PC7         | Port C                    | Input or Output |

| STANDARDIZED  MILITARY DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-93170 |
|---------------------------------------------------------------------------------------|-----------|----------------|------------|
|                                                                                       |           | REVISION LEVEL | SHEET 25   |

6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria.

| Military documentation format                                         | Example PIN<br>under new system | Manufacturing source listing | Document<br><u>listing</u> |
|-----------------------------------------------------------------------|---------------------------------|------------------------------|----------------------------|
| New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY          | QPL-38510<br>(Part 1 or 2)   | MIL-BUL-103                |
| New MIL-H-38534 Standardized Military<br>Drawings                     | 5962-XXXXXZZ(H or K)YY          | QML-38534                    | MIL-BUL-103                |
| New MIL-I-38535 Standardized Military<br>Drawings                     | 5962-XXXXXZZ(Q or V)YY          | QML - 38535                  | MIL-BUL-103                |
| New 1.2.1 of MIL-STD-883 Standardized                                 | 5962-XXXXXZZ(M)YY               | MIL-BUL-103                  | MIL-BUL-103                |

## 6.7 Sources of supply.

- 6.7.1 <u>Sources of supply for device classes B and S</u>. Sources of supply for device classes B and S are listed in QPL-38510.
- 6.7.2 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing.
- 6.7.3 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC.

| STANDARDIZED  MILITARY DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE |                | 5962-93170  |
|---------------------------------------------------------------------------------------|------|----------------|-------------|
|                                                                                       |      | REVISION LEVEL | SHEET<br>26 |