

# FLASH VR CONTROLLER

### GENERAL DESCRIPTION

The W51300 is a voice recorder IC which contains A/D and D/A converters to digitize and reproduce voice signals. An anti-alias/smoothing filter, AGC circuit, MIC preamplifier, and speaker power amplifier are used to smooth the input voice and set the output voice to a certain volume while minimizing the number of extra components needed. The recording time depends on the size of the external memory.

The external memory is a nonvolatile flash EPROM that stores the voice data while power is switched off. This external memory provides a great advantage in cartridge or greeting card applications. A maximum of 16 Mbit of memory can be cascaded. In addition, the W51300's flexible segmentation, selective recording/erasing, forward and backward move functions, and MCU interface provide flexibility to meet the needs of a wide variety of applications.

### FEATURES

- Modified ADM algorithm with 24 KHz sampling frequency when Rosc = 620 K $\Omega$
- Operates with Winbond serial flash EPROM
- Built-in A/D, D/A, MIC preamplifier, AGC circuit, anti-alias/smoothing filter, speaker power amplifier, and LED indicator
- 8 input trigger pins (L\_REC, E\_PLAY, L\_PLAY, FWD, BWD, STOP, ERASE, RESET) debounced to ensure noise-free operations
- Single/multi-voice segment operation, normal/CPU mode selected by pin option (SMODE, CPU)
- Cascadable for longer duration by directly cascading serial flash EPROMs (maximum 16 Mbits)
- Maximum 63 voice segments available in multi-segment operation
- Provides selective record, erase, and playback functions
- Provides low power detection circuit at 3.0V
- Provides both speaker direct drive and speaker current output (5 mA)
- Low power consumption:
  - Operating: 15 mA (typ.)
  - Standby: 0.01  $\mu$ A (typ.)



### PIN CONFIGURATION



### **PIN DESCRIPTION**

| NO. | PIN  | I/O | DESCRIPTION                                   |
|-----|------|-----|-----------------------------------------------|
| 1   | BWD  | I/O | Message backward control pin in normal mode   |
|     |      |     | Output clock signal (to MCU) in CPU mode      |
| 2   | STOP | Ι   | Stop playback control pin in normal mode      |
|     |      |     | Input clock signal (from MCU) in CPU mode     |
| 3   | EOP  | Ι   | End of page process signal (from flash EPROM) |
| 4   | CLK  | 0   | Data clock pin for flash EPROM                |
| 5   | ADDR | 0   | Address clock pin for flash EPROM             |
| 6   | DATA | I/O | Bidirectional data pin for flash EPROM        |
| 7   | CTRL | 0   | Control signal for flash EPROM                |
| 8   | MODE | 0   | Mode control pin for flash EPROM              |



Pin Description, continued

| NO. | PIN    | I/O | DESCRIPTION                                                                     |
|-----|--------|-----|---------------------------------------------------------------------------------|
| 9   | BUSY   | 0   | Output busy signal, HIGH during playback                                        |
| 10  | LED    | 0   | Blink (Flash (volume-controlled) during playback                                |
|     |        |     | Flash Blink (3 Hz) when during low battery is low, segment full, or memory full |
|     |        |     | ON during recording, erasing, and memory formatting                             |
| 11  | Vssd   | -   | Digital negative power supply                                                   |
| 12  | VSSA   | -   | Analog negative power supply                                                    |
| 13  | SPK-   | 0   | Speaker voltage output -                                                        |
| 14  | SPK+   | 0   | Speaker voltage output +                                                        |
| 15  | VCCA   | -   | Analog positive power supply                                                    |
| 16  | AUD    | 0   | Speaker current output (maximum 5 mA when Vcc = 4.5V)                           |
| 17  | VCCA   | -   | Analog positive power supply +                                                  |
| 18  | OSC    | I   | Oscillation frequency control pin                                               |
| 19  | MICREF | I   | Microphone reference                                                            |
| 20  | MIC    | I   | Microphone input                                                                |
| 21  | AGC    | I   | Automatic gain control input                                                    |
| 22  | VCCD   | -   | Digital positive power supply                                                   |
| 23  | CPU    | I   | Normal/CPU mode select pin: low for normal, high for CPU                        |
| 24  | SMODE  | I   | Multi/single segment select pin: low for multi, high for single                 |
| 25  | TEST   | I   | External test pin for testing                                                   |
| 26  | EXTCLK | I   | External clock pin for testing                                                  |
| 27  | RESET  | I   | Reset control pin                                                               |
| 28  | L_REC  | I   | Level record control pin                                                        |
| 29  | L_PLAY | I   | Level playback control pin                                                      |
| 30  | E_PLAY | I   | Edge playback control pin                                                       |
| 31  | ERASE  | I   | Message erase control pin in normal mode                                        |
|     |        |     | Input level signal (from MCU) in CPU mode                                       |
| 32  | FWD    | I/O | Message forward control pin in normal mode                                      |
|     |        |     | Output level signal (to MCU) in CPU mode                                        |



### BLOCK DIAGRAM



### FUNCTIONAL DESCRIPTION

### 1. Single/Multi-segment Operation

The W51300 is typically used for either single or multi-segment operations. Single or multi-segment operating mode is selected by pin option.

#### Single Segment

The SMODE pin should be connected to Vcc. In this mode, only one voice segment can be recorded. The storage duration can be extended by cascading serial flash EPROMs; up to 16 Mbits of memory can be cascaded.

#### Multi-segment

The SMODE pin should be connected to Vss or left floating. In this mode, a maximum of 63 voice segments can be recorded into flash EPROMs; up to 16 Mbits of memory can be cascaded. Messages can easily be accessed by using the FWD, BWD, and PLAY pins.

### 2. Selective Record

When the system is operated in multi-segment mode, voice segments can be recorded selectively. Users can insert a voice segment between any two existing voice segments. For instance, suppose there are already five voice segments, 1, 2, 3, 4, and 5, and the CAP (current address/message pointer) is at 3. Then a newly recorded voice segment will be assigned the number 4, and the original segments 4 and 5 will be changed to 5 and 6, respectively. If the maximum number of voice segments (63) or the end of memory space has been reached, a press of L\_REC will be invalid and the LED will flash at 3 Hz for 2 seconds to indicate the invalid action.



#### 3. Selective Erase

When the system is operated in multi-segment mode, voice segments can be erased selectively instead of sequentially. Users can play the voice segments one by one until they reach the segment to be erased, and then stop playing and press the ERASE key. The current voice segment will be erased and the CAP value will be changed to the previous voice segment. The LED will light during the erasing procedure to indicate that the system is busy, and all input triggers will be disabled except for RESET.

#### 4. Chip Erase

Pressing and holding the RESET key for more than two seconds will clear all data in the flash EPROM.

#### 5. Function Keys

In normal mode, eight input trigger pins with built-in debounce circuitry are used to operate the W51300. These eight pins are described below.

#### L\_REC

L\_REC is an active-high, level-triggered recording pin with an internal 500 K $\Omega$  pull-low resistor. When this pin goes high, the device starts recording and continues until this pin is released or the end of the memory space is reached. When the memory or segment is full, this pin is invalid.

#### E\_PLAY

E\_PLAY is an active-high, edge-triggered playback pin with an internal 500 K $\Omega$  pull-low resistor. In single segment operation, the toggle stop function is enabled. This means a debounced rising edge on E\_PLAY during voice playing will stop the ongoing playback operation immediately. In multi-segment operation, the toggle skip function is enabled. This means a debounced rising edge on E\_PLAY during voice playing will cause the device to skip to the next voice segment. A rising edge on this pin while the last voice segment is being played will cause the device to skip to the first voice segment. This function is useful for fast scanning through a series of messages.

#### L\_ PLAY

L\_PLAY is an active-high, level-triggered playback pin with an internal 500 K $\Omega$  pull-low resistor. The current voice segment will be played back when this pin is pressed. A concatenated loop playing function is enabled to link all messages in a row and loop back to the first message when the last message is reached.

#### STOP

This is an active-high, edge-triggered stop pin with an internal 500 K $\Omega$  pull-low resistor. Pressing this pin immediately stops playback of the ongoing message. This pin is enabled only while a voice is playing.

#### ERASE

ERASE is an active-high, edge-triggered erase pin with an internal 500 K $\Omega$  pull-low resistor. Pressing this pin erases the current voice segment without affecting the content of the other segments.

#### FWD

This is an active-high, edge-triggered forward pin with an internal 500 K $\Omega$  pull-low resistor. Pressing this pin for less than 1 second moves the CAP from the current voice segment to the next one. Pressing this pin for more than 1 second moves the CAP from the current voice segment to the last one.



#### BWD

This is an active-high, edge-triggered backward pin with an internal 500 K $\Omega$  pull-low resistor. Pressing this pin for less than 1 second moves the CAP from the current voice segment to the previous one. Pressing this pin for more than 1 second moves the CAP from the current voice segment to the first one.

#### RESET

This is an active-high, edge-triggered reset pin with an internal 500 K $\Omega$  pull-low resistor. Pressing this pin for less than 2 seconds causes the system power-on initialization procedure to be executed and resets the message pointer to 1. Pressing this pin for more than 2 seconds executes the chip erase procedure, so that all of the recorded messages are cleared.

#### 6. Low Battery Warning

A low battery warning function is provided to protect the recorded voice messages from being lost due to loss of power. Before a recording, erasing, or reset operation, the battery voltage will be checked. If the voltage falls to 3 volts or below, all operations except the LED stop, and the LED flashes at 3 Hz for 2 seconds to indicate that the battery is low.

#### 7. Speaker Output

The W51300 provides two types of speaker drivers, direct drive and current output. The direct drive is a voltage output from the built-in power amplifier. This output can be used to drive a speaker directly without any extra components, such as resistors or transistors. The maximum driving current is 56 mA (rms) when the output is connected to a  $16\Omega$  speaker. The current output is the same as that of the standard speaker driver used in most Winbond *PowerSpeech*<sup>TM</sup> chips. The maximum driving current is 5 mA when Vcc = 4.5V.

#### 8. Sampling Frequency Adjustment

The external Rosc can be adjusted to change the system clock (Fosc) and sampling frequency (Fs). The relationship between Fosc and Fs is Fs = Fosc/32. The relationship between Fs and Rosc is shown is the figure below.





### 9. MCU Interface

In CPU mode, five pins can be used as an MCU interface to communicate with external microcontrollers by the counter method. RESET, ERASE, STOP are configured as input pins, while FWD and BWD are configured as output pins. The application diagram is shown below.



The W51300 offers 10 operating modes that can be controlled by a microcontroller. The rising edge of pin 1 informs the W51300 to begin to count the pulses generated on pin 2, and the falling edge of pin 1 informs the W51300 to latch the pulse number. Then the number of pulses is decoded to instruct the W51300 to perform various operations. The operating modes and the corresponding waveforms are shown below.



Note: T is 5  $\mu$ S minimum at Fosc = 768 KHz.

T1 is 10  $\mu$ S minimum at Fosc = 768 KHz.

| ITEM | MODE NAME                          | NUMBER OF PULSES ON PIN 2 |
|------|------------------------------------|---------------------------|
| 1    | Record                             | 1                         |
| 2    | Play                               | 2                         |
| 3    | Erase                              | 3                         |
| 4    | Stop (for record and play)         | 4                         |
| 5    | Memory Reset                       | 5                         |
| 6    | System Reset                       | 6                         |
| 7    | Read CAP (Current Address Pointer) | 7                         |



#### Continued

| ITEM | MODE NAME                           | NUMBER OF PULSES ON PIN 2 |
|------|-------------------------------------|---------------------------|
| 8    | Read ASN (Available Segment Number) | 8                         |
| 9    | Store 4 Bytes Data to Flash EPROM   | 9                         |
| 10   | Read 4 Bytes Data from Flash EPROM  | 10                        |

After receiving a command from the microcontroller, the W51300 will send back a corresponding response, as shown below.



Note: T1 is 5 msec at Fosc = 768 KHz.

| ITEM | MODE NAME              | NUMBER OF PULSES GENERATED ON PIN 4 |
|------|------------------------|-------------------------------------|
| 1    | Accept                 | 0                                   |
| 2    | Error: Low Battery     | 1                                   |
| 3    | Error: Memory Full     | 2                                   |
| 4    | Error: Out of Segments | 3                                   |
| 5    | Error: Wrong CAP       | 4                                   |
| 6    | Unknown Mode           | 5                                   |
| 7    | Unknown Error          | 6                                   |

When pin 3 is low and pin 4 is high, the W51300 is busy.

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER        | SYMBOL  | CONDITION | RATED VALUE          | UNIT |
|------------------|---------|-----------|----------------------|------|
| Operating Temp.  | Topr    | -         | 0 to +70             | °C   |
| Storage Temp.    | Tstg    | -         | -55 to +150          | °C   |
| Power Supply     | Vcc-Vss | -         | -0.3 to +7.0         | V    |
| Input DC Voltage | Vin     | All pins  | Vss -0.3 to Vcc +0.3 | V    |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.



### **DC CHARACTERISTICS**

 $(Vcc = 5V, Vcc = 0V, TA = 25^{\circ}C)$ 

| PARAMETER             |                                         | SYM. | CONDITIONS                   | LIMITS |      |      | UNIT |
|-----------------------|-----------------------------------------|------|------------------------------|--------|------|------|------|
|                       |                                         |      |                              | MIN.   | TYP. | MAX. |      |
| Operating Voltage     |                                         | Vcc  | -                            | 3.0    | 4.5  | 5.5  | V    |
| Standby Current       |                                         | ISB  | All inputs =<br>GND          | 0      | 0.01 | 1    | μΑ   |
|                       |                                         |      | Data = 5V                    |        |      |      |      |
| Operating Current     |                                         | IOP  | No load                      | -      | 15   | 25   | mA   |
| Input Voltage         | High                                    | Vін  | All input pins               | 2.0    | -    | -    | V    |
|                       | Low                                     | VIL  |                              | -      | -    | 0.8  | V    |
| Input Low Current     |                                         | lı∟  | VIN = 0V                     | 0      | -    | 1    | μΑ   |
| Input High Current    | Digital pins                            | IIH1 | VIN = 5V                     | 5      | 8    | 12   | μΑ   |
|                       | Analog<br>pins, MIC                     | IIH2 | VIN = 5V                     | 0.8    | 1    | 1.2  | mA   |
|                       | SMODE,<br>CPU                           | Іінз | VIN = 5V                     | -      | -    | 1    | μΑ   |
|                       | TEST,<br>EXTCLK                         | Іін4 | VIN = 5V                     | 50     | 75   | 100  | μΑ   |
| Output Low Current    | ADDR,<br>CLK,<br>MODE,<br>CTRL,<br>DATA | IOL1 | VOut = 0.5V                  | 0.5    | 1.5  | 3    | mA   |
|                       | LED, BUSY                               | IOL2 | VOut = 0.5V                  | 6      | 10   | 15   | mA   |
| Output High Current   | ADDR,<br>CLK,<br>MODE,<br>CTRL,<br>DATA | Іон1 | VOut = 4.5V                  | -0.5   | -1.5 | -3   | mA   |
|                       | LED, BUSY                               | Юн2  | VOut = 4.5V                  | -2.5   | -4.5 | -6.5 | mA   |
| Oscillation Frequency |                                         | Fosc | $Rosc = 620 \text{ K}\Omega$ | 610    | 768  | 920  | KHz  |



## AC CHARACTERISTICS

 $(Vcc = 5V, Vccs = 0V, TA = 25^{\circ} C)$ 

| PARAMETER                             |                | SYM.  | CONDITIONS                  | LIMITS |      |      | UNIT |
|---------------------------------------|----------------|-------|-----------------------------|--------|------|------|------|
|                                       |                |       |                             | MIN.   | TYP. | MAX  |      |
|                                       |                |       |                             |        |      | •    |      |
| Input Debounce<br>Time                | Normal<br>mode | TDEB1 | Fosc = 768 KHz              | 21     | 32   | 42.7 | mS   |
|                                       | CPU mode       | TDEB2 |                             | 1.27   | 1.9  | 2.54 | μS   |
| CLK Duty Cycle                        | Write          | TCLK1 | -                           | -      | 50   | -    | %    |
|                                       | Read           | TCLK2 | -                           | -      | 75   | -    | %    |
| CLK Frequency                         | Write          | FCLK1 | Fosc = 768 KHz              | -      | 384  | -    | KHz  |
|                                       | Read           | FCLK2 |                             | -      | 192  | -    | KHz  |
| ADDR Duty Cycle                       |                | TADDR | -                           | -      | 50   | -    | %    |
| ADDR Frequency                        |                | Faddr | Fosc = 768 KHz              | -      | 384  | -    | KHz  |
| Input Clock Duty Cycle                | e of Erase Pin | TIN   | CPU mode                    | 40     | -    | 60   | %    |
| Input Clock Frequency of Erase Pin    |                | Fin   | CPU mode                    | -      | -    | 100  | KHz  |
| Output Clock Duty Cycle of BWD<br>Pin |                | Τουτ  | CPU mode                    | -      | 50   | -    | %    |
| Output Clock Frequency of BWD Pin     |                | Fout  | CPU mode,<br>Fosc = 768 KHz | -      | 100  |      | Hz   |

## ANALOG CIRCUIT CHARACTERISTICS

(Vcc = 5V, Vss = 0V, TA =  $25^{\circ}$  C)

| PARAMETER              | SYM. CONDITIONS |                          |      | UNIT |      |      |
|------------------------|-----------------|--------------------------|------|------|------|------|
|                        |                 |                          | MIN. | TYP. | MAX. |      |
| MIC Input Voltage      | Vміс            | Peak to Peak             | -    | -    | 20   | mV   |
| MIC Input Resistance   | Rмic            | -                        | -    | 10   | -    | KΩ   |
| Passband of LPF        | BW              | Fosc = 768 KHz           | -    | 3.5  | -    | KHz  |
| Speaker Output Power   | Ρουτ            | Rext = $16\Omega$ , rms  | -    | -    | 50   | mW   |
| Speaker Voltage Output | Vout            | Rext = 600Ω              | -    | -    | 1.2  | VP-P |
| Speaker Current Output | IAUD            | Vcc = 4.5V,<br>RL = 100Ω | -4.0 | -5.0 | -6.0 | mA   |
| Speaker Resistance     | Rsp             | -                        | 8    | 16   | -    | Ω    |





### TYPICAL APPLICATION CIRCUIT (for reference only)

Notes:

1. R1 and C1 can be adjusted for different AGC attack time and release time.

2. Set C3 = C4 to reduce ground noise.





#### **Headquarters**

No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5792697 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-7197006

**Taipei Office** 

11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-7190505 FAX: 886-2-7197502

Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27516023 FAX: 852-27552064 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2730 Orchard Parkway, San Jose, CA 95134, U.S.A. TEL: 1-408-9436666 FAX: 1-408-9436668

Note: All data and specifications are subject to change without notice.