# P54/74FCT3521C/D 3.3 VOLT ULTRA-HIGH SPEED CMOS 8-BIT IDENTITY COMPARATORS ## **FEATURES** JUN 15 1902. - Function and Drive Compatible with the Fastest TTL Logic - Inputs and Outputs Interface with TTL Logic Levels - 3.3V ± 0.2V Power Supply and CMOS for Lowest Power Dissipation - FCT3-D speed at 3.8ns max. (Com'i) FCT3-C speed at 4.5ns max. (Com'l) - Edge-rate Control Circuitry for Significantly Improved Switching Characteristics - ESD protection exceeds 2000V - # 48 mA Sink Current (Com'l), 32 mA (Mil) 15mA Source Current (Com'l), 12 mA (Mil) - Designed for Easy Expansion to Wider Word Widths - Operational over the Full Commercial and Military Temperature Range - Input Clamp Diodes to Limit Bus Reflections - Manufactured in 0.4 micron PACE Technology<sup>TM</sup> #### **DESCRIPTION** The 'FCT3521 are ultra-fast expandable eight- (8) bit comparators. Each device compares two words of upto 8 bits each. The output goes to a low level when the two words being compared match bitwise. The word width maybe expanded by cascading (i. e., connecting the output of the comparator to the expansion input $\bar{I}_{A=B}$ of another 'FCT3521 device) or by logically ORing the outputs of several 'FCT3521 devices. If not used for expansion, $\bar{I}_{A=B}$ must be set at CMOS low voltage. The CMOS comparator typically dissipates one-third the power of its slower bipolar equivalents. The 'FCT3521s are members of the PACE LOGIC™ Family which includes byte-wide bus interface and memory related components. PACE LOGIC is manufactured using PACE III Technology™ which is Performance Advanced CMOS Engineered to use 0.4 micron effective channel lengths giving 250 picoseconds loaded⁺ internal gate delays. The nominal supply voltage is reduced from the conventional 5.5 V to 3.3 V, thus reducing output swings dramatically. This, together with the (lower inductance) center power and ground pins, significantly improves switching noise characteristics that would otherwise occur in very high speed circuitry. \*For a fan-in/fan-out of 4, at 85°C junction temperature and 3.3V supply. For a fan-in/fan-out of 1, the internal gate delay is 200 picoseconds at room temperature and 3.3V supply. #### FUNCTIONAL BLOCK DIAGRAM #### PIN CONFIGURATION Means Quality, Service and Speed ©1992 Performance Semiconductor Corporation 2/20/92 - 2 1 ## ABSOLUTE MAXIMUM RATINGS1,2 | Symbol | Parameter | Value | Unit | | |------------------|-------------------------------------|--------------|----------|--| | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | | Т, | Ambient Temp Under Bias | -65 to +135 | °C | | | V <sub>cc</sub> | V <sub>cc</sub> Potential to Ground | -0.5 to +5.0 | V | | | I <sub>N</sub> | Input Current | -30 to +5.0 | mA | | | | | 17 | 46 Tbi 0 | | | Symbol | Parameter | Value | Unit | | |-----------------|---------------------------|-------------------------------|-----------|--| | loureur | Current Applied to Output | 120 | mA | | | V <sub>IN</sub> | Input Voltage | -0.5 to V <sub>cc</sub> + 0.5 | ٧ | | | Vour | Voltage Applied to Output | $-0.5$ to $V_{cc} + 0.5$ | ٧ | | | 4-4 | | 17- | 46 Tbi 02 | | - 1. Operation beyond the limits set forth in the above table may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature - 2. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>oc</sub> or ground. ## RECOMMENDED OPERATING CONDITIONS | Free Air Ambient Temperature | Min | Max | |------------------------------|-------|-------------| | Military | -55°C | +125°C | | Commercial | 0°C | +70°C | | | | 1746 Tbl 03 | | Supply Voltage (V <sub>cc</sub> ) | Min | Max | |-----------------------------------|-------|-------| | Military | +3.1V | +3.5V | | Commercial | | | 1746 Tbl 04 #### DC ELECTRICAL CHARACTERISTICS (Over recommended operating conditions) | Symbol | Parameter | | Min | Typ¹ | Max | Units | V <sub>cc</sub> | Conditions | |------------------|-------------------------------------------|------------------------------------------------------------------|-------------------------------------|-------------------|-------------------|----------|-------------------|--------------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | $V_{cc} + 0.5$ | ٧ | | | | V <sub>IL</sub> | Input LOW Voltage | | -0.5 | | 0.8 | <b>V</b> | | | | V <sub>H</sub> | Hysteres | Hysteresis | | 0.35 | | ٧ | | All inputs | | V <sub>IK</sub> | Input Cla | mp Diode Voltage | | -0.7 | -1.2 | ٧ | MIN | $I_{1N} = -18 \text{mA}$ | | V <sub>OH</sub> | Output<br>HIGH<br>Voltage | Military/Commercial (CMOS)<br>Military (TTL)<br>Commercial (TTL) | V <sub>cc</sub> - 0.2<br>2.4<br>2.4 | V <sub>cc</sub> | | >>> | MIN<br>MIN<br>MIN | $I_{OH} = -300\mu A$ $I_{OH} = -12mA$ $I_{OH} = -15mA$ | | V <sub>OL</sub> | Output<br>LOW<br>Voitage | Military/Commercial (CMOS)<br>Military (TTL)<br>Commercial (TTL) | | GND<br>0.3<br>0.3 | 0.2<br>0.5<br>0.5 | >>> | MIN<br>MIN<br>MIN | $I_{OL} = 32mA$ | | I <sub>IH</sub> | Input HIGH Current | | | | 5 | μΑ | MAX | $V_{in} = V_{CC}$ | | I <sub>R.</sub> | Input LO | W Current | | | <b>-</b> 5 | μΑ | MAX | V <sub>IN</sub> = GND | | I <sub>H</sub> | Input HIGH Current <sup>3</sup> | | - | | 5 | μА | MAX | $V_{iN} = 2.7V$ | | 1,, | Input LOW Current <sup>3</sup> | | | | -5 | μА | MAX | $V_{IN} = 0.5V$ | | los | Output Short Circuit Current <sup>2</sup> | | -60 | -120 | -225 | mA | MAX | V <sub>OUT</sub> = 0.0V | | C <sub>IN</sub> | Input Capacitance <sup>3</sup> | | | 5 | 10 | pF | MAX | All inputs | | C <sub>out</sub> | Output C | apacitance <sup>3</sup> | | 9 | 12 | pF | MAX | All outputs | #### Notes: - 1. Typical limits are at $V_{cc} = 3.3V$ , $T_{A} = +25^{\circ}C$ ambient. - 2. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, Ios tests should be performed last. 3. This parameter is guaranteed but not tested. #### DC CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) | Symbol | Parameter | Тур¹ | Max | Units | Conditions | |------------------|---------------------------------------------|------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Δl <sub>cc</sub> | Quiescent Power Supply Current (TTL inputs) | 0.5 | 2.0 | mA | $V_{cc} = MAX$ , $f_1 = 0$ , Outputs Open,<br>$V_{IN} = V_{cc} - 0.6V^2$ | | I <sub>cco</sub> | Dynamic Power Supply Current <sup>3</sup> | 0.15 | 0.25 | mA/<br>mHz | V <sub>cc</sub> = MAX, One Input Toggling,<br>50% Duty Cycle,<br>Outputs Open,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>cc</sub> − 0.2V | | l <sub>c</sub> | Total Power Supply Current⁵ | 1.7 | 4.0 | mA | $V_{CC}$ = MAX,<br>50% Duty Cycle, Outputs Open,<br>$f_1$ = 10MHz,<br>$V_{IN} \le 0.2V$ or $V_{IN} \ge V_{CC} - 0.2V$ | | - | | 2.0 | 5.0 | mA | $V_{CC} = MAX$ ,<br>50% Duty Cycle, Outputs Open,<br>$f_1 = 10MHz$ ,<br>and $V_{IN} = V_{CC} - 0.6V$ or $V_{IN} = GND$ | 1746 Tbl 06 #### Notes: - 1. Typical values are at V<sub>cc</sub> = 3.3V, +25°C ambient and maximum loading. - 2. Per TTL driven input ( $V_{N} = V_{CC} 0.6V$ ); all other inputs at $V_{cc}$ or GND. - 3. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. - Values for these conditions are examples of the I<sub>cc</sub> formula. These limits are guaranteed but not tested. 5. $$I_{c} = I_{\text{OUIESCENT}} + I_{\text{INPUTS}} + I_{\text{DYNAMIC}}$$ $I_{c} = I_{cc} + \Delta I_{cc} D_{\text{H}} N_{\text{T}} + I_{ccc} (f_{\text{f}}/2 + f_{\text{t}} N_{\text{t}})$ $I_{cc} = \text{Quiescent Current with CMOS input levels}$ $\Delta I_{cc}$ = Power Supply Current for a TTL High Input $(V_{_{\rm N}}=V_{_{\rm CC}}-0.6\mathrm{V})$ D<sub>H</sub> = Duty Cycle for TTL Inputs High N<sub>T</sub> = Number of TTL Inputs at D<sub>H</sub> I<sub>cco</sub> = Dynamic Current Caused by an Input Transition Pair (HLH or = Clock Frequency for Register Devices (Zero for Non-Register Devices) = Input Frequency N, = Number of Inputs at f, All currents are in milliamps and all frequencies are in megahertz. #### **TRUTH TABLE** | Inp | Output | | |--------------------|--------|------| | Ī <sub>A = B</sub> | A, B | OAzB | | L | A = B* | L | | L | A≠B | Н | | Н | A = B* | Н | | Н | A≠B | Н | H = HIGH Voltage Level L = LOW Voltage Level ${}^{\star}A_0 = B_0, A_1 = B_1, A_2 = B_2, \text{ etc.}$ 1746 Tbl 07 ## **AC CHARACTERISTICS ('FCT3521)** | Symbol | | 'FCT3521C | | | 'FCT3521D | | | | | | | |--------------------------------------|------------------------------------------------------------------------|-----------|------|-------|-----------------|-------|------|-------|-------------|----|---------| | | Parameter | М | MIL. | | COM'L MIL COM'L | | M'L | Units | Fig.<br>No. | | | | | | Min.¹ | Max. | Min.¹ | Max. | Min.1 | Max. | Min.¹ | Max. | | | | t <sub>pLH</sub><br>t <sub>pHL</sub> | Propagation Delay A <sub>N</sub> or B <sub>N</sub> to O <sub>A B</sub> | 1.5 | 5.1 | 1.5 | 4.5 | 1.5 | 4.5 | 1.5 | 3.8 | ns | 1, 2, 3 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>L <sub>A_B</sub> to Q <sub>A_B</sub> | 1.5 | 4.5 | 1.5 | 4.1 | 1.5 | 4.1 | 1.5 | 3.5 | ns | 1,3 | 1746 Tbl 08 #### Notes: - 1. Minimum limits are guaranteed but not tested on Propagation Delays. - 2. AC Characteristics guaranteed with C<sub>L</sub> = 50pF. #### **ORDERING INFORMATION** 1746 03