# PAL10/10012C4A 4 ns ECL Programmable Array Logic ### **General Description** The PAL10/10012C4A is a member of the National Semiconductor ECL PAL® family. The ECL PAL Series-A is characterized by 4 ns maximum propagation delays. The pinout, JEDEC fuse-map format and programming algorithm of these devices are compatible with those of all prior ECL PAL products from National. Series-A ECL PAL devices are manufactured using National Semiconductor's advanced oxide-isolated process with proven titanium-tungsten fuse technology to provide high-speed user-programmable replacements for conventional ECL SSI/MSI logic with significant chip-count reduction. Programmable logic devices provide convenient solutions for a wide variety of application-specific functions, including random logic, custom decoders, state machines, etc. By programming fuse links to configure AND/OR gate connections, the system designer can implement custom logic as convenient sum-of-products Boolean functions. System prototyping and design iterations can be performed quickly using these off-the-shelf products. The PAL10/10012C4A logic array has a total of 12 complementary input pairs, 32 product terms and 4 complementary output functions. Each output function is the OR-sum of 8 product terms. Each product term is satisfied when all array inputs which are connected to it (via intact fuses) are in the desired state. Complementary outputs eliminate the need for external inverters and allow for more convenient output OR-tying. They are also suitable for differential sensing for increased noise immunity. All input pins have on-chip 50 $k\Omega$ pull-down resistors. Programming equipment and software make PAL design development quick and easy. Programming is accomplished using TTL voltage levels and is therefore supported by several conventional TTL PLD programming units. After programming and verifying the logic array, an additional security fuse may be programmed to prevent direct copying of proprietary logic designs. ### **Features** - High speed: t<sub>PD</sub> = 4 ns max - Programmable replacement for ECL logic - Both 10KH and 100K I/O compatible versions - Four output functions with complementary outputs - Reliable titanium-tungsten fuses - Security fuse to prevent direct copying - Programmed on conventional TTL PLD programmers - Fully Supported by PLAN™ Software - Packaging: 24-pin thin DIP (0.300") 24-pin Quad Cerpak ## **Ordering Information** TL/L/9771-1 ### Block Diagram PAL10/10012C4A $V_{EE}=12$ , $V_{CC}=24$ , $V_{CC0}\left(4,\,5,\,7,\,8\right)=6$ , $V_{CC0}\left(17,\,18,\,20,\,21\right)=19$ Pinout applies to 24-pin DIP. 2-211 ### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Temperature Under Bias Storage Temperature Range -55°C to +125°C -65°C to +150°C V<sub>EE</sub> Relative to V<sub>CC</sub> Input Voltage -7V to +0.5V VEE to +0.5V Output Current Lead Temperature (Soldering, 10 seconds) -50 mA 300°C 1000V ESD Tolerance $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1500\Omega$ Test Method: Human Body Model Test Specification: NSC SOP-5-028 ### **Recommended Operating Conditions** | Symbol | Parameter | a | Min | Тур | Max | Units | |--------|------------------------------|-------|-------|------|-------|-------| | VEE | Supply Voltage | 10 KH | -5.48 | -5.2 | -4.94 | V | | | | 100K | -4.73 | -4.5 | -4.27 | · · | | Ŧ | Operating Temperature (Note) | 10 KH | 0 | | +75 | •c | | | | 100K | 0 | | +85 | | ## Electrical Characteristics Over Recommended Operating Conditions Output Load = $50\Omega$ to -2.0V | Symbol | Parameter | Conditions | | TA | Min | Max | Units | |-----------------|---------------------------|-------------------------------------------------|-------|-------------------------|-------------------------|-------------------------|-------| | V <sub>IH</sub> | High Level Input Voltage | Guaranteed Input Voltage<br>High For All Inputs | 10 KH | 0°C<br>+ 25°C<br>+ 75°C | -1170<br>-1130<br>-1070 | -840<br>-810<br>-735 | mV | | | | | 100K | 0°C to +85°C | -1165 | -880 | | | V <sub>IL</sub> | Low Level Input Voltage | Guaranteed Input Voltage<br>Low For All Inputs | 10 KH | 0°C<br>+ 25°C<br>+ 75°C | -1950<br>-1950<br>-1950 | -1480<br>-1480<br>-1450 | m∨ | | | | | 100K | 0°C to +85°C | -1810 | -1475 | | | V <sub>OH</sub> | High Level Output Voltage | $V_{IN} = V_{IH}$ Max. or $V_{IL}$ Min. | 10 KH | 0°C<br>+ 25°C<br>+ 75°C | -1020<br>-980<br>-920 | -840<br>-810<br>-735 | mV | | | | | 100K | 0°C to +85°C | -1025 | -880 | | | V <sub>OL</sub> | Low Level Output Voltage | $V_{IN} = V_{IH}$ Max. or $V_{IL}$ Min. | 10 KH | 0°C<br>+ 25°C<br>+ 75°C | -1950<br>-1950<br>-1950 | -1630<br>-1630<br>-1600 | m∨ | | | | | 100K | 0°C to +85°C | -1810 | - 1620 | | | Ін | High Level Input Current | V <sub>IN</sub> = V <sub>IH</sub> Max. | 10 KH | 0°C<br>+75°C | | 220 | μΑ | | | | | 100K | 0°C to +85°C | | | | | l <sub>IL</sub> | Low Level Input Current | V <sub>IN</sub> = V <sub>IL</sub> Min. | 10 KH | 0°C<br>+75°C | 0.5 | | μΑ | | | | | 100K | 0°C to +85°C | | | | | lee | Supply Current | V <sub>EE</sub> = Min. | 10 KH | 0°C to +75°C | -220 | | mA | | | | All Inputs and Outputs Open | 100K | 0°C to +85°C | | | ''' | Note: Operating temperatures for circuits in Dual-In-Line packages are specified as ambient temperatures (T<sub>A</sub>) with circuits in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Operating temperatures for circuits packaged in Quad Cerpak are specified as case temperatures (T<sub>O</sub>). All specifications apply after thermal equilibrium has been established. Switching Characteristics Over Recommended Operating Conditions, Output load: R<sub>L</sub> = $50\Omega$ to -2.0V, C<sub>L</sub> = 5 pF to GND | Symbol | Parameter | Measured Test Conditions | Min | Max | Units | |----------------|------------------|--------------------------|-----|-----|-------| | tpD | Input to Output | Measured at 50% points | | 4 | ns | | t <sub>r</sub> | Output Rise Time | Measured between | 0.5 | 2.5 | ns | | t <sub>f</sub> | Output Fall Time | 20% and 80% points | 0.5 | 2.5 | ns | TL/L/9771-3 ### **Timing Measurements** ### **Test Load** ## **Connection Diagrams** ### 24-pin Quad Cerpack TL/L/9771-5 ### **Functional Testing** As with all field-programmable devices, the user of the ECL PAL devices provides the final manufacturing step. While National's PAL devices undergo extensive testing when they are manufactured, their logic function can be fully tested only after they have been programmed to the user's pattern. To ensure that the programmed PAL devices will operate properly in your system, National Semiconductor (along with most other manufacturers of PAL devices) strongly recommends that devices be functionally tested before being installed in your system. Even though the number of post-programming functional failures is small, testing the logic function of the PAL devices before they reach system assembly will save board debugging and rework costs. For more information about the functional testing of PAL devices, please refer to National Semiconductor's Application Note #351 and the *Programmable Logic Design Guide*. ### **Design Development Support** A variety of software tools and programming hardware is available to support the development of designs using PAL products. Typical software packages accept Boolean logic equations to define desired functions. Most are available to run on personal computers and generate JEDEC-compatible "fuse maps". The industry-standard JEDEC format ensures that the resulting fuse-map files can be downloaded into a large variety of programming equipment. Many software packages and programming units support a large variety of programmable logic products as well. The PLAN software package from National Semiconductor supports all programmable logic products available from National and is fully JEDEC-compatible. PLAN software also provides automatic device selection based on the designer's Boolean logic equations. A detailed logic diagram showing all JEDEC fuse-map addresses for the PAL10/10012C4A is provided for direct map editing and diagnostic purposes. For a list of current software and programming support tools available for these devices, please contact your local National Semiconductor sales representative or distributor. If detailed specifications of the ECL PAL programming algorithm are needed, please contact the National Semiconductor Programmable Device Support Department.