## 8 K Channel Digital Switch with High Jitter Tolerance, Single Rate (8 or 16 Mbps), and 64 Inputs and 64 Outputs **Data Sheet** December 2003 **Features** Ordering Information - 8,192 channel x 8,192 channel non-blocking unidirectional switching. The Backplane and Local inputs and outputs can be combined to form a non-blocking switching matrix with 64 input streams and 64 output streams - 4,096 channel x 4,096 channel non-blocking Backplane input to Local output stream switch - 4,096 channel x 4,096 channel non-blocking Local input to Backplane output stream switch - 4,096 channel x 4,096 channel non-blocking Backplane input to Backplane output switch - 4,096 channel x 4,096 channel non-blocking Local input to Local output stream switch - Backplane port accepts 32 input and 32 output ST-BUS streams with a fixed data rate of 8.192 Mbps, or 16 input and 16 output ST-BUS streams with a fixed data rate of 16.384 Mbps - Local port accepts 32 input and 32 output ST-BUS streams with a fixed data rate of 8.192 Mbps, or 16 input and 16 output ST-BUS streams with a fixed data rate of 16.384 Mbps - Exceptional input clock jitter tolerance (17 ns) ZL50051GAC 256 ball PBGA ZL50053QCC 256 pin LQFP -40°C to +85°C - Per-stream bit delay for Local and Backplane input streams - Per-stream advancement for Local and Backplane output streams - Constant 2-frame throughput delay for frame integrity - Per-channel high impedance output control for Local and Backplane streams - Per-channel driven-high output control for Local and Backplane streams - Per-channel message mode for Local and Backplane output streams - Connection memory block programming for fast device initialization Figure 1 - ZL50051/3 Functional Block Diagram - Automatic selection between ST-BUS and GCI-Bus operation - · Non-multiplexed Motorola microprocessor interface - Conforms to the mandatory requirements of the IEEE-1149.1 (JTAG) standard - · Memory Built-In-Self-Test (BIST), controlled via microprocessor register - 1.8 V core supply voltage - 3.3 V I/O supply voltage - 5 V tolerant inputs, outputs and I/Os ## **Applications** - Central Office Switches (Class 5) - Media Gateways - Class-Independent Switches - Access Concentrators - Scalable TDM-Based Architectures - Digital Loop Carriers #### **Device Overview** The ZL50051 and ZL50053 are two different packages of the same device. They have the same functionality except that ZL50053 does not have 16.384 MHz output clock and frame pulse (C16o and FP16o) due to package differences. The ZL50051/3 has two data ports, the Backplane and the Local port. The device can operate at two different data rates, 8.192 Mbps or 16.384 Mbps. All 64 input and 64 output streams must operate at the same data rate. The ZL50051/3 contains two data memory blocks (Backplane and Local) to provide the following switching path configurations: - Input-to-Output Unidirectional, supporting 8 K x 8 K switching - Backplane-to-Local Bi-directional, supporting 4 K x 4 K data switching - Local-to-Backplane Bi-directional, supporting 4 K x 4 K data switching - Backplane-to-Backplane Bi-directional, supporting 4 K x 4 K data switching - Local-to-Local Bi-directional, supporting 4 K x 4 K data switching The device contains two connection memory blocks, one for the Backplane output and one for the Local output. Data to be output on the serial streams may come from either of the data memories (Connection Mode) or directly from the connection memory contents (Message Mode). In Connection Mode, the contents of the connection memory define, for each output stream and channel, the source stream and channel, (stored in data memory), to be switched. In Message Mode, microprocessor data can be written to the connection memory for broadcast on the output streams on a per channel basis. This feature is useful for transferring control and status information to external circuits or other ST-BUS devices. The device uses a master frame pulse $(\overline{\text{FP8i}})$ and master clock $(\overline{\text{C8i}})$ to define the input frame boundary and timing for both the Backplane port and the Local port. The device will automatically detect whether an ST-BUS or a GCI-Bus style frame pulse is being used. There is a two-frame delay from the time $\overline{\text{RESET}}$ is de-asserted to the establishment of full switch functionality. During this period, the input frame pulse format is determined before switching begins. The device provides $\overline{\text{FP8o}}$ , $\overline{\text{FP16o}}$ , $\overline{\text{C8o}}$ and $\overline{\text{C16o}}$ outputs to support external devices connected to the outputs of the Backplane and Local ports. A non-multiplexed Motorola microprocessor port allows programming of the various device operation modes and switching configurations. The microprocessor port provides access for Register read/write, Connection Memory read/write and Data Memory read-only operations. The port has a 15-bit address bus, 16-bit data bus and four control signals. The microprocessor may monitor channel data in the Backplane and Local data memories. The mandatory requirements of the IEEE-1149.1 (JTAG) standard are fully supported via a dedicated test port. The ZL50051 and ZL50053 are each available in one package: - ZL50051: a 17 mm x 17 mm body, 1 mm ball-pitch, 256-PBGA - ZL50053: a 28 mm x 28 mm body, 0.40 mm pin-pitch, 256-LQFP ## **Table of Contents** | 1.0 Unidirectional and Bi-directional Switching Applications | | |--------------------------------------------------------------------------------|----| | 1.1 Flexible Configuration | | | 1.1.1 Non-Blocking Unidirectional Configuration (Typical System Configuration) | | | 1.1.2 Non-Blocking Bi-directional Configuration | 18 | | 1.1.3 Blocking Bi-directional Configuration | 18 | | 2.0 Functional Description | 19 | | 2.1 Switching Configuration | 19 | | 2.1.1 Unidirectional Switch | | | 2.1.2 Backplane-to-Local Path | 19 | | 2.1.3 Local-to-Backplane Path | | | 2.1.4 Backplane-to-Backplane Path | 19 | | 2.1.5 Local-to-Local Path | | | 2.1.6 Port Data Rate Modes and Selection | 19 | | 2.1.6.1 Local Output Port | 20 | | 2.1.6.2 Backplane Output Port | 20 | | 2.2 Frame Pulse Input and Master Input Clock Timing | 20 | | 2.3 Input Frame Pulse and Generated Frame Pulse Alignment | 21 | | 2.4 Jitter Tolerance Improvement Circuit - Frame Boundary Discriminator | 22 | | 2.5 Input Clock Jitter Tolerance | 22 | | 3.0 Input and Output Offset Programming | 22 | | 3.1 Input Offsets | 22 | | 3.1.1 Input Bit Delay Programming (Backplane and Local Input Streams) | 23 | | 3.2 Output Advancement Programming (Backplane and Local Output Streams) | 24 | | 4.0 Port High Impedance Control | 25 | | 5.0 Data Delay Through the Switching Paths | 26 | | 6.0 Microprocessor Port | | | 7.0 Device Power-Up, Initialization and Reset | | | 7.1 Power-Up Sequence | | | 7.2 Initialization | | | 7.3 Reset | | | 8.0 Connection Memory | | | 8.1 Local Connection Memory | | | 8.2 Backplane Connection Memory | | | 8.3 Connection Memory Block Programming | | | 8.3.1 Memory Block Programming Procedure: | | | 9.0 Memory Built-In-Self-Test (BIST) Mode | | | | | | 10.0 JTAG Port | | | 10.2 TAP Registers | | | 10.2.1 Test Instruction Register | | | 10.2.2 Test Data Registers | | | 10.2.2.3 The Device Identification Register | | | 10.3 Boundary Scan Description Language (BSDL) File | | | 11.0 Memory Address Mappings | | | 11.1 Local Data Memory Bit Definition | | | 11.2 Backplane Data Memory Bit Definition | | | 11.3 Local Connection Memory Bit Definition | | | 11.4 Backplane Connection Memory Bit Definition | | | 12.0 Internal Register Mappings | | | | | | 13.0 Detailed Register Descriptions | 36 | ## **Table of Contents** | 13.1 Control Register (CR) | | |--------------------------------------------------------------|----| | 13.2 Block Programming Register (BPR) | 40 | | 13.3 Local Input Bit Delay Registers (LIDR0 to LIDR31) | | | 13.3.1 Local Input Delay Bits 4-0 (LID[4:0]) | | | 13.4 Backplane Input Bit Delay Registers (BIDR0 to BIDR31) | | | 13.4.1 Backplane Input Delay Bits 4-0 (BID[4:0]) | | | 13.5 Local Output Advancement Registers (LOAR0 to LOAR31) | 45 | | 13.5.1 Local Output Advancement Bits 1-0 (LOA1-LOA0) | 45 | | 13.6 Backplane Output Advancement Registers (BOAR0 - BOAR31) | 46 | | 13.6.1 Backplane Output Advancement Bits 1-0 (BOA1-BOA0) | | | 13.7 Memory BIST Register | | | 13.8 Bit Rate Register | | | 13.9 Device Identification Register | 49 | | 14.0 DC Electrical Characteristics | 50 | | 15.0 AC Electrical Characteristics | 52 | # **List of Figures** | Figure 1 - ZL50051/3 Functional Block Diagram | ١ | |-------------------------------------------------------------------------------------------------------------|---| | Figure 2 - ZL50053 LQFP Connections (256 LQFP, 28 mm x 28 mm) Pin Diagram | | | (as viewed through top of package) | 3 | | Figure 3 - ZL50051 PBGA Connections (256 PBGA, 17 mm x 17 mm) Pin Diagram | | | (as viewed through top of package) | | | Figure 4 - 8,192 x 8,192 Channels (8 Mbps), Unidirectional Switching | 7 | | Figure 5 - 4,096 x 4,096 Channels (8 Mbps), Bi-directional Switching | | | Figure 6 - 6,144 x 2,048 Channels (8 Mbps) Blocking Bi-directional Configuration | 3 | | Figure 7 - ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates | 1 | | Figure 8 - Input and Output Frame Pulse Alignment for Different Data Rates | 1 | | Figure 9 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 16 Mbps | 3 | | Figure 10 - Backplane and Local Input Bit Delay or Sampling Point Selection Timing Diagram for Data Rate of | | | 8 Mbps | 4 | | Figure 11 - Local and Backplane Output Advancement Timing Diagram for Data Rate of 16 Mbps | | | Figure 12 - Data Throughput Delay with Input Ch0 Switched to Output Ch027 | 7 | | Figure 13 - Data Throughput Delay with Input Ch0 Switched to Output Ch1327 | 7 | | Figure 14 - Data Throughput Delay with Input Ch13 Switched to Output Ch0 | 7 | | Figure 15 - Hardware RESET De-assertion | 9 | | Figure 16 - Frame Boundary Conditions, ST-BUS Operation | 3 | | Figure 17 - Frame Boundary Conditions, GCI-Bus Operation | 9 | | Figure 18 - Input and Output Clock Timing Diagram for ST-BUS | 4 | | Figure 19 - Input and Output Clock Timing Diagram for GCI-Bus | 5 | | Figure 20 - ST-BUS Local/Backplane Data Timing Diagram (8 Mbps) | 3 | | Figure 21 - ST-BUS Local/Backplane Data Timing Diagram (16 Mbps) | 7 | | Figure 22 - GCI-Bus Local/Backplane Data Timing Diagram (8 Mbps) | 3 | | Figure 23 - GCI-Bus Local/Backplane Data Timing Diagram (16 Mbps) | 9 | | Figure 24 - Serial Output and External Control | ) | | Figure 25 - Output Driver Enable (ODE) | ) | | Figure 26 - Motorola Non-Multiplexed Bus Timing | 3 | | Figure 27 - JTAG Test Port Timing Diagram | 4 | ## **List of Tables** | Table 1 - Local and Backplane Output Enable Control Priority | 25 | |---------------------------------------------------------------------------|----| | Table 2 - Variable Range for Input Streams | | | Table 3 - Variable Range for Output Streams | 26 | | Table 5 - Local Connection Memory in Block Programming Mode | 30 | | Table 6 - Backplane Connection Memory in Block Programming Mode | 30 | | Table 4 - Local and Backplane Connection Memory Configuration | 30 | | Table 7 - Address Map for Data and Connection Memory Locations (A14 = 1) | 32 | | Table 8 - Local Data Memory (LDM) Bits | 33 | | Table 9 - Backplane Data Memory (BDM) Bits | 33 | | Table 10 - LCM Bits for Source-to-Local Switching | 34 | | Table 11 - BCM Bits for Source-to-Backplane Switching | 34 | | Table 12 - Address Map for Registers (A14 = 0) | 35 | | Table 13 - Control Register Bits | 36 | | Table 14 - Block Programming Register Bits | 40 | | Table 15 - Local Input Bit Delay Register (LIDRn) Bits | 41 | | Table 16 - Local Input Bit Delay and Sampling Point Programming Table | 42 | | Table 17 - Backplane Input Bit Delay Register (BIDRn) Bits | 43 | | Table 18 - Backplane Input Bit Delay and Sampling Point Programming Table | 44 | | Table 19 - Local Output Advancement Register (LOAR) Bits | 45 | | Table 20 - Local Output Advancement (LOAR) Programming Table | 45 | | Table 21 - Backplane Output Advancement Register (BOAR) Bits | 46 | | Table 22 - Backplane Output Advancement (BOAR) Programming Table | 46 | | Table 23 - Memory BIST Register (MBISTR) Bits | 47 | | Table 24 - Bit Rate Register (BRR) Bits | 48 | | Table 25 Device Identification Register (DIP) Pits | 40 | Figure 2 - ZL50053 LQFP Connections (256 LQFP, 28 mm x 28 mm) Pin Diagram (as viewed through top of package) Pinout Diagram: (as viewed through top of package) A1 corner identified by metallized marking | \ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |---|--------|--------|--------|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------| | Α | A0 | A1 | A2 | А3 | A4 | DS | R/W | CS | IC_<br>OPEN | В | BSTo0 | BSTo1 | BSTo2 | BSTo3 | A5 | A6 | A7 | A8 | A9 | ODE | RESET | TMS | LSTo0 | LSTo1 | LSTo2 | LSTo3 | | С | BSTo4 | BSTo5 | BSTo6 | BSTo7 | A10 | A11 | A12 | A13 | A14 | DTA | TDi | TDo | LSTo4 | LSTo5 | LSTo6 | LSTo7 | | D | BSTo8 | BSTo9 | BSTo10 | BSTo11 | BORS | IC_GND | IC_GND | IC_GND | IC_GND | TCK | TRST | LORS | LSTo8 | LSTo9 | LSTo10 | LSTo11 | | E | BSTo12 | BSTo13 | BSTo14 | BSTo15 | VDD_IO | VDD_IO | VDD_<br>CORE | VDD_<br>CORE | VDD_<br>CORE | VDD_<br>CORE | VDD_IO | VDD_IO | LSTo12 | LSTo13 | LSTo14 | LSTo15 | | F | BSTo16 | BSTo17 | BSTo18 | BSTo19 | VDD_IO | VDD_<br>CORE | GND | GND | GND | GND | VDD_<br>CORE | VDD_IO | LSTo16 | LSTo17 | LSTo18 | LSTo19 | | G | BSTo20 | BSTo21 | BSTo22 | BSTo23 | VDD_IO | GND | GND | GND | GND | GND | GND | VDD_IO | LSTo20 | LSTo21 | LSTo22 | LSTo23 | | Н | BSTo24 | BSTo25 | BSTo26 | BSTo27 | VDD_IO | GND | GND | GND | GND | GND | GND | VDD_IO | LSTo24 | LST25 | LSTo26 | LSTo27 | | J | BSTo28 | BSTo29 | BSTo30 | BSTo31 | VDD_<br>CORE | GND | GND | GND | GND | GND | GND | VDD_<br>CORE | LSTo28 | LSTo29 | LSTo30 | LSTo31 | | K | BSTi0 | BSTi1 | BSTi2 | BSTi3 | VDD_<br>CORE | GND | GND | GND | GND | GND | GND | VDD_<br>CORE | LSTi0 | LSTi1 | LSTi2 | LSTi3 | | L | BSTi4 | BSTi5 | BSTi6 | BSTi7 | VDD_IO | VDD_<br>CORE | VDD_<br>CORE | GND | GND | VDD_<br>CORE | VDD_<br>CORE | VDD_IO | LSTi4 | LSTi5 | LSTi6 | LSTi7 | | М | BSTi8 | BSTi9 | BSTi10 | BSTi11 | VDD_IO | D3 | D2 | D1 | D0 | VDD_<br>PLL | NC | VDD_IO | LSTi8 | LSTi9 | LSTi10 | LSTi11 | | N | BSTi12 | BSTi13 | BSTi14 | BSTi15 | BSTi16 | D7 | D6 | D5 | D4 | IC_<br>OPEN | IC_<br>OPEN | LSTi12 | LSTi13 | LSTi14 | LSTi15 | LSTi16 | | Р | BSTi17 | BSTi18 | BSTi19 | BSTi20 | BSTi21 | D11 | D10 | D9 | D8 | C160 | FP160 | LSTi17 | LSTi18 | LSTi19 | LSTi20 | LSTi21 | | R | BSTi22 | BSTi23 | BSTi24 | BSTi25 | BSTi26 | D15 | D14 | D13 | D12 | FP80 | FP8i | LSTi22 | LSTi23 | LSTi24 | LSTi25 | LSTi26 | | Т | BSTi27 | BSTi28 | BSTi29 | BSTi30 | BSTi31 | IC_GND | IC_GND | IC_GND | IC_GND | C8i | C80 | LSTi27 | LSTi28 | LSTi29 | LSTi30 | LSTi31 | Figure 3 - ZL50051 PBGA Connections (256 PBGA, 17 mm x 17 mm) Pin Diagram (as viewed through top of package) ## **Pin Description** | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | | | | | | | |---------------|--------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Device Timing | | | | | | | | | | | C8i | 37 | T10 | Master Clock (5 V Tolerant Schmitt-Triggered Input) This pin accepts an 8.192 MHz clock. The internal frame boundary is aligned with the clock falling or rising edge, as controlled by the C8IPOL bit in the Control Register. Input data on both the Backplane and Local sides (BSTi0-31 and LSTi0-31) must be aligned to this clock and the accompanying input frame pulse, FP8i. | | | | | | | | FP8i | 43 | R11 | Frame Pulse Input (5 V Tolerant Schmitt-Triggered Input) When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin accepts a 122 ns-wide frame pulse. When the FPW bit is HIGH, this pin accepts a 244 ns-wide frame pulse. The device will automatically detect whether an ST-BUS or GCI-Bus style frame pulse is applied. Input data on both the Backplane and Local sides (BSTi0-31 and LSTi0-31) must be aligned to this frame pulse and the accompanying input clock, C8i. | | | | | | | | C8o | 41 | T11 | C8o Output Clock (5 V Tolerant Three-state Output) This pin outputs an 8.192 MHz clock generated within the device. The clock falling edge or rising edge is aligned with the output frame boundary presented on FP8o; this edge polarity alignment is controlled by the COPOL bit of the Control Register. Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this clock and the accompanying output frame pulse, FP8o. | | | | | | | | FP8o | 42 | R10 | Frame Pulse Output (5 V Tolerant Three-state Output) When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin outputs a 122 ns-wide frame pulse. When the FPW bit is HIGH, this pin outputs a 244 ns-wide frame pulse. The frame pulse, running at 8 kHz rate, will have the same format (ST-BUS or GCI-Bus) as the input frame pulse (FP8i). Output data on both the Backplane and Local sides (BST00-31 and LST00-31) will be aligned to this frame pulse and the accompanying output clock, C8o. | | | | | | | | C16o | NA | P10 | C16o Output Clock (5 V Tolerant Three-state Output) This pin outputs a 16.384 MHz clock generated within the device. The clock falling edge or rising edge is aligned with the output frame boundary presented on FP16o; this edge polarity alignment is controlled by the COPOL bit of the Control Register. Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this clock and the accompanying output frame pulse, FP16o. | | | | | | | | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | |-------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FP160 | NA | P11 | Frame Pulse Output (5 V Tolerant Three-state Output) When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin outputs a 61 ns-wide frame pulse. When the FPW bit is HIGH, this pin outputs a 122 ns-wide frame pulse. The frame pulse, running at 8 kHz rate, will have the same format (ST-BUS or GCI-Bus) as the input frame pulse (FP8i). Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this frame pulse and the accompanying output clock, C16o. | | Backplane a | nd Local Inputs | | | | BSTi0-15 | 228, 229,<br>230, 231,<br>232, 233,<br>234, 235,<br>236, 238,<br>237, 240,<br>239, 242,<br>241, 244 | K1, K2, K3,<br>K4, L1, L2,<br>L3, L4, M1,<br>M2, M3, M4,<br>N1, N2, N3,<br>N4 | Backplane Serial Input Streams 0 to 15 (5 V Tolerant Inputs with Internal Pull-downs) These pins accept serial TDM data streams at a data rate of: 16.384 Mbps (with 256 channels per stream), or 8.192 Mbps (with 128 channels per stream). | | BSTi16-31 | 248, 250,<br>249, 252,<br>251, 254,<br>253, 255, | N5, P1, P2,<br>P3, P4, P5,<br>R1, R2, R3,<br>R4, R5, T1, | Backplane Serial Input Streams 16 to 31 (5 V Tolerant Inputs with Internal Pull-downs) These pins accept serial TDM data streams at a data rate of: 8.192 Mbps (with 128 channels per stream). | | | 256, 1, 2, 3,<br>4, 6, 5, 8 | T2, T3, T4, T5 | When the device operates at 16.384 Mbps, these pins are unused and should be externally connected to a defined logic level. | | LSTi0-15 | 83, 81, 82,<br>79, 80, 77,<br>78, 75, 76,<br>73, 74, 71,<br>72, 66, 65, 64 | K13, K14,<br>K15, K16,<br>L13, L14,<br>L15, L16,<br>M13, M14,<br>M15, M16,<br>N12, N13,<br>N14, N15 | Local Serial Input Streams 0 to 15 (5 V Tolerant Inputs with Internal Pull-downs) These pins accept serial TDM data streams at a data rate of: 16.384 Mbps (with 256 channels per stream), or 8.192 Mbps (with 128 channels per stream). | | LSTi16-31 | 63, 62, 61,<br>59, 60, 57,<br>58, 55, 56,<br>53, 54, 51,<br>52, 46, 45, 44 | N16, P12,<br>P13, P14,<br>P15, P16,<br>R12, R13,<br>R14, R15,<br>R16, T12,<br>T13, T14,<br>T15, T16 | Local Serial Input Streams 16 to 31 (5 V Tolerant Inputs with Internal Pull-downs) These pins accept serial TDM data streams at a data rate of: 8.192 Mbps (with 128 channels per stream). When the device operates at 16.384 Mbps, these pins are unused and should be externally connected to a defined logic level. | | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | |-------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Backplane a | nd Local Output | s and Control | | | ODE | 149 | B10 | Output Drive Enable (5 V Tolerant Input with Internal Pull-up) An asynchronous input providing Output Enable control to the BSTo0-31 and LSTo0-31 outputs. | | | | | When LOW, the BSTo0-31 and LSTo0-31 outputs are driven HIGH or high impedance (dependent on the <b>BORS</b> and <b>LORS</b> pin settings respectively). | | | | | When HIGH, the outputs BSTo0-31 and LSTo0-31 are enabled. | | BORS | 223 | D5 | Backplane Output Reset State (5 V Tolerant Input with Internal Pull-down) When this input is LOW, the device will initialize with the BSTo0-31 outputs driven high. Following initialization, the Backplane stream outputs are always active. | | | | | When this input is HIGH, the device will initialize with the BSTo0-31 outputs at high impedance. Following initialization, the Backplane stream outputs may be set active or high impedance using the <b>ODE</b> pin or on a per-channel basis with the <b>BE</b> bit in the Backplane Connection Memory. | | BSTo0-15 | 182, 181,<br>184, 183,<br>186, 185,<br>188, 187,<br>191, 192,<br>193, 194,<br>195, 197,<br>196, 199 | B1, B2, B3,<br>B4, C1, C2,<br>C3, C4, D1,<br>D2, D3, D4,<br>E1, E2, E3,<br>E4 | Backplane Serial Output Streams 0 to 15 (5 V Tolerant, Three-state Outputs with Slew-Rate Control) These pins output serial TDM data streams at a data rate of: 16.384 Mbps (with 256 channels per stream), or 8.192 Mbps (with 128 channels per stream). Refer to the descriptions of the BORS and ODE pins for control of the output HIGH or high impedance state. | | BSTo16-31 | 203, 205,<br>204, 207,<br>206, 209,<br>208, 210,<br>215, 216,<br>217, 218,<br>219, 220,<br>221, 222 | F1, F2, F3,<br>F4, G1, G2,<br>G3, G4, H1,<br>H2, H3, H4,<br>J1, J2, J3, J4 | Backplane Serial Output Streams 16 to 31 (5 V Tolerant, Three-state Outputs with Slew-Rate Control) These pins output serial TDM data streams at a data rate of: 8.192 Mbps (with 128 channels per stream). When the device operates at 16.384 Mbps, these pins are unused, and therefore, the value output on these pins (either driven-HIGH or high impedance) is dependent on the configuration of the BORS pin. Refer to the descriptions of the BORS and ODE pins for control of the output HIGH or high impedance state. | | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | |-------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LORS | 84 | D12 | Local Output Reset State (5 V Tolerant Input with Internal Pull-down) When this input is LOW, the device will initialize with the LSTo0-31 outputs driven high. Following initialization, the Local stream outputs are always active. When this input is HIGH, the device will initialize with the LSTo0-31 outputs at high impedance. Following initialization, | | | | | the Local stream outputs may be set active or high impedance using the <b>ODE</b> pin or on a per-channel basis with the <b>LE</b> bit in the Local Connection Memory. | | LSTo0-15 | 130, 129,<br>128, 127,<br>126, 125,<br>121, 118, 119,<br>116, 117, 114,<br>115, 113, 108,<br>107 | B13, B14,<br>B15, B16,<br>C13, C14,<br>C15, C16,<br>D13, D14,<br>D15, D16,<br>E13, E14,<br>E15, E16 | Local Serial Output Streams 0 to 15 (5 V Tolerant Three-state Outputs with Slew-Rate Control) These pins output serial TDM data streams at a data rate of: 16.384 Mbps (with 256 channels per stream), or 8.192 Mbps (with 128 channels per stream). Refer to the descriptions of the LORS and ODE pins for control of the output HIGH or high impedance state. | | LSTo16-31 | 106, 105,<br>104, 103,<br>102, 101, 98,<br>97, 96, 95,<br>94, 93, 92,<br>91, 86, 85 | F13, F14,<br>F15, F16,<br>G13, G14,<br>G15, G16,<br>H13, H14,<br>H15, H16,<br>J13, J14, J15,<br>J16 | Local Serial Output Streams 16 to 31 (5 V Tolerant Three-state Outputs with Slew-Rate Control) These pins output serial TDM data streams at a data rate of: 8.192 Mbps (with 128 channels per stream). When the device operates at 16.384 Mbps, these pins are unused, and therefore, the value output on these pins (either driven-HIGH or high impedance) is dependent on the configuration of the LORS pin. Refer to the descriptions of the LORS and ODE pins for control of the autput LIGH or high impedance state. | | Microproces | sor Port Signals | <b>.</b> | control of the output HIGH or high impedance state. | | A0 - A14 | 179, 180,<br>177, 178,<br>172, 171,<br>170, 169,<br>168, 167,<br>166, 165,<br>164, 163, 162 | A1, A2, A3,<br>A4, A5, B5,<br>B6, B7, B8,<br>B9, C5, C6,<br>C7, C8, C9 | Address 0 - 14 (5 V Tolerant Inputs) These pins form the 15-bit address bus to the internal memories and registers. A0 = LSB | | D0 - D15 | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 19,<br>18, 17, 15,<br>16, 13, 14, 11 | M9, M8, M7,<br>M6, N9, N8,<br>N7, N6, P9,<br>P8, P7, P6,<br>R9, R8, R7,<br>R6 | Data Bus 0 - 15 (5 V Tolerant Inputs/Outputs with Slew-Rate Control) These pins form the 16-bit data bus of the microprocessor port. D0 = LSB | | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | |-------------|--------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | 151 | A8 | Chip Select (5 V Tolerant Input) Active LOW input used by the microprocessor to enable the microprocessor port access. Note that a minimum of 30 ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | DS | 157 | A6 | Data Strobe (5 V Tolerant Input) This active LOW input works in conjunction with CS to enable the microprocessor port read and write operations. Note that a minimum of 30 ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | R/W | 152 | A7 | Read/Write (5 V Tolerant Input) This input controls the direction of the data bus lines (D0-D15) during a microprocessor access. | | DTA | 150 | C10 | Data Transfer Acknowledgment (5 V Tolerant Three-state Output) This active LOW output indicates that a data bus transfer is complete. A pull-up resistor is required to hold a HIGH level. Note that a minimum of 30 ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | RESET | 148 | B11 | Device Reset (5 V Tolerant Input with Internal Pull-up) This input (active LOW) asynchronously applies reset and synchronously releases reset to the device. In the reset state, the outputs LSTo0-31 and BSTo0-31 are set to a HIGH or high impedance state, depending on the state of the LORS and BORS external control pins, respectively. The assertion of this pin also clears the device registers and internal counters. Refer to Section 7.3 on page 28 for the timing requirements regarding this reset signal. | | JTAG Contro | ol Signals | | | | TCK | 143 | D10 | Test Clock (5 V Tolerant Input) Provides the clock to the JTAG test logic. | | TMS | 147 | B12 | Test Mode Select (5 V Tolerant Input with Internal Pull-up) JTAG signal that controls the state transitions of the TAP controller. | | TDi | 145 | C11 | Test Serial Data In (5 V Tolerant Input with Internal Pull-up) JTAG serial test instructions and data are shifted in on this pin. | | TDo | 146 | C12 | Test Serial Data Out (5 V Tolerant Three-state Output) JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in a high impedance state when JTAG is not enabled. | | | T | Т | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | | TRST | 144 | D11 | Test Reset (5 V Tolerant Input with Internal Pull-up) Asynchronously initializes the JTAG TAP controller to the Test-Logic-Reset state. This pin must be pulsed LOW during power-up for JTAG testing. This pin must be held LOW for normal functional operation of the device. | | Power and G | Fround Pins | | | | V <sub>DD_IO</sub> | 7, 20, 34, 48,<br>67, 87, 99,<br>109, 120,<br>134, 153,<br>173, 189,<br>198, 211,<br>224, 243 | E5, E6, E11,<br>E12, F5, F12,<br>G5, G12, H5,<br>H12, L5, L12,<br>M5, M12 | Power Supply for Periphery Circuits: +3.3 V | | V <sub>DD_CORE</sub> | 12, 23, 36,<br>49, 69, 90,<br>112, 124,<br>135, 156,<br>176, 202,<br>214, 227, 247 | E7, E8, E9,<br>E10, F6, F11,<br>J5, J12, K5,<br>K12, L6, L7,<br>L10, L11 | Power Supply for Core Circuits: +1.8 V | | V <sub>DD_PLL</sub> | 39 | M10 | Power Supply for Analog PLL: +1.8 V | | V <sub>SS</sub> (GND) | 9, 10, 21, 22,<br>35, 38, 40,<br>47, 50, 68,<br>70, 88, 89,<br>100, 110, 111,<br>122, 123,<br>133, 136,<br>154, 155,<br>174, 175,<br>190, 200,<br>201, 212,<br>213, 225,<br>226, 245, 246 | F7, F8, F9,<br>F10, G6, G7,<br>G8, G9, G10,<br>G11, H6, H7,<br>H8, H9, H10,<br>H11, J6, J7,<br>J8, J9, J10,<br>J11, K6, K7,<br>K8, K9, K10,<br>K11, L8, L9 | Ground | | Pin Name | ZL50053<br>Package<br>Coordinates<br>(256 pin<br>LQFP) | ZL50051<br>Package<br>Coordinates<br>(256 ball<br>PBGA) | Description | |-------------|--------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------| | Unused Pins | 3 | | | | NC | | M11 | No Connects These pins are not used and can be tied HIGH, LOW, or left unconnected. | | IC_OPEN | 131, 132,<br>137, 138,<br>139, 140,<br>141, 142 | A9, A10, A11,<br>A12, A13,<br>A14, A15,<br>A16, N10,<br>N11 | Internal Connections - OPEN These pins must be left unconnected. | | IC_GND | 32, 33, 158,<br>159, 160, 161 | D6, D7, D8,<br>D9, T6, T7,<br>T8, T9 | Internal Connections - GND These pins must be tied LOW. | ## 1.0 Unidirectional and Bi-directional Switching Applications The ZL50051/3 has a maximum capacity of 8,192 input channels and 8,192 output channels. This can be calculated from the two modes of operation: - 1. 64 input streams (32 Backplane, 32 Local) at 8.192 Mbps (128 channels per stream), and 64 output streams (32 Backplane, 32 Local) at 8.192 Mbps (128 channels per stream) - 2. 32 input streams (32 Backplane, 32 Local) at 16.384 Mbps (256 channels per stream), and 32 output streams (32 Backplane, 32 Local) at 16.384 Mbps (256 channels per stream) A typical mode of operation is to separate the input and output streams to form a unidirectional switch, as shown in Figure 4 below. Figure 4 - 8,192 x 8,192 Channels (8 Mbps), Unidirectional Switching In this system, the Backplane and Local input streams are combined, and the Backplane and Local output streams are combined, so that the switch appears as a 64 input stream by 64 output stream switch. This gives the maximum 8,192 x 8,192 channel capacity. Often a system design needs to differentiate between a Backplane and a Local side, or it needs to put the switch in a bi-directional configuration. In this case, the ZL50051/3 can be used as shown in Figure 5 to give 4,096 x 4,096 channel bi-directional capacity. Figure 5 - 4,096 x 4,096 Channels (8 Mbps), Bi-directional Switching In this system setup, the chip has a capacity of 4,096 input channels and 4,096 output channels on the Backplane side, as well as 4,096 input channels and 4,096 output channels on the Local side. Note that some or all of the output channels on one side can come from the other side, e.g., Backplane input to Local output switching. ### 1.1 Flexible Configuration The ZL50051/3 can be configured as a 8 K by 8 K non-blocking unidirectional digital switch, a 4 K by 4 K non-blocking bi-directional digital switch, or as a blocking switch with various switching capacities. ## 1.1.1 Non-Blocking Unidirectional Configuration (Typical System Configuration) Because the input and output drivers are synchronous, the user can combine input Backplane streams and input Local streams as well as output Backplane streams and output Local streams to increase the total number of input and output streams of the switch in a unidirectional configuration, as shown in Figure 4. 8,192 channel x 8,192 channel non-blocking switching from input to output streams ## 1.1.2 Non-Blocking Bi-directional Configuration Another typical application is to configure the ZL50051/3 as a non-blocking 4 K by 4 K bi-directional switch, as shown in Figure 5: - 4,096 channel x 4,096 channel non-blocking switching from Backplane input to Local output streams - 4,096 channel x 4,096 channel non-blocking switching from Local input to Backplane output streams - 4,096 channel x 4,096 channel non-blocking switching from Backplane input to Backplane output streams - 4,096 channel x 4,096 channel non-blocking switching from Local input to Local output streams ### 1.1.3 Blocking Bi-directional Configuration The ZL50051/3 can be configured as a blocking bi-directional switch if it is an application requirement. For example, it can be configured as a 6 K by 2 K bi-directional blocking switch, as shown in Figure 6: - 6,144 channel x 2,048 channel blocking switching from Backplane input to Local output streams - 2,048 channel x 6,144 channel blocking switching from Local input to Backplane output streams - 6,144 channel x 6,144 channel non-blocking switching from Backplane input to Backplane output streams - 2,048 channel x 2,048 channel non-blocking switching from Local input to Local output streams Figure 6 - 6,144 x 2,048 Channels (8 Mbps) Blocking Bi-directional Configuration ## 2.0 Functional Description ### 2.1 Switching Configuration The device supports five switching configurations: - 1. Unidirectional sSwitch - 2. Backplane-to-Local - 3. Local-to-Backplane - 4. Backplane-to-Backplane - 5. Local-to-Local The following sections describe the switching paths in detail. Configurations (2) - (5) enable a non-blocking bi-directional switch with 4,096 Backplane input/output channels and 4,096 Local input/output channels. The switching paths of configurations (2) to (5) may be operated simultaneously. #### 2.1.1 Unidirectional Switch The device can be configured as a 8,192 x 8,192 unidirectional switch by grouping together all input streams and all output streams. All streams can be operated at a data rate of 16.384 Mbps or 8.192 Mbps. #### 2.1.2 Backplane-to-Local Path The device can provide data switching between the Backplane input port and the Local output port. The Local Connection Memory determines the switching configurations. #### 2.1.3 Local-to-Backplane Path The device can provide data switching between the Local input port and the Backplane output port. The Backplane Connection Memory determines the switching configurations. #### 2.1.4 Backplane-to-Backplane Path The device can provide data switching between the Backplane input and output ports. The Backplane Connection Memory determines the switching configurations. #### 2.1.5 Local-to-Local Path The device can provide data switching between the Local input and output ports. The Local Connection Memory determines the switching configurations. #### 2.1.6 Port Data Rate Modes and Selection The Local port has 32 input (LSTi0-31) and 32 output (LSTo0-31) data streams. Similarly, the Backplane port has 32 input (BSTi0-31) and 32 output (BSTo0-31) data streams. The bit rate of all these streams is selected by writing to the Bit Rate Registers, BRR (see Table 24). All the streams operate at the same bit rate at a time. The device can operate at 8.192 or 16.384 Mbps. The default operation mode is 8.192 Mbps, in which all the input (LSTi0-31, BSTi0-31) and output (LSTo0-31, BSTo0-31) streams are available. In 16.384 Mbps mode, only half of the streams are available. LSTi16-31, BSTi16-31, LSTo16-31, and BSTo16-31 are not used. The timing of the input and output clocks and frame pulses is shown in Figure 8, "Input and Output Frame Pulse Alignment for Different Data Rates" on page 21. The input traffic are aligned based on the FP8i and C8i input timing signals, while the output traffic are aligned based on the FP8o and C8o output timing signals. ### 2.1.6.1 Local Output Port Operation of stream data in Connection Mode or Message Mode is determined by the state of the LMM bit of the Local Connection Memory. The channel high impedance state is controlled by the LE bit of the Local Connection Memory. The data source (e.g., from the Local or Backplane Data Memory) is determined by the LSRC bit of the Local Connection Memory. Refer to Section 8.1, "Local Connection Memory", and Section 11.3, "Local Connection Memory Bit Definition" for more details. ### 2.1.6.2 Backplane Output Port Operation of stream data in Connection Mode or Message Mode is determined by the state of the BMM bit of the Backplane Connection Memory and the channel high impedance state is controlled by the BE bit of the Backplane Connection Memory. The data source (e.g., from the Local or Backplane Data Memory) is determined by the BSRC bit of the Backplane Connection Memory. Refer to Section 8.2, "Backplane Connection Memory" and Section 11.4, "Backplane Connection Memory Bit Definition" for more details. ## 2.2 Frame Pulse Input and Master Input Clock Timing The input frame pulse (FP8i) is an 8 kHz input signal active for 122 ns or 244 ns at the frame boundary. The FPW bit in the Control Register must be set according to the applied pulse width. See Pin Description and Table 13, "Control Register Bits" on page 36 for details. The active state and timing of FP8i can conform either to the ST-BUS or to the GCI-Bus as shown in Figure 7, "ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates". The ZL50051/3 device will automatically detect whether an ST-BUS or a GCI-Bus style frame pulse is being used for the master frame pulse (FP8i). The output frame pulses (FP8o and FP16o) are always of the same style (ST-BUS or GCI-Bus) as the input frame pulse. The active edge of the input clock (C8i) shall be selected by the state of the Control Register bit C8IPOL. Note that the active edge of ST-BUS is falling edge, which is the default mode of the device, while GCI-Bus uses rising edge as the active edge. Although GCI frame pulse will be automatically detected, to fully conform to GCI-Bus operation, the device should be set to use $\overline{C8i}$ rising edge as the active edge (by setting bit C8IPOL HIGH) when GCI-Bus is used. For the purposes of describing the device operation, the remaining part of this document assumes the ST-BUS frame pulse format with a single width frame pulse of 122 ns and a falling active clock-edge, unless explicitly stated otherwise. In addition, the ZL50051 device provides FP80, FP160, C80 and C160 outputs to support external devices which connect to the output ports. The ZL50053 only provides FP80 and C80 outputs. The generated frame pulses (FP80, FP160) will be provided in the same format as the master frame pulse (FP8i). The polarity of C80 and C160, at the frame boundary, can be controlled by the Control Register bit, COPOL. An analog phase lock loop (APLL) is used to multiply the input clock frequency on C8i to generate an internal clock signal operating at 131.072 MHz. Figure 7 - ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates ### 2.3 Input Frame Pulse and Generated Frame Pulse Alignment The ZL50051 accepts a frame pulse (FP8i) and generates two frame pulse outputs, FP8o and FP16o, which are aligned to the master frame pulse. The ZL50053 only generates one frame pulse output, FP8o. There is a constant throughput delay for data being switched from the input to the output of the device such that data which is input during Frame N is output during Frame N+2. For further details of frame pulse conditions and options, see Section 13.1, "Control Register (CR)", Figure 16, "Frame Boundary Conditions, ST-BUS Operation", and Figure 17, "Frame Boundary Conditions, GCI-Bus Operation". Figure 8 - Input and Output Frame Pulse Alignment for Different Data Rates Figure 8 illustrates the input and output frame pulse alignment. The $t_{FBOS}$ is the offset between the input frame pulse, $\overline{FP8i}$ , and the generated output frame pulse, $\overline{FP8o}$ . Refer to the "AC Electrical Characteristics", on page 52. Note that although this figure shows the traditional setups of the frame pulses and clocks for both ST-BUS and GCI-Bus configurations, the devices can be configured to accept/generate double-width frame pulses (if the FPW bit in the Control Register is set) as well as to use the opposite clock edge for frame-boundary determination (using the C8IPOL and COPOL bits in the Control Register). See the timing diagrams in "AC Electrical Characteristics", on page 52 for all of the available configurations. ### 2.4 Jitter Tolerance Improvement Circuit - Frame Boundary Discriminator To improve the jitter tolerance of the ZL50051/3, a Frame Boundary Discriminator (FBD) circuit was added to the device. This circuit is enabled by setting the Control Register bit FBDEN to HIGH. By default the FBD is disabled. The FBD can operate in two modes, as controlled by the FBD\_MODE[2:0] bits of the Control Register. When bits FBD\_MODE[2:0] are set to $000_B$ , the FBD is set to handle lower frequency jitter only (<8 kHz). When bits FBD\_MODE[2:0] are set to $111_B$ , the FBD can handle both low frequency and high frequency jitter. All other values are reserved. These bits are ignored when bit FBDEN is LOW. It is strongly recommended that if bit FBDEN is set HIGH, bits FBD\_MODE[2:0] should be set to $111_B$ to improve the high frequency jitter handling capability. To achieve the best jitter tolerance performance, it is also recommended that the input data sampling point be optimized. In most applications, the optimum sampling point is 1/2 instead of the default 3/4 (it can be changed by programming all the LIDR and BIDR registers). This will give more allowance for sampling point variations caused by jitter. There are, however, some cases where data experiences more delay than the timing signals. A common example occurs when multiple data lines are tied together to form bi-directional buses. The large bus loading may cause data to be delayed. If this is the case, the optimum sampling point may be 3/4 or 4/4 instead of 1/2. The optimum sampling point is dependent on the application. The user should optimize the sampling point to achieve the best jitter tolerance performance. #### 2.5 Input Clock Jitter Tolerance Input clock jitter tolerance depends on the data rate. In general, the higher the data rate, the smaller the jitter tolerance is, because the period of a bit cell is shorter, and the sampling point variation allowance is smaller. Jitter tolerance can not be accurately represented by just one number. Jitter of the same amplitude but different frequency spectrum can have different effect on the operation of a device. For example, a device that can tolerate 20 ns of jitter of 10 kHz frequency may only be able to tolerate 10 ns of jitter of 1 MHz frequency. Therefore, jitter tolerance should be represented as a spectrum over frequency. The highest possible jitter frequency is half of the carrier frequency. In the case of the ZL50051/3, the input clock is 8.192 MHz, and the jitter associated with this clock can have the highest frequency component at 4.096 MHz. For the above reasons, jitter tolerance of the ZL50051/3 has been characterized at 16.384 Mbps. The lower data rate (8.192 Mbps) will have the same or better tolerance than that of the 16.384 Mbps operation. Tolerance of jitter of different frequencies are shown in the "AC Electrical Characteristics" section, table "Input Clock Jitter Tolerance" on page 61. The Jitter Tolerance Improvement Circuit was enabled (Control Register, bit FBDEN set HIGH, and bits FBD\_MODE[2:0] set to 111<sub>B</sub>), and the sampling point was optimized. ## 3.0 Input and Output Offset Programming Various registers are used to control the input sampling point (delay) and the output advancement for the Local and Backplane streams. The following sections explain the details of these offset programming features. #### 3.1 Input Offsets Control of the Input <u>Bit Delay</u> allows each input stream to have a different frame boundary with respect to the master frame pulse, FP8i. Each input stream can be individually delayed by up to 7 3/4 bits with a resolution of 1/4 bit of the bit period. ### 3.1.1 Input Bit Delay Programming (Backplane and Local Input Streams) Input Bit Delay Registers LIDR0-31 and BIDR0-31 work in conjunction with the SMPL\_MODE bit in the Control Register to allow users to control input bit fractional delay as well as input bit sample point selection for greater flexibility when designing switch matrices for high speed operation. When SMPL\_MODE = LOW (input bit fractional delay mode), bits LID[4:0] and BID[4:0] in the LIDR0-31 and BIDR0-31 registers respectively define the input bit fractional delay of the corresponding Local and Backplane stream. The total delay can be up to 7 3/4 bits with a resolution of 1/4 bit at the selected data rate. When SMPL\_MODE = HIGH (sampling point select mode), bits LID[1:0] and BID[1:0] define the input bit sampling point of the stream. The sampling point can be programmed at the 3/4, 4/4, 1/4 or 2/4 bit location to allow better tolerance for input jitter. Bits LID[4:2] and BID[4:2] define the integer input bit delay, with a maximum value of 7 bits at a resolution of 1 bit. Refer to Figure 9 and Figure 10 for Input Bit Delay Timing at 16 Mbps and 8 Mbps data rates, respectively. Refer to Figure 10 for Input Sampling Point Selection Timing at 8 Mbps data rates. Figure 9 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 16 Mbps Figure 10 - Backplane and Local Input Bit Delay or Sampling Point Selection Timing Diagram for Data Rate of 8 Mbps ## 3.2 Output Advancement Programming (Backplane and Local Output Streams) This feature is used to advance the output channel alignment of individual Local or Backplane output streams with respect to the frame boundary FP8o. Each output stream has its own advancement value that can be programmed by the Output Advancement Registers. The output advancement selection is useful in compensating for various parasitic loading on the serial data output pins. The Local and Backplane Output Advancement Registers, LOAR0 - LOAR31 and BOAR0 - BOAR31, are used to control the Local and Backplane output advancement respectively. The advancement is determined with reference to the internal system clock rate (131.072 MHz). The advancement can be 0, -2 cycles, -4 cycles or -6 cycles, which converts to approximately 0 ns, -15 ns, -31 ns or -46 ns as shown in Figure 11. Figure 11 - Local and Backplane Output Advancement Timing Diagram for Data Rate of 16 Mbps ## 4.0 Port High Impedance Control The input pins, LORS and BORS, select whether the Local (LSTo0-31) and Backplane (BSTo0-31) output streams, respectively, are set to high impedance at the output of the device itself, or are always driven (active HIGH or active LOW). Setting LORS/BORS to a LOW state will configure the output streams, LSTo0-31/BSTo0-31, to transmit bi-state channel data. Setting **LORS/BORS** to a HIGH state will configure the output streams, **LSTo0-31/BSTo0-31**, of the device to invoke a high impedance output on a per-channel basis. The Local/Backplane Output Enable Bit (**LE/BE**) of the Local/Backplane Connection Memory has direct per-channel control on the high impedance state of the Local/Backplane output streams, **L/BSTo0-31**. Programming a LOW state in the connection memory LE/BE bit will set the stream output of the device to high impedance for the duration of the channel period. See "Local Connection Memory Bit Definition", on page 33 and "Backplane Connection Memory Bit Definition", on page 34 for programming details. The state of the **LORS/BORS** pin is detected and the device configured accordingly during a **RESET** operation, e.g. following power-up. The **LORS/BORS** pin is an asynchronous input and is expected to be hard-wired for a particular system application, although it may be driven under logic control if preferred. | The Local/Backplane ou | but enable control in | order of highest priorit | v is: RESET. | ODE, OSB, LE/BE, | |------------------------|-----------------------|--------------------------|--------------|------------------| | | | | | | | RESET<br>(input pin) | ODE<br>(input pin) | OSB<br>(Control<br>Register bit) | LE/BE<br>(Local /<br>Backplane<br>Connection<br>Memory bit) | LORS/BORS<br>(input pin) | LSTo0-31/<br>BSTo0-31 | |----------------------|--------------------|----------------------------------|-------------------------------------------------------------|--------------------------|-----------------------| | 0 | Х | X | Х | 0 | HIGH | | 0 | Х | Х | Х | 1 | HI-Z | | 1 | 0 | Х | Х | 0 | HIGH | | 1 | 0 | Х | Х | 1 | HI-Z | | 1 | 1 | 0 | Х | 0 | HIGH | Table 1 - Local and Backplane Output Enable Control Priority | RESET<br>(input pin) | ODE<br>(input pin) | OSB<br>(Control<br>Register bit) | LE/BE<br>(Local /<br>Backplane<br>Connection<br>Memory bit) | LORS/BORS<br>(input pin) | LSTo0-31/<br>BSTo0-31 | |----------------------|--------------------|----------------------------------|-------------------------------------------------------------|--------------------------|-------------------------| | 1 | 1 | 0 | Х | 1 | HI-Z | | 1 | 1 | 1 | 0 | 0 | HIGH | | 1 | 1 | 1 | 0 | 1 | HI-Z | | 1 | 1 | 1 | 1 | Х | ACTIVE<br>(HIGH or LOW) | Table 1 - Local and Backplane Output Enable Control Priority (continued) ## 5.0 Data Delay Through the Switching Paths Serial data which goes into the device is converted into parallel format and written to consecutive locations in the data memory. Each data memory location corresponds to the input stream and channel number. Channels written to any of the buffers during Frame N will be read out during Frame N+2. The input bit delay and output bit advancement have no impact on the overall data throughput delay. In the following paragraphs, the data throughput delay (T) is represented as a function of ST-BUS frames, input channel number, (m), and output channel number (n). Table 2 describes the variable range for input streams and Table 3 describes the variable range for output streams. The data throughput delay under various input channel and output channel conditions can be summarized as: T = 2 frames + (n - m) | Input Stream<br>Data Rate | Input Channel<br>Number (m) | |---------------------------|-----------------------------| | 8 Mbps | 0 to 127 | | 16 Mbps | 0 to 255 | Table 2 - Variable Range for Input Streams | Output Stream<br>Data Rate | Output Channel<br>Number (n) | |----------------------------|------------------------------| | 8 Mbps | 0 to 127 | | 16 Mbps | 0 to 255 | **Table 3 - Variable Range for Output Streams** The data throughput delay (T) is: T = 2 frames + (n - m). Assuming that m (input channel) and n (output channel) are equal, we have the figure below, in which the delay between the input data being written and the output data being read is exactly 2 frames. Figure 12 - Data Throughput Delay with Input Ch0 Switched to Output Ch0 Assuming that $\mathbf{n}$ (output channel) is greater than $\mathbf{m}$ (input channel), we have the figure below, in which the delay time between the input channel being written and the output channel being read exceeds 2 frames. Figure 13 - Data Throughput Delay with Input Ch0 Switched to Output Ch13 Assuming that **n** (output channel) is less than **m** (input channel), we have the figure below, in which the delay time between the input channel being written and the output channel being read is less than 2 frames. Figure 14 - Data Throughput Delay with Input Ch13 Switched to Output Ch0 ## 6.0 Microprocessor Port The 8 K switch family supports non-multiplexed Motorola type microprocessor buses. The microprocessor port consists of a 16-bit parallel data bus (**D0-15**), a 15-bit address bus (**A0-14**) and four control signals (**CS, DS, R/W** and **DTA**). The data bus provides access to the internal registers, the Backplane Connection and Data Memories, and the Local Connection and Data Memories. Each memory has 4,096 locations. See Table 7, Address Map for Data and Connection Memory Locations (A14 = 1), for the address mapping. Each Connection Memory can be read or written via the 16-bit microprocessor port. The Data Memories can only be read (but not written) from the microprocessor port. To prevent the <u>bus</u> 'hanging', in the event of the switch not receiving a master clock, the microprocessor port shall complete the <u>DTA</u> handshake when accessed, but any data read from the bus will be invalid. ## 7.0 Device Power-Up, Initialization and Reset #### 7.1 Power-Up Sequence The recommended power-up sequence is for the $V_{DD\_IO}$ supply (nominally +3.3 V) to be established before the power-up of the $V_{DD\_PLL}$ and $V_{DD\_CORE}$ supplies (nominally +1.8 V). The $V_{DD\_PLL}$ and $V_{DD\_CORE}$ supplies may be powered-up simultaneously, but neither should 'lead' the $V_{DD\_IO}$ supply by more than 0.3 V. All supplies may be powered-down simultaneously. #### 7.2 Initialization Upon power-up, the device should be initialized by applying the following sequence: - 1 Ensure the TRST pin is permanently LOW to disable the JTAG TAP controller. - 2 Set ODE pin to LOW. This sets the LSTo0-31 outputs to HIGH or high impedance, dependent on the LORS input value, and sets the BSTo0-31 outputs to HIGH or high impedance, dependent on BORS input value. Refer to Pin Description for details of the LORS and BORS pins. - 3 Reset the device by asserting the **RESET** pin to zero for at least two cycles of the input clock, **C8i**. A delay of an additional 250 μs must also be <u>applied</u> before the first microprocessor access is performed following the de-assertion of the **RESET** pin; this delay is required for determination of the input frame pulse format. - 4 Use the Block Programming Mode to initialize the Local and the Backplane Connection Memories. Refer to Section 8.3, "Connection Memory Block Programming". - 5 Set **ODE** pin to HIGH after the connection memories are programmed to ensure that bus contention will not occur at the serial stream outputs. #### 7.3 Reset The **RESET** pin is used to reset the device. When set LOW, an asynchronous reset is applied to the device. It is then synchronized to the internal clock. During the reset period, depending on the state of input pins **LORS** and **BORS**, the output streams **LSTo0-31** and **BSTo0-31** are set to HIGH or high impedance, and all internal registers and counters are reset to the default state. The **RESET** pin must remain LOW for two input clock cycles (**C8i**) to guarantee a synchronized reset release. A delay of an additional 250 µs must also be waited before the first microprocessor access is performed following the de-assertion of the **RESET** pin; this delay is required for determination of the frame pulse format. In addition, the reset signal must be de-asserted less than 12 $\mu$ s after the frame boundary or more than 13 $\mu$ s after the frame boundary, as illustrated in Figure 15. This <u>can</u> be achieved, for example, by synchronizing the de-assertion of the reset signal with the input frame pulse **FP8i**. Figure 15 - Hardware RESET De-assertion ## 8.0 Connection Memory The device includes two connection memories, the Local Connection Memory and the Backplane Connection Memory. ### 8.1 Local Connection Memory The Local Connection Memory (LCM) is a 16-bit wide memory with 4,096 memory locations to support the Local output port. The most significant bit of each word, bit[15], selects the source stream from either the Backplane (LSRC = LOW) or the Local (LSRC = HIGH) port and determines the Backplane-to-Local or Local-to-Local data routing. Bits[14:13] select the control modes of the Local output streams, the per-channel Message Mode and the per-channel high impedance output control modes. In Connection Mode (bit[14] = LOW), bits[12:0] select the source stream and channel number as detailed in Table 4. In Message Mode (bit[14] = HIGH), bits[12:8] are unused and bits[7:0] contain the message byte to be transmitted. Bit[13] must be HIGH for Message Mode to ensure that the output channel is not tri-stated. #### 8.2 Backplane Connection Memory The Backplane Connection Memory (BCM) is a 16-bit wide memory with 4,096 memory locations to support the Backplane output port. The most significant bit of each word, bit[15], selects the source stream from either the Backplane (BSRC = HIGH) or the Local (BSRC = LOW) port and determines the Local-to-Backplane or Backplane-to-Backplane data routing. Bit[14:13] select the control modes of the Backplane output streams, namely the per-channel Message Mode and the per-channel high impedance output control mode. In Connection Mode (bit[14] = LOW), bits[12:0] select the source stream and channel number as detailed in Table 4. In Message Mode (bit[14] = HIGH), bits[12:8] are unused and bits[7:0] contain the message byte to be transmitted. Bit[13] must be HIGH for Message Mode to ensure that the output channel is not tri-stated. The Control Register bits MS[2:0] must be set to 000 to select the Local Connection Memory for the write and read operations via the microprocessor port. The Control Register bits MS[2:0] must be set to 001 to select the Backplane Connection Memory for the write and read operations via the microprocessor port. See Section 6.0, "Microprocessor Port", and Section 13.1, "Control Register (CR)" for details on microprocessor port access. | Source Stream Bit Rate | Source Stream No. | Source Channel No. | |------------------------|---------------------------------|---------------------------------| | 8 Mbps | Bits[12:8]<br>legal values 0:31 | Bits[7:0]<br>legal values 0:127 | | 16 Mbps | Bits[12:8]<br>legal values 0:15 | Bits[7:0]<br>legal values 0:255 | **Table 4 - Local and Backplane Connection Memory Configuration** ### 8.3 Connection Memory Block Programming This feature allows fast, simultaneous, initialization of the Local and Backplane Connection Memories after power-up. When the Memory Block Programming mode is enabled, the contents of the Block Programming Register (BPR) will be loaded into the connection memories. See Table 13 and Table 14 for details of the Control Register and Block Programming Register values, respectively. ### 8.3.1 Memory Block Programming Procedure: - Set the MBP bit in the Control Register from LOW to HIGH. - Set the BPE bit to HIGH in the Block Programming Register (BPR). The Local Block Programming data bits, LBPD[2:0], of the Block Programming Register, will be loaded into bits[15:13] of the Local Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 5. | 15 | | 13 | | | | | | | | | | | | | | | |-------|-------|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|--| | LBPD2 | LBPD1 | LBPD0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Table 5 - Local Connection Memory in Block Programming Mode The Backplane Block Programming data bits, **BBPD[2:0]**, of the Block Programming Register, will be loaded into bits[15:13] respectively, of the Backplane Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 6. | • | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|-----|-------|-------|----|----|----|---|---|---|---|---|---|---|---|---|---| | BB | PD2 | BBPD1 | BBPD0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 6 - Backplane Connection Memory in Block Programming Mode The Block Programming Register bit, **BPE** will be automatically reset LOW within 125 $\mu$ s, to indicate completion of memory programming. The Block Programming Mode can be terminated at any time prior to completion by clearing the **BPE** bit of the Block Programming Register or the **MBP** bit of the Control Register. Note that the default values (LOW) of **LBPD[2:0]** and **BBPD[2:0]** of the Block Programming Register, following a device reset, can be used. During reset, all output channels go HIGH or high impedance, depending on the value of the LORS and BORS pins, irrespective of the values in bits[14:13] of the connection memory. ## 9.0 Memory Built-In-Self-Test (BIST) Mode As operation of the memory BIST will corrupt existing data, this test must only be initiated when the device is placed "out-of-service" or isolated from live traffic. The memory BIST mode is enabled through the microprocessor port (**Section 13.7**, "**Memory BIST Register**"). Internal BIST memory controllers generate the memory test pattern (S-march) and control the memory test. The memory test result is monitored through the Memory BIST Register. #### 10.0 JTAG Port The ZL50051/3 JTAG interface conforms to the IEEE 1149.1 standard. The operation of the boundary-scan circuit shall be controlled by an external Test Access Port (TAP) Controller. ## 10.1 Test Access Port (TAP) The Test Access Port (TAP) consists of four input pins and one output pin described as follows: #### Test Clock Input (TCK) **TCK** provides the clock for the TAP Controller and is independent of any on-chip clock. **TCK** permits the shifting of test data into or out of the Boundary-Scan register cells under the control of the TAP Controller in Boundary-Scan Mode. #### Test Mode Select Input (TMS) The TAP controller uses the logic signals applied to the **TMS** input to control test operations. The TMS signals are sampled at the rising edge of the **TCK** pulse. This pin in internally pulled to $V_{DD\_IO}$ when not driven from an external source. #### Test Data Input (TDi) Depending on the previously applied data to the **TMS** input, the serial input data applied to the **TDi** port is connected either to the Instruction Register or to a Test Data Register. Both registers are described in Section 10.2, "TAP Registers". The applied input data is sampled at the rising edge of **TCK** pulses. This pin is internally pulled to V<sub>DD IO</sub> when not driven from an external source. #### Test Data Output (TDo) Depending on the previously applied sequence to the **TMS** input, the contents of either the instruction register or data register are serially shifted out towards the **TDo**. The data out of the **TDo** is clocked on the falling edge of the **TCK** pulses. When no data is shifted through the boundary scan cells, the **TDo** output is set to a high impedance state. #### • Test Reset (TRST) **TRST** provides an asynchronous Reset to the JTAG scan structure. This pin is internally pulled high when not driven from an external source. This pin MUST be pulled low for normal operation. ## 10.2 TAP Registers The ZL50051/3 implements the public instructions defined in the IEEE-1149.1 standard with the provision of an Instruction Register and three Test Data Registers. ### 10.2.1 Test Instruction Register The JTAG interface contains a four bit instruction register. Instructions are serially loaded into the Instruction Register from the **TDi** pin when the TAP Controller is in the shift-IR state. Instructions are subsequently decoded to achieve two basic functions: to select the Test Data Register to operate while the instruction is current, and to define the serial Test Data Register path to shift data between **TDi** and **TDo** during data register scanning. Please refer to Figure 27 for JTAG test port timing. ## 10.2.2 Test Data Registers #### 10.2.2.1 The Boundary-Scan Register The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the ZL50051/3 core logic. ## 10.2.2.2 The Bypass Register The Bypass register is a single stage shift register to provide a 1 bit path from **TDi** to **TDo**. #### 10.2.2.3 The Device Identification Register The JTAG device ID for the ZL50051/3 is 0C38314B<sub>H</sub>. Version, Bits <31:28>: 0000 Part No., Bits <27:12>: 1100 0011 1000 0011 Manufacturer ID, Bits <11:1>: 0001 0100 101 Header, Bit <0> (LSB): 1 ## 10.3 Boundary Scan Description Language (BSDL) File A Boundary Scan Description Language (BSDL) file is available from Zarlink Semiconductor to aid in the use of the IEEE 1149.1 test interface. ## 11.0 Memory Address Mappings When the most significant bit, A14, of the address bus is set to '1', the microprocessor performs an access to one of the device's internal memories. The Control Register bits MS[2:0] indicate which memory (Local Connection, Local Data, Backplane Connection, or Backplane Data) is being accessed. Address bits A0-A13 indicate which location within the particular memory is being accessed. | Address Bit | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A14 | Selects memory or register access (0 = register, 1 = memory) Note that which memory (Local Connection, Local Data, Backplane Connection, Backplane Data) is accessed depends on the MS[2:0] bits in the Control Register. | | A13-A9 | Stream address (0 - 31) Streams 0 to 31 are used when serial stream is at 8.192 Mbps Streams 0 to 15 are used when serial stream is at 16.384 Mbps | | A8-A0 | Channel address (0 - 511) Channels 0 to 127 are used when serial stream is at 8.192 Mbps Channels 0 to 255 are used when serial stream is at 16.384 Mbps | Table 7 - Address Map for Data and Connection Memory Locations (A14 = 1) The device contains two data memory blocks, one for received Backplane data and one for received Local data. For all data rates, the received data is converted to parallel format by internal serial-to-parallel converters and stored sequentially in the relevant data memory. ### 11.1 Local Data Memory Bit Definition The 8-bit Local Data Memory (LDM) has 4,096 positions. The locations are associated with the Local input streams and channels. As explained in the section above, address bits A13-A0 of the microprocessor define the addresses of the streams and the channels. The LDM is read-only and configured as follows: | Bit | Name | Description | |------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | Set to a default value of 8'h00. | | 7:0 | LDM | Local Data Memory - Local Input Channel Data The LDM[7:0] bits contain the timeslot data from the Local side input TDM stream. LDM[7] corresponds to the first bit received, e.g., bit 7 in ST-BUS mode, bit 0 in GCI-Bus mode. See Figure 7, "ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates" for the arrival order of the bits. | Table 8 - Local Data Memory (LDM) Bits Note that the Local Data Memory is actually an 8-bit wide memory. The most significant 8 bits expressed in the table above are presented to provide 16-bit microprocessor read accesses. ### 11.2 Backplane Data Memory Bit Definition The 8-bit Backplane Data Memory (BDM) has 4,096 positions. The locations are associated with the Backplane input streams and channels. As explained previously, address bits A13-A0 of the microprocessor define the addresses of the streams and the channels. The BDM is read-only and configured as follows: | Bit | Name | Description | |------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Reserved | Set to a default value of 8'h00. | | 7:0 | BDM | Backplane Data Memory - Backplane Input Channel Data. The BDM[7:0] bits contain the timeslot data from the Backplane side input TDM stream. BDM[7] corresponds to the first bit received, e.g., bit 7 in ST-BUS mode, bit 0 in GCI-Bus mode. See Figure 7, "ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates" for the arrival order of the bits | Table 9 - Backplane Data Memory (BDM) Bits Note that the Backplane Data Memory is actually an 8-bit wide memory. The most significant 8 bits expressed in the table above are presented to provide 16-bit microprocessor read accesses. ### 11.3 Local Connection Memory Bit Definition The Local Connection Memory (LCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Local output stream and channel. The bit definition for each 16-bit word is presented in Table 10 for Source-to-Local connections. The most-significant bit in the memory location, LSRC, selects the switch configuration for Backplane-to-Local or Local-to-Local. When the per-channel Message Mode is selected (LMM memory bit = HIGH), the lower byte of the LCM word (LCAB[7:0]) will be transmitted as data on the output stream (LSTo0-31) in place of data defined by the Source Control, Stream and Channel Address bits. | Bit | Name | Description | |------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | LSRC | Local Source Control Bit When LOW, the source is from the Backplane input port (Backplane Data Memory). When HIGH, the source is from the Local input port (Local Data Memory). Ignored when LMM is set HIGH. | | 14 | LMM | Local Message Mode Bit When LOW, the channel is in Connection Mode (data to be output on channel originated in Local or Backplane Data Memory). When HIGH, the channel is in Message Mode (data to be output on channel originated in Local Connection Memory). | | 13 | LE | Local Output Enable Bit When LOW, the channel may be high impedance, either at the device output, or set by an external buffer dependent upon the LORS pin. When HIGH, the channel is active. | | 12:8 | LSAB[4:0] | Source Stream Address Bits The binary value of these 5 bits represents the input stream number. Ignored when LMM is set HIGH. | | 7:0 | LCAB[7:0] | Source Channel Address Bits / Message Mode Data The binary value of these 8 bits represents the input channel number when LMM is set LOW. Transmitted as data when LMM is set HIGH. Note: When LMM is set HIGH, in both ST-BUS and GCI-Bus modes, the LCAB[7:0] bits are output sequentially to the timeslot with LCAB[7] being output first. | Table 10 - LCM Bits for Source-to-Local Switching ## 11.4 Backplane Connection Memory Bit Definition The Backplane Connection Memory (BCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Backplane output stream and channel. The bit definition for each 16-bit word is presented in Table 11 for Source-to-Backplane connections. The most-significant bit in the memory location, BSRC, selects the switch configuration for Local-to-Backplane or Backplane-to-Backplane. When the per-channel Message Mode is selected (BMM memory bit = HIGH), the lower byte of the BCM word (BCAB[7:0]) will be transmitted as data on the output stream (BSTo0-31) in place of data defined by the Source Control, Stream and Channel Address bits. | Bit | Name | Description | | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | BSRC | Backplane Source Control Bit When LOW, the source is from the Local input port (Local Data Memory). When HIGH, the source is from the Backplane input port (Backplane Data Memory). Ignored when BMM is set HIGH. | | | 14 | ВММ | Backplane Message Mode Bit When LOW, the channel is in Connection Mode (data to be output on channel originated in Backplane or Local Data Memory). When HIGH, the channel is in Message Mode (data to be output on channel originated in Backplane Connection Memory). | | Table 11 - BCM Bits for Source-to-Backplane Switching | Bit | Name | Description | | | |------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 13 | BE | Backplane Output Enable Bit When LOW, the channel may be high impedance, either at the device output, or set by an external buffer dependent upon the BORS pin. When HIGH, the channel is active. | | | | 12:8 | BSAB[4:0] | Source Stream Address Bits The binary value of these 5 bits represents the input stream number. Ignored when BMM is set HIGH. | | | | 7:0 | BCAB[7:0] | Source Channel Address Bits / Message Mode Data The binary value of these 8 bits represents the input channel number when BMM is set LOW. Transmitted as data when BMM is set HIGH. Note: When BMM is set HIGH, in both ST-BUS and GCI-Bus modes, the BCAB[7:0] bits are output sequentially to the timeslot with BCAB[7] being output first. | | | Table 11 - BCM Bits for Source-to-Backplane Switching (continued) ## 12.0 Internal Register Mappings When the most significant bit, A14, of the address bus is set to '0', the microprocessor is performing an access to one of the device's internal registers. Address bits A13-A0 indicate which particular register is being accessed. | A14-A0 | Register | | |---------------------------------------|----------------------------------------------------------|--| | 0000 <sub>H</sub> | Control Register, CR | | | 0001 <sub>H</sub> | Block Programming Register, BPR | | | 0023 <sub>H</sub> - 0042 <sub>H</sub> | Local Input Bit Delay Register 0 - 31, LIDR0 - 31 | | | 0063 <sub>H</sub> - 0082 <sub>H</sub> | Backplane Input Bit Delay Register 0 - 31, BIDR0 - 31 | | | 0083 <sub>H</sub> - 00A2 <sub>H</sub> | Local Output Advancement Register 0 - 31, LOAR0 - 31 | | | 00A3 <sub>H</sub> - 00C2 <sub>H</sub> | Backplane Output Advancement Register 0 - 31, BOAR0 - 31 | | | 014D <sub>H</sub> | Memory BIST Register, MBISTR | | | 1001 <sub>H</sub> | Bit Rate Register, BRR | | | 3FFF <sub>H</sub> | Device Identification Register, DIR | | Table 12 - Address Map for Registers (A14 = 0) ## 13.0 Detailed Register Descriptions This section describes the registers that are used in the device. ## 13.1 Control Register (CR) Address 0000<sub>H</sub>. The Control Register defines which memory is to be accessed. It initiates the memory block programming mode and selects the Backplane and Local data rate modes. The Control Register (CR) is configured as follows: | Bit | Name | Reset<br>Value | Description | |-------|-------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | FBD_<br>MODE[2:0] | 0 | Frame Boundary Discriminator Mode When set to 111 <sub>B</sub> , the Frame Boundary Discriminator can handle both low frequency and high frequency jitter. When set to 000 <sub>B</sub> , the Frame Boundary Discriminator is set to handle lower frequency jitter only. All other values are reserved. These bits are ignored when FBDEN bit is LOW. | | 12 | SMPL_<br>MODE | 0 | Sample Point Mode When LOW the input bit sampling point is always at the 3/4 bit location. The input bit fractional delay is programmed in 1/4 bit increments from 0 to 7 3/4 as per the value of the LIDR0 to LIDR31 and BIDR0 to BIDR31 registers. When HIGH, the input bit sampling point is programmed to the 3/4, 4/4, 1/4, 2/4 bit location as per the value of the LIDR0 to LIDR31 and BIDR0 to BIDR31 registers. In addition, the incoming data can be delayed by 0 to 7 bits in 1 bit increments. See Table 15, Table 16, Table 17 and Table 18 for details. | | 11 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 10 | FBDEN | 0 | Frame Boundary Discriminator Enable When LOW, the frame boundary discriminator function is disabled. When HIGH, enables frame boundary discriminator function which allows the device to tolerate inconsistent frame boundaries, hence improving the tolerance to cycle-to-cycle variation on the input clock. | | 9 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 8 | FPW | 0 | Frame Pulse Width When LOW, the user must apply a 122 ns frame pulse on FP8i; the FP8o pin will output a 122 ns wide frame pulse; FP16o will output a 61 ns wide frame pulse. When HIGH, the user must apply a 244 ns frame pulse on FP8i; the FP8o pin will output a 244 ns wide frame pulse; FP16o will output a 122 ns wide frame pulse. | | 7 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 6 | C8IPOL | 0 | 8 MHz Input Clock Polarity The frame boundary is aligned to the falling or rising edge of the input clock. When LOW, the frame boundary is aligned to the clock falling edge. When HIGH, the frame boundary is aligned to the clock rising edge. | | 5 | COPOL | 0 | Output Clock Polarity When LOW, the output clock has the same polarity as the input clock. When HIGH, the output clock is <u>inve</u> rted. This applies to both the 8 MHz (C8o) and 16 MHz (C16o) output clocks. | **Table 13 - Control Register Bits** | Bit | Name | Reset<br>Value | | Description | | | | | |-----|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|--|--|--| | 4 | MBP | 0 | Memory Block Programming When LOW, the memory block programming mode is disabled. When HIGH, the connection memory block programming mode is ready to program the Local Connection Memory (LCM) and the Backplane Connection Memory (BCM). | | | | | | | 3 | OSB | 0 | Output Stand By This bit enables the BSTo0-31 and LSTo0-31 serial outputs. | | | | | | | | | | ODE Pin | OSB bit | BSTo0-31, LSTo0-31 | | | | | | | | 0 | Х | Disabled | | | | | | | | 1 | 0 | Disabled | | | | | | | | 1 1 Enabled | | | | | | | | | | Output Control with 0 | Output Control with ODE pin and OSB bit | | | | | | | | | When LOW, BSTo0-31 and LSTo0-31 are driven HIGH or high impedance, dependent on the BORS and LORS pin settings respectively. When HIGH, BSTo0-31 and LSTo0-31 are enabled. | | | | | | | 2 | Reserved | 0 | Reserved<br>Must be set to 0 for n | Reserved Must be set to 0 for normal operation | | | | | | 1:0 | MS[1:0] | 0 | Memory Select Bits These three bits select the connection or data memory for subsequent microport memory access operations: 00 selects Local Connection Memory (LCM) for read or write operations. 01 selects Backplane Connection Memory (BCM) for read or write operations. 10 selects Local Data Memory (LDM) for read-only operation. 11 selects Backplane Data Memory (BDM) for read-only operation. | | | | | | Table 13 - Control Register Bits (continued) **Data Sheet** Figure 16 - Frame Boundary Conditions, ST-BUS Operation Figure 17 - Frame Boundary Conditions, GCI-Bus Operation ## 13.2 Block Programming Register (BPR) Address 0001<sub>H</sub>. The Block Programming Register stores the bit patterns to be loaded into the connection memories when the Memory Block Programming feature is enabled. The BPE, LBPD[2:0] and BBPD[2:0] bits in the BPR register must be defined in the same write operation. The BPE bit is set HIGH to commence the block programming operation. Programming is completed in one frame period and may be initiated at any time within a frame. The BPE bit returns to LOW to indicate that the block programming function has completed. When BPE is HIGH, no other bits of the BPR register may be changed for at least a single frame period, except to abort the programming operation. The programming operation may be aborted by setting either BPE to LOW, or the Control Register bit, MBP, to LOW. The **BPR** register is configured as follows: | Bit | Name | Reset<br>Value | Description | |------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 6:4 | BBPD[2:0] | 0 | Backplane Block Programming Data These bits refer to the value loaded into the Backplane Connection Memory (BCM) when the Memory Block Programming feature is activated. When the MBP bit in the Control Register (CR) is set HIGH and BPE (in this register) is set HIGH, the contents of bits BBPD[2:0] are loaded into bits 15-13, respectively, of the BCM. Bits 12-0 of the BCM are set LOW. | | 3:1 | LBPD[2:0] | 0 | Local Block Programming Data These bits refer to the value loaded into the Local Connection Memory (LCM), when the Memory Block Programming feature is activated. When the MBP bit in the Control Register is set HIGH and BPE (in this register) is set HIGH, the contents of bits LBPD[2:0] are loaded into bits 15-13, respectively, of the LCM. Bits 12-0 of the LCM are set LOW. | | 0 | BPE | 0 | Block Programming Enable A LOW to HIGH transition of this bit enables the Memory Block Programming function. A LOW will be returned after 125 μs, upon completion of programming. Set LOW to abort the programming operation. | **Table 14 - Block Programming Register Bits** ### 13.3 Local Input Bit Delay Registers (LIDR0 to LIDR31) Addresses 0023<sub>H</sub> to 0042<sub>H</sub>. There are thirty-two Local Input Bit Delay Registers (LIDR0 to LIDR31). When the SMPL\_MODE bit in the Control Register is LOW, the input data sampling point defaults to the 3/4 bit location and LIDR0 to LIDR31 define the input bit and fractional bit delay of each Local stream. The possible bit delay adjustment is up to 7 3/4 bits, in steps of 1/4 bit. When the SMPL\_MODE bit is HIGH, LIDR0 to LIDR31 define the input bit sampling point as well as the integer bit delay of each Local stream. The input bit sampling point can be adjusted in 1/4 bit increments. The bit delay can be adjusted in 1-bit increments from 0 to 7 bits. The LIDR0 to LIDR31 registers are configured as follows: | LIDRn Bit<br>(where n = 0 to 31) | Name | Reset<br>Value | Description | |----------------------------------|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 4:0 | LID[4:0] | 0 | Local Input Bit Delay Register When SMPL_MODE = LOW, the binary value of these bits refers to the input bit and fractional bit delay value (0 to 7 3/4). When SMPL_MODE = HIGH, the binary value of LID[1:0] refers to the input bit sampling point (1/4 to 4/4). LID[4:2] refer to the integer bit delay value (0 to 7 bits). | Table 15 - Local Input Bit Delay Register (LIDRn) Bits ## 13.3.1 Local Input Delay Bits 4-0 (LID[4:0]) When SMPL\_MODE = LOW, these five bits define the amount of input bit delay adjustment that the receiver uses to sample each input. Input bit delay adjustment can range up to 7 3/4 bit periods forward, with resolution of 1/4 bit period. The default sampling point is at the 3/4 bit location. This can be described as: **no. of bits delay = LID[4:0] / 4** For example, if LID[4:0] is set to 10011 (19), the input bit delay = $19 * ^{1}/_{4} = 4^{3}/_{4}$ . When SMPL\_MODE = HIGH, the binary value of LID[1:0] refers to the input bit sampling point (1/4 to 4/4). LID[4:2] refer to the integer bit delay value (0 to 7 bits). This means that bits can be delayed by an integer value of up to 7 and that the sampling point can vary from 1/4 to 4/4 in 1/4-bit increments. Table 16 illustrates the bit delay and sampling point selection. | | | LIDn | | | SMPL_MODE<br>= LOW | | MODE<br>IGH | |------|------|------|------|------|-------------------------|-------------------------|---------------------------------| | LID4 | LID3 | LID2 | LID1 | LID0 | Input Data<br>Bit Delay | Input Data<br>Bit Delay | Input Data<br>Sampling<br>Point | | 0 | 0 | 0 | 0 | 0 | 0 (Default) | 0 (Default) | 3/4 | | 0 | 0 | 0 | 0 | 1 | 1/4 | 0 | 4/4 | | 0 | 0 | 0 | 1 | 0 | 1/2 | 0 | 1/4 | | 0 | 0 | 0 | 1 | 1 | 3/4 | 0 | 2/4 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 3/4 | | 0 | 0 | 1 | 0 | 1 | 1 1/4 | 1 | 4/4 | | 0 | 0 | 1 | 1 | 0 | 1 1/2 | 1 | 1/4 | | 0 | 0 | 1 | 1 | 1 | 1 3/4 | 1 | 2/4 | | 0 | 1 | 0 | 0 | 0 | 2 | 2 | 3/4 | | 0 | 1 | 0 | 0 | 1 | 2 1/4 | 2 | 4/4 | | 0 | 1 | 0 | 1 | 0 | 2 1/2 | 2 | 1/4 | | 0 | 1 | 0 | 1 | 1 | 2 3/4 | 2 | 2/4 | | 0 | 1 | 1 | 0 | 0 | 3 | 3 | 3/4 | | 0 | 1 | 1 | 0 | 1 | 3 1/4 | 3 | 4/4 | | 0 | 1 | 1 | 1 | 0 | 3 1/2 | 3 | 1/4 | | 0 | 1 | 1 | 1 | 1 | 3 3/4 | 3 | 2/4 | | 1 | 0 | 0 | 0 | 0 | 4 | 4 | 3/4 | | 1 | 0 | 0 | 0 | 1 | 4 1/4 | 4 | 4/4 | | 1 | 0 | 0 | 1 | 0 | 4 1/2 | 4 | 1/4 | | 1 | 0 | 0 | 1 | 1 | 4 3/4 | 4 | 2/4 | | 1 | 0 | 1 | 0 | 0 | 5 | 5 | 3/4 | | 1 | 0 | 1 | 0 | 1 | 5 1/4 | 5 | 4/4 | | 1 | 0 | 1 | 1 | 0 | 5 1/2 | 5 | 1/4 | | 1 | 0 | 1 | 1 | 1 | 5 3/4 | 5 | 2/4 | | 1 | 1 | 0 | 0 | 0 | 6 | 6 | 3/4 | | 1 | 1 | 0 | 0 | 1 | 6 1/4 | 6 | 4/4 | | 1 | 1 | 0 | 1 | 0 | 6 1/2 | 6 | 1/4 | | 1 | 1 | 0 | 1 | 1 | 6 3/4 | 6 | 2/4 | | 1 | 1 | 1 | 0 | 0 | 7 | 7 | 3/4 | | 1 | 1 | 1 | 0 | 1 | 7 1/4 | 7 | 4/4 | | 1 | 1 | 1 | 1 | 0 | 7 1/2 | 7 | 1/4 | | 1 | 1 | 1 | 1 | 1 | 7 3/4 | 7 | 2/4 | Table 16 - Local Input Bit Delay and Sampling Point Programming Table ### 13.4 Backplane Input Bit Delay Registers (BIDR0 to BIDR31) Addresses 0063<sub>H</sub> to 0082<sub>H</sub> There are thirty-two Backplane Input Bit Delay Registers (BIDR0 to BIDR31). When the SMPL\_MODE bit in the Control Register is LOW, the input data sampling point defaults to the 3/4 bit location and BIDR0 to BIDR31 define the input bit and fractional bit delay of each Backplane stream. The possible bit delay adjustment is up to 7 3/4 bits, in steps of 1/4 bit. When the SMPL\_MODE bit is HIGH, BIDR0 to BIDR31 define the input bit sampling point as well as the integer bit delay of each Backplane stream. The input bit sampling point can be adjusted in 1/4 bit increments. The bit delay can be adjusted in 1-bit increments from 0 to 7 bits. The BIDR0 to BIDR31 registers are configured as follows: | BIDRn Bit<br>(where n = 0 to 31) | Name | Reset<br>Value | Description | |----------------------------------|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 4:0 | BID[4:0] | 0 | Backplane Input Bit Delay Register When SMPL_MODE = LOW, the binary value of these bits refers to the input bit and fractional bit delay value (0 to 7 3/4). When SMPL_MODE = HIGH, the binary value of BID[1:0] refers to the input bit sampling point (1/4 to 4/4). BID[4:2] refer to the integer bit delay value (0 to 7 bits). | Table 17 - Backplane Input Bit Delay Register (BIDRn) Bits ### 13.4.1 Backplane Input Delay Bits 4-0 (BID[4:0]) When SMPL\_MODE = LOW, these five bits define the amount of input bit delay adjustment that the receiver uses to sample each input. Input bit delay adjustment can range up to 7 3/4 bit periods forward, with resolution of 1/4 bit period. The default sampling point is at the 3/4 bit location. This can be described as: no. of bits delay = BID[4:0] / 4 For example, if BID[4:0] is set to 10011 (19), the input bit delay = $19 * ^{1}/_{4} = 4^{3}/_{4}$ . When SMPL\_MODE = HIGH, the binary value of BID[1:0] refers to the input bit sampling point (1/4 to 4/4). BID[4:2] refer to the integer bit delay value (0 to 7 bits). This means that bits can be delayed by an integer value of up to 7 and that the sampling point can vary from 1/4 to 4/4 in 1/4-bit increments. Table 18 illustrates the bit delay and sampling point selection. | | | BIDn | | | SMPL_MODE<br>= LOW | | MODE<br>IGH | |------|------|------|------|------|-------------------------|-------------------------|---------------------------------| | BID4 | BID3 | BID2 | BID1 | BID0 | Input Data<br>Bit Delay | Input Data<br>Bit Delay | Input Data<br>Sampling<br>Point | | 0 | 0 | 0 | 0 | 0 | 0 (Default) | 0 (Default) | 3/4 | | 0 | 0 | 0 | 0 | 1 | 1/4 | 0 | 4/4 | | 0 | 0 | 0 | 1 | 0 | 1/2 | 0 | 1/4 | | 0 | 0 | 0 | 1 | 1 | 3/4 | 0 | 2/4 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 3/4 | | 0 | 0 | 1 | 0 | 1 | 1 1/4 | 1 | 4/4 | | 0 | 0 | 1 | 1 | 0 | 1 1/2 | 1 | 1/4 | | 0 | 0 | 1 | 1 | 1 | 1 3/4 | 1 | 2/4 | | 0 | 1 | 0 | 0 | 0 | 2 | 2 | 3/4 | | 0 | 1 | 0 | 0 | 1 | 2 1/4 | 2 | 4/4 | | 0 | 1 | 0 | 1 | 0 | 2 1/2 | 2 | 1/4 | | 0 | 1 | 0 | 1 | 1 | 2 3/4 | 2 | 2/4 | | 0 | 1 | 1 | 0 | 0 | 3 | 3 | 3/4 | | 0 | 1 | 1 | 0 | 1 | 3 1/4 | 3 | 4/4 | | 0 | 1 | 1 | 1 | 0 | 3 1/2 | 3 | 1/4 | | 0 | 1 | 1 | 1 | 1 | 3 3/4 | 3 | 2/4 | | 1 | 0 | 0 | 0 | 0 | 4 | 4 | 3/4 | | 1 | 0 | 0 | 0 | 1 | 4 1/4 | 4 | 4/4 | | 1 | 0 | 0 | 1 | 0 | 4 1/2 | 4 | 1/4 | | 1 | 0 | 0 | 1 | 1 | 4 3/4 | 4 | 2/4 | | 1 | 0 | 1 | 0 | 0 | 5 | 5 | 3/4 | | 1 | 0 | 1 | 0 | 1 | 5 1/4 | 5 | 4/4 | | 1 | 0 | 1 | 1 | 0 | 5 1/2 | 5 | 1/4 | | 1 | 0 | 1 | 1 | 1 | 5 3/4 | 5 | 2/4 | | 1 | 1 | 0 | 0 | 0 | 6 | 6 | 3/4 | | 1 | 1 | 0 | 0 | 1 | 6 1/4 | 6 | 4/4 | | 1 | 1 | 0 | 1 | 0 | 6 1/2 | 6 | 1/4 | | 1 | 1 | 0 | 1 | 1 | 6 3/4 | 6 | 2/4 | | 1 | 1 | 1 | 0 | 0 | 7 | 7 | 3/4 | | 1 | 1 | 1 | 0 | 1 | 7 1/4 | 7 | 4/4 | | 1 | 1 | 1 | 1 | 0 | 7 1/2 | 7 | 1/4 | | 1 | 1 | 1 | 1 | 1 | 7 3/4 | 7 | 2/4 | Table 18 - Backplane Input Bit Delay and Sampling Point Programming Table ## 13.5 Local Output Advancement Registers (LOAR0 to LOAR31) Addresses 0083<sub>H</sub> to 00A2<sub>H</sub>. Thirty-two Local Output Advancement Registers (LOAR0 to LOAR31) allow users to program the output advancement for output data streams LSTo0 to LSTo31. The possible adjustment is -2 (15 ns), -4 (31 ns) or -6 (46 ns) cycles of the internal system clock (131.072 MHz). The LOAR0 to LOAR31 registers are configured as follows: | LOARn Bit<br>(where n = 0 to 31) | Name | Reset<br>Value | Description | |----------------------------------|----------|----------------|------------------------------------------------| | 15:2 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 1:0 | LOA[1:0] | 0 | Local Output Advancement Value | Table 19 - Local Output Advancement Register (LOAR) Bits ## 13.5.1 Local Output Advancement Bits 1-0 (LOA1-LOA0) The binary value of these two bits indicates the amount of offset that a particular stream output can be advanced with respect to the output frame boundary. When the advancement is 0, the serial output stream has the normal alignment with the generated frame pulse FP8o. | Local Output Advancement | Corresponding Advancement Bits | | | |--------------------------|--------------------------------|------|--| | Clock Rate 131.072 MHz | LOA1 | LOA0 | | | 0 (Default) | 0 | 0 | | | -2 cycles (~15 ns) | 0 | 1 | | | -4 cycles (~31 ns) | 1 | 0 | | | -6 cycles (~46 ns) | 1 | 1 | | Table 20 - Local Output Advancement (LOAR) Programming Table ## 13.6 Backplane Output Advancement Registers (BOAR0 - BOAR31) Addresses 00A3<sub>H</sub> to 00C2<sub>H</sub> Thirty-two Backplane Output Advancement Registers (BOAR0 to BOAR31) allow users to program the output advancement for output data streams BSTo0 to BSTo31. The possible adjustment is -2 (15 ns), -4 (31 ns) or -6 (46 ns) cycles of the internal system clock (131.072 MHz). The **BOAR0** to **BOAR31** registers are configured as follows: | BOARn Bit<br>(where n = 0 to 31) | Name | Reset<br>Value | Description | |----------------------------------|----------|----------------|------------------------------------------------| | 15:2 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 1:0 | BOA[1:0] | 0 | Backplane Output Advancement Value | Table 21 - Backplane Output Advancement Register (BOAR) Bits #### 13.6.1 Backplane Output Advancement Bits 1-0 (BOA1-BOA0) The binary value of these two bits indicates the amount of offset that a particular stream output can be advanced with respect to the output frame boundary. When the advancement is 0, the serial output stream has the normal alignment with the generated frame pulse FP8o. | Backplane Output Advancement | Corresponding Advancement Bits | | | |------------------------------|--------------------------------|------|--| | Clock Rate 131.072 MHz | BOA1 | BOA0 | | | 0 (Default) | 0 | 0 | | | -2 cycles (~15 ns) | 0 | 1 | | | -4 cycles (~31 ns) | 1 | 0 | | | -6 cycles (~46 ns) | 1 | 1 | | Table 22 - Backplane Output Advancement (BOAR) Programming Table ## 13.7 Memory BIST Register Address 014D<sub>H</sub>. The Memory BIST Register enables the self-test of chip memory. Two consecutive write operations are required to start MBIST: the first with only Bit 12 (LV\_TM) set HIGH (i.e. 1000h); the second with Bit 12 maintained HIGH but with the required start bit(s) also set HIGH. The MBISTR register is configured as follows: | Bit | Name | Reset<br>Value | Description | | |-------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | | 12 | LV_TM | 0 | MBIST Test Enable Set HIGH to enable MBIST mode. Set LOW for normal operation. | | | 11 | BISTSDB | 0 | Backplane Data Memory Start BIST Sequence Sequence enabled on LOW to HIGH transition. | | | 10 | BISTCDB | 0 | Backplane Data Memory BIST Sequence Completed (Read-only) This bit must be polled - when HIGH, indicates completion of Backplane Data Memory BIST sequence. | | | 9 | BISTPDB | 0 | Backplane Data Memory Pass/Fail Bit (Read-only) This bit indicates the Pass/Fail status following completion of the Backplane Data Memory BIST sequence (indicated by assertion of BISTCDB). A HIGH indicates Pass, a LOW indicates Fail. | | | 8 | BISTSDL | 0 | Local Data Memory Start BIST Sequence Sequence enabled on LOW to HIGH transition. | | | 7 | BISTCDL | 0 | Local Data Memory BIST Sequence Completed (Read-only) This bit must be polled - when HIGH, indicates completion of Local Data Memory BIST sequence. | | | 6 | BISTPDL | 0 | Local Data Memory Pass/Fail Bit (Read-only) This bit indicates the Pass/Fail status following completion of the Local Data Memory BIST sequence (indicated by assertion of BISTCDL). A HIGH indicates Pass, a LOW indicates Fail. | | | 5 | BISTSCB | 0 | Backplane Connection Memory Start BIST Sequence Sequence enabled on LOW to HIGH transition. | | | 4 | BISTCCB | 0 | Backplane Connection Memory BIST Sequence Completed (Read-only) This bit must be polled - when HIGH, indicates completion of Backplane Connection Memory BIST sequence. | | | 3 | BISTPCB | 0 | Backplane Connection Memory Pass/Fail Bit (Read-only) This bit indicates the Pass/Fail status following completion of the Backplane Connection Memory BIST sequence (indicated by assertion of BISTCCB). A HIGH indicates Pass, a LOW indicates Fail. | | | 2 | BISTSCL | 0 | Local Connection Memory Start BIST Sequence Sequence enabled on LOW to HIGH transition. | | Table 23 - Memory BIST Register (MBISTR) Bits | Bit | Name | Reset<br>Value | Description | |-----|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BISTCCL | 0 | Local Connection Memory BIST Sequence Completed (Read-only) This bit must be polled - when HIGH, indicates completion of Local Connection Memory BIST sequence. | | 0 | BISTPCL | 0 | Local Connection Memory Pass/Fail Bit (Read-only) This bit indicates the Pass/Fail status following completion of the Local Connection Memory BIST sequence (indicated by assertion of BISTCCL). A HIGH indicates Pass, a LOW indicates Fail. | Table 23 - Memory BIST Register (MBISTR) Bits (continued) ## 13.8 Bit Rate Register Address 1001<sub>H</sub> This register allows the bit rate of all the input and output streams to be set to 8.192 or 16.384 Mbps. The **BRR** register is configured as follows: | Bit | Name | Reset<br>Value | Description | |------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | Reserved | 0 | Reserved Must be set to 0 for normal operation | | 0 | Reserved | 0 | Bit Rate Selector This bit defines the bit rate of all the input and output ST-BUS streams, which can operate at either 8.192 or 16.384 Mbps. | | | | | When LOW, 32 Backplane input/output pairs (BSTi[31:0], BSTo[31:0]) and 32 Local input/output pairs (LSTi[31:0], LSTo[31:0]) operate at 8.192 Mbps. | | | | | When HIGH, 16 Backplane input/output pairs (BSTi[15:0], BSTo[15:0]) and 16 Local input/output pairs (LSTi[15:0], LSTo[15:0]) operate at 16.384 Mbps. | Table 24 - Bit Rate Register (BRR) Bits ## 13.9 Device Identification Register Address 3FFF<sub>H</sub>. The Device Identification Register stores the binary value of the silicon revision number and the Device ID. This register is read-only. The **DIR** register is configured as follows: | Bit | Name | Reset Value | Description | |------|----------|-------------|------------------------------------------| | 15:8 | Reserved | 0 | Reserved Will read 0 in normal operation | | 7:4 | RC[3:0] | 0000 | Revision Control Bits | | 3 | Reserved | 0 | Reserved Will read 0 in normal operation | | 2:0 | DID[2:0] | 100 | Device ID | Table 25 - Device Identification Register (DIR) Bits ## 14.0 DC Electrical Characteristics ## **Absolute Maximum Ratings\*** | | Parameter | Symbol | Min | Max | Units | |---|-----------------------------------------|------------------------|------|----------------------------|--------| | 1 | Core Supply Voltage | V <sub>DD_CORE</sub> | -0.5 | 2.5 | V | | 2 | I/O Supply Voltage | $V_{DD\_IO}$ | -0.5 | 5.0 | V | | 3 | PLL Supply Voltage | $V_{\mathrm{DD\_PLL}}$ | -0.5 | 2.5 | V | | 4 | Input Voltage (non-5 V tolerant inputs) | V <sub>I</sub> | -0.5 | V <sub>DD_IO</sub><br>+0.5 | \<br>\ | | 5 | Input Voltage (5 V tolerant inputs) | V <sub>I_5V</sub> | -0.5 | 7.0 | ٧ | | 6 | Continuous Current at digital outputs | Io | | 15 | mA | | 7 | Package power dissipation | $P_{D}$ | | 1.5 | W | | 8 | Storage temperature | T <sub>S</sub> | - 55 | +125 | °C | <sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. ## **Recommended Operating Conditions** | | Characteristics | Sym | Min | Тур | Max | Units | |---|--------------------------------------|----------------------|------|-----|--------------|-------| | 1 | Operating Temperature | T <sub>OP</sub> | -40 | 25 | +85 | °C | | 2 | Positive Supply | $V_{DD\_IO}$ | 3.0 | 3.3 | 3.6 | V | | 3 | Positive Supply | V <sub>DD_CORE</sub> | 1.71 | 1.8 | 1.89 | V | | 4 | Positive Supply | V <sub>DD_PLL</sub> | 1.71 | 1.8 | 1.89 | V | | 5 | Input Voltage | VI | 0 | | $V_{DD\_IO}$ | V | | 6 | Input Voltage on 5 V Tolerant Inputs | V <sub>I_5V</sub> | 0 | | 5.5 | V | Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated. ## **DC Electrical Parameters** | | | Characteristics | Sym. | Min. | Тур. | Max. | Units | Test Conditions | |----|-------------|----------------------------------------------------------------|------------------------------------|------|------|--------|----------|--------------------------------------------------------------------------| | 1a | I | Supply Current | I <sub>DD_Core</sub> | | | 4 | mA | Static I <sub>DD_Core</sub> and PLL current | | 1b | N | Supply Current | I <sub>DD_Core</sub> | | 240 | 290 | mA | Applied clock<br>C8i = 8.192 MHz | | 1c | Р | Supply Current | $I_{DD\_IO}$ | | | 100 | μΑ | Static I <sub>DD_IO</sub> | | 1d | U | Supply Current | I <sub>DD_IO</sub> | | 14 | 18 | mA | I <sub>AV</sub> with all output<br>streams at max.<br>data rate unloaded | | 2 | т | Input High Voltage | $V_{IH}$ | 2.0 | | | ٧ | | | 3 | | Input Low Voltage | $V_{IL}$ | | | 0.8 | ٧ | | | 4 | S | Input Leakage (input pins) Input Leakage (bi-directional pins) | I <sub>IL</sub><br>I <sub>BL</sub> | | | 5<br>5 | μA<br>μA | 0 < V < V <sub>DD_IO</sub><br>Note 1 | | | | Weak Pullup Current | I <sub>PU</sub> | | | 200 | μΑ | Input at 0V | | 5 | | Weak Pulldown Current | $I_{PD}$ | | | 200 | μΑ | Input at V <sub>DD_IO</sub> | | 6 | | Input Pin Capacitance | C <sub>I</sub> | | | 5 | pF | | | 7 | 0 | Output High Voltage | $V_{OH}$ | 2.4 | | | <b>V</b> | I <sub>OH</sub> = 8 mA | | 8 | U | Output Low Voltage | $V_{OL}$ | | | 0.4 | <b>V</b> | I <sub>OL</sub> = 8 mA | | 9 | T<br>P<br>U | High impedance Leakage | l <sub>OZ</sub> | | | 5 | μΑ | $0 \le V_0 \le V_{DD\_IO}$<br>Note 1 | | 10 | T<br>S | Output Pin Capacitance | C <sub>O</sub> | | | 5 | pF | | Voltages are with respect to ground (V<sub>ss</sub>) unless otherwise stated. Note 1: Maximum leakage on pins (output or I/O pins in high impedance state) is over an applied voltage (V) ## 15.0 AC Electrical Characteristics ## AC Electrical Characteristics Timing Parameter Measurement: Voltage Levels | | Characteristics | Sym. | Level | Units | Conditions | |---|----------------------------------|-----------------|------------------------|-------|-----------------------------------------------------------------| | 1 | CMOS Threshold | V <sub>CT</sub> | 0.5 V <sub>DD_IO</sub> | V | $3.0 \text{ V} \leq \text{V}_{\text{DD\_IO}} \leq 3.6 \text{V}$ | | 2 | Rise/Fall Threshold Voltage High | $V_{HM}$ | $0.7~V_{DD\_IO}$ | V | $3.0 \text{ V} \leq \text{V}_{\text{DD\_IO}} \leq 3.6 \text{V}$ | | 3 | Rise/Fall Threshold Voltage Low | $V_{LM}$ | 0.3 V <sub>DD_IO</sub> | V | $3.0 \text{ V} \leq \text{V}_{\text{DD\_IO}} \leq 3.6 \text{V}$ | ## **Input and Output Clock Timing** | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Notes | |----|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|------------|------------|-------|----------------------------------------------| | 1 | FP8i, Input Frame Pulse Width | t <sub>IFPW244</sub><br>t <sub>IFPW122</sub> | 210<br>10 | 244<br>122 | 350<br>220 | ns | | | 2 | Input Frame Pulse Setup Time (before C8i clock falling/rising edge) | t <sub>IFPS244</sub><br>t <sub>IfPS122</sub> | 5<br>5 | | 110<br>60 | ns | | | 3 | Input <u>Fra</u> me Pulse Hold Time (from C8i clock falling/rising edge) | t <sub>IFPH244</sub><br>t <sub>IFPH122</sub> | 0<br>0 | | 110<br>60 | ns | | | 4 | C8i Clock Period (Average value, does not consider the effects of jitter) | t <sub>ICP</sub> | 120 | 122 | 124 | ns | | | 5 | C8i Clock Pulse Width High | t <sub>ICH</sub> | 50 | 61 | 70 | ns | | | 6 | C8i Clock Pulse Width Low | t <sub>ICL</sub> | 50 | 61 | 70 | ns | | | 7 | C8i Clock Rise/Fall Time | $t_{rIC}, t_{fIC}$ | 0 | 2 | 3 | ns | | | 8 | C8i Cycle to Cycle Variation (This values is with respect to the typical C8i Clock Period, and using mid-bit sampling) | <sup>t</sup> ccvic | -8.5 | | 8.5 | ns | | | 9 | Output Frame Boundary Offset | t <sub>OFBOS</sub> | | 7 | 9.5 | ns | | | 10 | FP8o Frame Pulse Width | t <sub>OFPW8_244</sub><br>t <sub>OFPW8_122</sub> | 224<br>117 | 244<br>122 | 264<br>127 | ns | FPW = 1<br>FPW = 0<br>C <sub>L</sub> = 60 pF | | 11 | FP8o Output Delay<br>(from frame pulse edge to output frame<br>boundary) | t <sub>FPFBF8_244</sub><br>t <sub>FPFBF8_122</sub> | 117<br>58 | 122<br>61 | 127<br>64 | ns | FPW = 1<br>FPW = 0<br>C <sub>L</sub> = 60 pF | | 12 | FP8o Output Delay<br>(from output frame boundary to frame pulse<br>edge) | t <sub>FBFPF8_244</sub><br>t <sub>FBFPF8_122</sub> | 117<br>58 | 122<br>61 | 127<br>64 | ns | FPW = 1<br>FPW = 0<br>C <sub>L</sub> = 60 pF | | 13 | C8o Clock Period | t <sub>OCP8</sub> | 117 | 122 | 127 | ns | | | 14 | C8o Clock Pulse Width High | t <sub>OCH8</sub> | 58 | 61 | 64 | ns | $C_L = 60 pF$ | | 15 | C8o Clock Pulse Width Low | t <sub>OCL8</sub> | 58 | 61 | 64 | ns | | | 16 | C8o Clock Rise/Fall Time | t <sub>rOC8</sub> , t <sub>fOC8</sub> | 3 | | 7 | ns | | | 17 | FP16o Frame Pulse Width | t <sub>OFPW16_122</sub><br>t <sub>OFPW16_61</sub> | 117<br>58 | 122<br>61 | 127<br>64 | ns | FPW = 1<br>FPW = 0<br>C <sub>L</sub> = 60 pF | # Input and Output Clock Timing (continued) | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Notes | |----|---------------------------------------------------------------------------|-----------------------------------------------------|----------|----------|----------|-------|-----------------------| | 18 | FP16o Output Delay<br>(from frame pulse edge to output frame<br>boundary) | t <sub>FPFBF16_122</sub><br>t <sub>FPFBF16_61</sub> | 58<br>29 | 61<br>31 | 64<br>33 | ns | FPW = 1<br>FPW = 0 | | 19 | FP160 Output Delay<br>(from output frame boundary to frame pulse<br>edge) | t <sub>FBFPF16_122</sub><br>t <sub>FBFPF16_61</sub> | 58<br>29 | 61<br>31 | 64<br>33 | ns | FPW = 1<br>FPW = 0 | | 20 | C16o Clock Period | t <sub>OCP16</sub> | 58 | 61 | 64 | ns | _ | | 21 | C16o Clock Pulse Width High | t <sub>OCH16</sub> | 29 | 31 | 33 | ns | $C_L = 60 \text{ pF}$ | | 22 | C16o Clock Pulse Width Low | t <sub>OCL16</sub> | 29 | 31 | 33 | ns | | | 23 | C16o Clock Rise/Fall Time | t <sub>rOC16</sub> ,<br>t <sub>fOC16</sub> | 3 | | 7 | ns | | Figure 18 - Input and Output Clock Timing Diagram for ST-BUS Figure 19 - Input and Output Clock Timing Diagram for GCI-Bus #### **Local and Backplane Data Timing** | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Notes | |---|-------------------------------------------|-----------------------------------------|----------|----------|------------|-------|-----------------------------------------------------------------------------------------| | 1 | Local/Backplane Input Data Sampling Point | t <sub>IDS16</sub><br>t <sub>IDS8</sub> | 43<br>87 | 46<br>92 | 49<br>97 | ns | With SMPL_MODE = 0 (3/4-bit sampling) and zero offset. | | 2 | Local/Backplane Serial Input Set-up Time | t <sub>SIS16</sub><br>t <sub>SIS8</sub> | 2<br>2 | | | ns | With respect to <b>Min</b> . Input Data Sampling Point | | 3 | Local/Backplane Serial Input Hold Time | t <sub>SIH16</sub><br>t <sub>SIH8</sub> | 2<br>2 | | | ns | With respect to Max. Input Data Sampling Point | | 4 | Output Frame Boundary Offset | t <sub>OFBOS</sub> | | 7 | 9.5 | ns | | | 5 | Local/Backplane Serial Output Delay | t <sub>SOD16</sub> | | | 4.5<br>4.5 | ns | C <sub>L</sub> = 50 pF<br>These numbers<br>are referencing<br>output frame<br>boundary. | Figure 20 - ST-BUS Local/Backplane Data Timing Diagram (8 Mbps) Figure 21 - ST-BUS Local/Backplane Data Timing Diagram (16 Mbps) Figure 22 - GCI-Bus Local/Backplane Data Timing Diagram (8 Mbps) Figure 23 - GCI-Bus Local/Backplane Data Timing Diagram (16 Mbps) ## **Local and Backplane Output High Impedance Timing** | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Test Conditions | |---|----------------------------------------------------------------------------|------------------|------|------|------|-------|----------------------------------------------------------| | 1 | STo delay - Active to High-Z | t <sub>DZ</sub> | | 4 | 6 | ns | R <sub>L</sub> = 1 k, C <sub>L</sub> = 50 pF, See Note 1 | | | - High-Z to Active | $t_{ZD}$ | | 4 | 6 | ns | | | 2 | Output Driver Enable (ODE) Delay to Active Data Output Driver Enable (ODE) | t <sub>ODE</sub> | | | 14 | ns | R <sub>L</sub> = 1 k, C <sub>L</sub> = 50 pF, See Note 1 | | | Delay to high impedance | t <sub>ODZ</sub> | | | 14 | ns | $R_L = 1 \text{ k, } C_L = 50 \text{ pF, See Note 1}$ | Note 1: High Impedance is measured by pulling to the appropriate rail with $R_L$ , with timing corrected to cancel time taken to discharge $C_L$ . Figure 24 - Serial Output and External Control Figure 25 - Output Driver Enable (ODE) ## **Input Clock Jitter Tolerance** | | Jitter Frequency | 16.384 Mbps Data Rate<br>Jitter Tolerance | Units | |----|------------------|-------------------------------------------|-------| | 1 | 1 kHz | 1200 | ns | | 2 | 10 kHz | 1200 | ns | | 3 | 50 kHz | 150 | ns | | 4 | 66 kHz | 110 | ns | | 5 | 83 kHz | 80 | ns | | 6 | 95 kHz | 70 | ns | | 7 | 100 kHz | 25 | ns | | 8 | 200 kHz | 17 | ns | | 9 | 300 kHz | 17 | ns | | 10 | 400 kHz | 17 | ns | | 11 | 500 kHz | 17 | ns | | 12 | 1 MHz | 17 | ns | | 13 | 2 MHz | 17 | ns | | 14 | 4 MHz | 17 | ns | ## **Non-Multiplexed Microprocessor Port Timing** | | Characteristics | Sym. | Min. | Тур. | Max. | Units | Test Conditions | |----|------------------------------------------------------------------------------|------------------|---------|------|----------|----------|------------------------------------------------------------| | 1 | CS setup from DS falling | t <sub>CSS</sub> | 0 | | | ns | | | 2 | R/W setup from DS falling | t <sub>RWS</sub> | 9 | | | ns | | | 3 | Address setup from DS falling | t <sub>ADS</sub> | 9 | | | ns | | | 4 | CS hold after DS rising | t <sub>CSH</sub> | 0 | | | ns | | | 5 | $R/\overline{W}$ hold after $\overline{DS}$ rising | t <sub>RWH</sub> | 9 | | | ns | | | 6 | Address hold after DS rising | t <sub>ADH</sub> | 9 | | | ns | | | 7 | Data setup from DTA Low on Read | t <sub>RDS</sub> | 5<br>12 | | | ns<br>ns | Memory Read<br>Register Read<br>C <sub>L</sub> = 60 pF | | 8 | Data hold on read | t <sub>RDH</sub> | | | 4.5 | ns | $C_L = 60 \text{ pF},$ $R_L = 1 \text{ k}$ Note 1 | | 9 | Data setup on write | t <sub>WDS</sub> | 9 | | | ns | | | 10 | Data hold on write | t <sub>WDH</sub> | 9 | | | ns | | | 11 | Acknowledgment Delay:<br>Reading/Writing Registers<br>Reading/Writing Memory | t <sub>AKD</sub> | | | 88<br>80 | ns<br>ns | C <sub>L</sub> = 60 pF<br>C <sub>L</sub> = 60 pF | | 12 | Acknowledgment Hold Time | t <sub>AKH</sub> | | | 11 | ns | C <sub>L</sub> = 60 pF,<br>R <sub>L</sub> = 1 k,<br>Note 1 | Note 1: High Impedance is measured by pulling to the appropriate rail with $R_L$ , with timing corrected to cancel time taken to discharge $C_L$ . Note 2: There must be a minimum of 30 ns between CPU accesses, to allow the device to recognize the accesses as separate (i.e., a minimum of 30 ns must separate the de-assertion of $\overline{\text{DTA}}$ (to high) and the assertion of $\overline{\text{CS}}$ and/or $\overline{\text{DS}}$ to initiate the next access). Figure 26 - Motorola Non-Multiplexed Bus Timing # AC Electrical Characteristics<sup>†</sup> - JTAG Test Port Timing | | Characteristic | Sym | Min | Тур | Max | Units | Notes | |---|----------------------------|--------------------|-----|-----|-----|-------|-------------------------| | 1 | TCK Clock Period | t <sub>TCKP</sub> | 100 | | | ns | | | 2 | TCK Clock Pulse Width High | t <sub>TCKH</sub> | 80 | | | ns | | | 3 | TCK Clock Pulse Width Low | t <sub>TCKL</sub> | 80 | | | ns | | | 4 | TMS Set-up Time | t <sub>TMSS</sub> | 10 | | | ns | | | 5 | TMS Hold Time | t <sub>TMSH</sub> | 10 | | | ns | | | 6 | TDi Input Set-up Time | t <sub>TDIS</sub> | 20 | | | ns | | | 7 | TDi Input Hold Time | t <sub>TDIH</sub> | 60 | | | ns | | | 8 | TDo Output Delay | t <sub>TDOD</sub> | | | 30 | ns | $C_{L} = 30 \text{ pF}$ | | 9 | TRST pulse width | t <sub>TRSTW</sub> | 200 | | | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Figure 27 - JTAG Test Port Timing Diagram #### TOP VIEW #### BOTTOM VIEW | DIMENSION | MIN | MAX | |-----------|------------|--------| | Α | 1.42 | 1.80 | | A1 | 0.30 | 0.50 | | A2 | 0.85 | REF | | D | 16.80 | 17.20 | | D1 | 14.80 | 15.20 | | E | 16.80 | 17.20 | | E1 | 14.80 | 15.20 | | b | 0.40 | 0.60 | | е | 1. | 00 | | N | | 56 | | Conform | s to JEDEC | MS-034 | ### NOTES: - - 1. Controlling dimensions are in MM. - 2. Seating plane is defined by the spherical crown of the solder balls. - 3. Not to scale. - 4. N is the number of solder balls - 5. Substrate thickness is 0.36 MM. | © Zarlink Semiconductor 2003 All rights reserved. | | | | | | | | |---------------------------------------------------|----------|--|--|--|--|--|--| | ISSUE | 1 | | | | | | | | ACN | 214440 | | | | | | | | DATE | 26June03 | | | | | | | | APPRD. | | | | | | | | | | rackage code ( ) | |------------------------------|----------------------------------------------------| | Previous package codes BP/G | Package Outline for<br>256ball BGA<br>17x17x1.61mm | | | GPD00842 | Packago Codo | | Control D | imensions | | Altern Di | maneione | | | |--------------|-------------|-----------|--|-----------------------------|-----------|--|--| | Symbol | in milli | | | Altern. Dimension in inches | | | | | ayınıbor | | | | | | | | | | MIN | MAX | | MIN | MAX | | | | A | _ | 1.60 | | _ | 0.063 | | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | | A2 | 2 1.35 1.45 | | | 0.053 | 0.057 | | | | D | 30.00 | BSC | | 1.181 | 1.181 BSC | | | | D1 | 28.00 | BSC | | 1.102 BSC | | | | | E | 30.00 BSC | | | 1.181 BSC | | | | | E1 | 28.00 | BSC | | 1.102 BSC | | | | | L | 0.45 0.75 | | | 0.018 | 0.029 | | | | е | 0.40 | BSC | | 0.016 BSC | | | | | b | ٥.13 | 0.23 | | 0.005 | 0.009 | | | | С | 0.09 | 0.20 | | 0.003 | 0.008 | | | | Pin features | | | | | | | | | N | 256 | | | | | | | | ND | 64 | | | | | | | | NE | 64 | | | | | | | | NOTE | SQUARE | | | | | | | Conforms to JEDEC MS-026 BJC Iss. D #### Notes: - 1. Pin 1 indicator may be a corner chamfer, dot or both, located within a zone of dimension $E1/4 \times D1/4$ from the index corner - 2. All dimensioning and tolerancing conform to ANSI Y14.5—1982. - 3. Dimensions D1 and E1 do not include mold protrusion allowable mold protrusion is 0.254 mm on D1 and E1 dimensions. - 4. "N" is the total number of terminals - 5. Package top dimensions are smaller than bottom dimensions and top of package will not overhang bottom of package - 6. Dimension b does not include Dambar protrusion. - 7. Controlling Dimensions are in Millimeter - 8. At is defined as the distance from the seating plane to the lowest point of the package body | © Zarlink S | Semiconductor 2 | 003 All rights re | eserved. | | | | Package Code Q C | |-------------|-----------------|-------------------|----------|---|-----------------------|------------------------|-------------------------------------------| | ISSUE | 1 | 2 | 3 | 4 | | Previous package codes | Package Outline for 256 lead | | ACN | 214172 | 214382 | | | ZARLINK SEMICONDUCTOR | | LQFP (28 x 28 x 1.4mm)<br>2.0mm Footprint | | DATE | 27Mar03 | 12June03 | | | | | | | APPRD. | | | | | | | GPD0083/ | # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE