| | REVISIONS | | | | | | | | | | | | | | | | | | | | |-------------------------------------------------------|-----------|--------------------|----|-----------------------------------|------------------|---------------------|-------|----------|------------|-------|------------|-------|----------|-------|------------------------|-----------------|------|-------|----------|----| | LTR | | | | | D | ESCR | IPTIO | N | | | | | DA | TE (Y | R-MO-E | DA) | | APPR | OVED | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET | | | - | | | | | | | | | | | | | | | | | | | REV | | | | | | | | <u> </u> | | | | | | | | 1 | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | | | | REV STATUS | <br>S | | L | RE\ | | l | | | | | | | | | | | | | | | | OF SHEETS | | | | SHE | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PAREI<br>nh V. N | D BY<br>Iguyen | | <b></b> | | | · | DEFEN | | | | ITER,<br>IIO 4: | | MBUS | <b>.</b> | | | STAN<br>MICRO | CIR | CUI | Т | CHE<br>Th: | CKED<br>anh V. | BY<br><b>N</b> guye | n | | | | | | | | | | | | | | | DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL | | | | ROVEI<br>inica L. | O BY<br>. Poelki | ing | | | PAT<br>BUS | TH SE | LECT | OR V | VITH | 8-BIT | VANC<br>BIDIF<br>TS, M | RECT | IONA | L DAT | N<br>ΓA | | | DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | | DRAWING APPROVAL DATE<br>97-03-18 | | | | | SIZE | | | E COE | | | <b>5</b> ( | 962- | .067 | 747 | | | | AMSC | N/A | I/A REVISION LEVEL | | | | | | / | 4 | 6 | <u>726</u> | 8 | <u> </u> | | , <sub>U</sub> Z. | -301 | ¬1 | | | | | | | | | | | | | | | SHE | ET | 1 | | OF | | 31 | | | | | DESC FORM 193 JUL 94 <u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited. 5962-E327-96 9004708 0028065 692 ## 1. SCOPE - 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type</u>. The device type identifies the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-----------------------------------------------------------------------------| | 01 | 54ACT8999 | Scan path selector with 8-bit bidirectional data bus, TTL compatible inputs | 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: **Device class** Device requirements documentation М Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outlines. The cases outline are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|----------------------| | X | GDIP4-T28 | 28 | Dual-in-line package | | 3 | CQCC1-N28 | 28 | Square chip carrier | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. **STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216** | SIZE<br><b>A</b> | | 5962-96747 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET 2 | DESC FORM 193A JUL 94 **9**004708 0028066 529 | 1. | 3 Absolute maximum ratings. 1/ 2/ 3/ | | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Supply voltage range ( $V_{CC}$ ) DC input voltage range ( $V_{IN}$ ) DC output voltage range ( $V_{OUT}$ ) DC input clamp current ( $I_{IK}$ ) ( $V_{IN}$ < 0.0 V or $V_I$ > $V_{CC}$ ) DC output clamp current ( $I_{OK}$ )( $V_{IN}$ < 0.0 V or $V_I$ > $V_{CC}$ ) Continuous output current, $I_{O}$ ( $V_{O}$ = 0 to $V_{CC}$ ) Storage temperature range ( $I_{STG}$ ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) Junction temperature ( $I_{J}$ ) Maximum power dissipation ( $I_{D}$ ) | -0.5 V dc to V <sub>CC</sub> +0.5 V dc <u>4</u> /<br>-0.5 V dc to V <sub>CC</sub> +0.5 V dc <u>4</u> /<br>±20 mA<br>±20 mA<br>±25 mA<br>-65° C to +150° C<br>+300° C<br>See MIL-STD-1835<br>+175° C | | 1 | 4 Recommended operating conditions. 2/ 3/ | | | 1 | Supply voltage range (V <sub>CC</sub> ) Minimum high level input voltage (V <sub>IH</sub> ) Maximum low level input voltage (V <sub>IL</sub> ) Input voltage range (V <sub>IN</sub> ) Output voltage range (V <sub>OUT</sub> ) Maximum high level output current (I <sub>OH</sub> ): ID (1-8) TDO, DTDO, MCO DTMS (1-4), DCO (three-state), DTRST, DTCK Maximum low level output current (I <sub>OL</sub> ): ID (1-8) TDO, DTDO, MCO DTMS (1-4), DCO (three-state or open drain) DTRST DTCK Case operating temperature range (T <sub>C</sub> ) 5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | +0.0 V dc to V <sub>CC</sub><br>+0.0 V dc to V <sub>CC</sub><br>-1.6 mA<br>-8.5 mA<br>+1.6 mA<br>+8.5 mA<br>+13.6 mA<br>+20.4 mA<br>+40.8 mA<br>-55°C to +125°C | | 1/ | Stresses above the absolute maximum rating may cause permanent damage to t maximum levels may degrade performance and affect reliability. | he device. Extended operation at the | | <u>2</u> / | Unless otherwise noted, all voltages are referenced to GND. | | | <u>3</u> / | The limits for the parameters specified herein shall apply over the full specified V -55°C to +125°C. Unused inputs must be held high or low. | CC range and case temperature range of | | <u>4</u> / | The input and output negative voltage ratings may be exceeded provided that the are observed. | e input and output clamp current ratings | | <u>5</u> / | Power dissipation values are derived using the formula $P_D = V_{CC}I_{CC} + \sum_{x=1}^{n} V_{CC}$ specified in 1.4 above, $I_{CC}$ and $V_{OL}$ are as specified in table I herein, | DLI <sub>OLX</sub> where V <sub>CC</sub> and I <sub>OL</sub> are as in represents the total number of outputs. | | <u>6</u> / | Values will be added when they become available. | | | | SIZE | | 9004708 0028067 465 Α **REVISION LEVEL** 5962-96747 3 SHEET STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. **SPECIFICATION** **MILITARY** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** **MILITARY** MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. **HANDBOOKS** **MILITARY** MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS (IEEE) IEEE Standard 1149.1 - IEEE Standard Test Access Port and Boundary Scan Architecture. (Applications for copies should be addressed to the Institute of Electrical and Electronics Engineers, 445 Hoes Lane, Piscataway, NJ 08854-4150.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 4 DESC FORM 193A JUL 94 ■ 9004708 DO28068 3Tl ■ - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2. - 3.2.4 Block diagram. The block diagram shall be as specified on figure 3. - 3.2.5 <u>Test access port controller and scan test registers</u> The test access port (TAP) controller and scan test registers shall be as specified on figure 4. - 3.2.6 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.7 Radiation exposure circuit. The radiation exposure circuit shall be as specified when available. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 37 (see MIL-PRF-38535, appendix A). - 3.11 IEEE 1149.1 compliance. This device shall be compliant with IEEE 1149.1. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 5 DESC FORM 193A JUL 94 **9**004708 0028069 238 **=** | | | TABLE I. Electrical pe | erformance charact | eristics. | | | | <u></u> | |---------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------|----------------------------|-------------------|-------------------|-----|-----------------|---------| | Test and<br>MIL-STD-883 | Symbol | Test condition | | , V <sub>CC</sub> | Group A subgroups | Lim | nits <u>3</u> / | Unit | | test method 1/ | | +4.5 V ≤ V <sub>CC</sub><br>unless otherwise | ≤ +5.5 V<br>e specified | | | Min | Max | | | High level output<br>voltage, IDn<br>3006 | V <sub>OH1</sub> | For all inputs affecting output under test V <sub>IN</sub> = 2.0 V or 0.8 V | I <sub>OH</sub> = -1.6 mA | 4.5 V | 1, 2, 3 | 3.7 | | V | | High level output<br>voltage, TDO, DTDO,<br>MCO<br>3006 | V <sub>OH2</sub> | | I <sub>OH</sub> = -8.5 mA | 4.5 V | 1, 2, 3 | 3.7 | | | | High level output voltage, DTMSm, DCO (three-state), DTRST, DTCK 3006 | V <sub>ОНЗ</sub> | | I <sub>OH</sub> = -13.6 mA | 4.5 V | 1, 2, 3 | 3.7 | | | | Low level output<br>voltage, IDn<br>3007 | V <sub>OL1</sub> | For all inputs affecting output under test VIN = 2.0 V or 0.8 V | I <sub>OL</sub> = 1.6 mA | 4.5 V | 1, 2, 3 | | 0.5 | ٧ | | Low level output<br>voltage, TDO, DTDO,<br>MCO<br>3007 | V <sub>OL2</sub> | | I <sub>OL</sub> = 8.5 mA | 4.5 V | 1, 2, 3 | | 0.5 | | | Low level output<br>voltage, DTMSm,<br>DCO (three-state or<br>open drain)<br>3007 | V <sub>OL3</sub> | | I <sub>OL</sub> = 13.6 mA | 4.5 V | 1, 2, 3 | | 0.5 | | | Low level <u>output</u><br>voltage, DTRST<br>3007 | V <sub>OL4</sub> | | I <sub>OL</sub> = 20.4 mA | 4.5 V | 1, 2, 3 | | 0.5 | | | Low level output<br>voltage, DTCK<br>3007 | V <sub>OL5</sub> | | I <sub>OL</sub> = 40.8 mA | 4.5 V | 1, 2, 3 | | 0.5 | | | Three-state output<br>leakage current<br>high, IDn, DTDO,<br>DTMSm, DCO, DTCK<br>3021 | I <sub>OZH</sub> | For control input affecting test, V <sub>IN</sub> = 2.0 V or 0.8 V <sub>OUT</sub> = V <sub>CC</sub> | | 5.5 V | 1, 2, 3 | | +10.0 | μA | | Three-state output<br>leakage current<br>low, IDn, DTDO,<br>DTMSm, DCO, DTCK<br>3020 | lozl<br>4 | For control input affecting test, V <sub>IN</sub> = 2.0 V or 0.8 V <sub>OUT</sub> = GND | g output under<br>V | 5.5 V | 1, 2, 3 | | -10.0 | μΑ | | Output current high,<br>DCO (open drain) | l <sub>ОН</sub> | V <sub>OUT</sub> = V <sub>CC</sub> | | 5.5 V | 1, 2, 3 | | 20.0 | μА | | See footnotes at end of ta | able. | | | | | | | | | | TANDARI | | SIZE<br>A | | | | 5962-96 | 6747 | | DEFENSE SUPP<br>COLUM | | REVIS | ON LEVEL | s | | | | | ■ 9004708 0028070 T5T ■ | Test and<br>MIL-STD-883 | Symbol | Test conditi | ions <u>2</u> /<br>:+125°C | v <sub>cc</sub> | Group A<br>subgroups | Limi | ts <u>3</u> / | Unit | |---------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|-----------------------|----------------------|------|---------------|------| | test method 1/ | | -55° C ≤ T <sub>C</sub> ≤<br>+4.5 V ≤ V <sub>CC</sub><br>unless otherwis | ≤ +5.5 V<br>e specified | | oabg.capo | Min | Max | | | Input current high,<br>MCI, DCI, TCK<br>3010 | I <sub>IH1</sub> | For input under test, V <sub> </sub> | N = VCC | 5.5 V | 1, 2, 3 | | +1.0 | μΑ | | Input current high,<br>TDI, DTDI, TMS,<br>OTMS, TRST<br>3010 | I <sub>IH2</sub> | For input under test, V <sub>II</sub> | N = V <sub>CC</sub> | 5.5 V | 1, 2, 3 | | +1.0 | μА | | Input current low,<br>MCI, DCI, TCK<br>3009 | I <sub>IL1</sub> | For input under test, V <sub>II</sub> | <sub>N</sub> = GND | 5.5 V | 1, 2, 3 | | -1.0 | μА | | Input current low,<br>TDI, DTDI, TMS,<br>OTMS, TRST<br>3009 | l <sub>IL2</sub> | For input under test, V <sub>II</sub> | <sub>N</sub> = GND | 5.5 V | 1, 2, 3 | -0.1 | -20.0 | μА | | Quiescent supply current 3005 | lcc | For all inputs, V <sub>IN</sub> = V <sub>C</sub><br>I <sub>OUT</sub> = 0 A | C or GND | 5.5 V | 1, 2, 3 | • | 100.0 | μA | | Quiescent supply<br>current delta,<br>TTL input level<br>3005 | ΔI <sub>CC</sub><br><u>5</u> / | For input under test, V <sub>II</sub><br>For all other inputs, V <sub>IN</sub> | N = 3.4 V<br>N = V <sub>CC</sub> or GND | 5.5 V | 1, 2, 3 | | 1.0 | mA | | Input capacitance<br>3012 | c <sup>IN</sup> | T <sub>C</sub> = +25°C<br>See 4.4.1c | · ··· | 5.0 V | 4 | | 5.0 | pF | | Output capacitance<br>3012 | C <sub>OUT</sub> | T <sub>C</sub> = +25°C<br>See 4.4.1c | | 5.0 V | 4 | | 8.0 | pF | | Functional test<br>3014 | <u>6</u> / | V <sub>IH</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V<br>Verify output V <sub>O</sub> | <b>v</b> | 4.5 V | 7, 8 | L | Н | | | 3014 | | See 4.4.1b | | 5.5 V | 7, 8 | L | Н | | | Clock frequency | f <sub>clk</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | тск | 4.5 V<br>and | 9, 10, 11 | 0 | 20 | MHz | | | | See figure 5 | DCI (count mode) | 5.5 V | | 0 | 20 | | | Pulse duration,<br>TCK high or low | tw1 | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 16.0 | | ns | | Pulse duration,<br>DCI high or low<br>(count mode) | t <sub>w2</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | | | | Pulse duration,<br>TRST low | t <sub>w3</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 10.0 | | | | See footnotes at end of | table. | | | | | | | | | | | | SIZE | | - <del> </del> | | ******* | | **■ 9004708 0028071 996** ■ **REVISION LEVEL** SHEET DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | TA | BLE I. Electrical performa | nce characteristic | <u>≈</u> - Contii | nued. | | | | |-------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------|-----------------------|-------------------|------|----------------|------| | Test and<br>MIL-STD-883 | Symbol | Test condition<br>-55° C ≤ T <sub>C</sub> ≤ 1 | ns <u>2/</u><br>·125°C | V <sub>CC</sub> | Group A subgroups | Lim | its <u>3</u> / | Unit | | test method <u>1</u> / | | $-55^{\circ}$ C $\leq$ T C $\leq$ +4.5 V $\leq$ V C C $\leq$ unless otherwise | +5.5 V<br>specified | | | Min | Max | | | Setup time, high or<br>low, TMS before<br>TCK1 | <sup>t</sup> s1 | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | | ns | | Setup time, high or<br>low, OTMS before<br>TCKî | t <sub>s2</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 12.0 | | | | Setup time, high or low, TDI before TCK1 | t <sub>s3</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 11.0 | | | | Setup time, high or low, DTDI before TCK1 | <sup>t</sup> s4 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | | | Setup time, high or<br>low, MCI before<br>TCKî | <sup>t</sup> s5 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | ! | | Setup time, high or low, DCI before TCK1 | t <sub>s6</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | | | | Setup time, high or low, IDn before TCK1 | t <sub>s7</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | | | | Hold time, hgih or low, TMS after TCK1 | <sup>t</sup> h1 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.0 | | ns | | Hold time, high or<br>low, OTMS after<br>TCKî | t <sub>h2</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.0 | | | | Hold time, high or low, TDI after TCK1 | t <sub>h3</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | | | | Hold time, high or<br>low, DTDI after<br>TCK1 | t <sub>h4</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | | | | Hold time, high or low, MCI after TCKî | t <sub>h5</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | | | Hold time, high or low, DCI after TCK! | t <sub>h6</sub> | | , | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | | | Hold time, high or low, IDn after TCK1 | t <sub>h7</sub> | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | | | See footnotes at end of t | able. | | | | | | | | | | STANDARD | | SIZE<br><b>A</b> | | | | 5962-96 | 747 | | DEFENSE SUP | MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | | REVISI | VISION LEVEL SHE | | | | 9004708 0028072 822 | Test and | Symbol | tions 2/ | v <sub>cc</sub> | Group A | Limit | Uni | | | |--------------------------------------------------|-------------------|-------------------------------------------------------------------------|------------------|-----------------------|-----------|------|------|----| | MIL-STD-883<br>test method <u>1</u> / | | -55°C ≤ T <sub>C</sub> ≤<br>+4.5 V ≤ V <sub>CC</sub><br>unless otherwis | : +125°C | | subgroups | Min | Max | | | Maximum frequency | f <sub>MAX</sub> | | тск | 4.5 V | 9, 10, 11 | 20.0 | | МН | | | | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | DCI (count mode) | and<br>5.5 V | | 20.0 | ' | _ | | Propagation delay<br>time, TCK to DTCK<br>3003 | t <sub>PLH1</sub> | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | 16.0 | ns | | Propagation delay | <sup>t</sup> PHL1 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | 19.0 | | | Propagation delay<br>time, TCKI to TDO<br>3003 | t <sub>PLH2</sub> | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 30.0 | ns | | ` | <sup>t</sup> PHL2 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 29.0 | | | Propagation delay<br>time, TCK↓ to DTDO<br>3003 | <sup>t</sup> PLH3 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 31.0 | ns | | | <sup>t</sup> PHL3 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 29.0 | | | Propagation delay<br>time, TCK↓ to DTMSm<br>3003 | <sup>t</sup> PLH4 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 11.0 | 40.0 | n | | | <sup>t</sup> PHL4 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 11.0 | 37.0 | | | Propagation delay<br>time_TCK↓to<br>DTRST | <sup>t</sup> PLH5 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 35.0 | n | | 3003 | <sup>t</sup> PHL5 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 35.0 | | | Propagation delay<br>time, TCKJ to IDn<br>3003 | <sup>t</sup> PLH6 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 20.0 | 65.0 | n | | 1 | <sup>t</sup> PHL6 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 22.0 | 65.0 | | SIZE STANDARD 5962-96747 Α MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 **REVISION LEVEL** SHEET 9 DESC FORM 193A JUL 94 9004708 0028073 769 | | TA | ABLE I. Electrical perform | nance characteristi | <u>cs</u> - Contii | nued. | | | , | |-------------------------------------------------|----------------------------------|----------------------------------------------------------------------|------------------------------|-----------------------|-------------------|------|----------------|------| | Test and<br>MIL-STD-883 | Symbol | Test condit | tions <u>2</u> /<br>≤ +125°C | vcc | Group A subgroups | Lim | its <u>3</u> / | Unit | | test method 1/ | | -55°C ≤ T <sub>C</sub><br>+4.5 V ≤ V <sub>CC</sub><br>unless otherwi | S ± +5.5 V<br>se specified | | | Min | Max | | | Propagation delay<br>time, TCKI to MCO<br>3003 | <sup>t</sup> PLH7 | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 34.0 | ns | | | <sup>t</sup> PHL7 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 31.0 | : | | Propagation delay time, TCK! to DCO | t <sub>PLH8</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | Open drain | 4.5 V<br>and | 9, 10, 11 | 14.0 | 45.0 | ns | | 3003 | | See figure 5 | Three-state | 5.5 V | | 10.0 | 40.0 | | | | <sup>t</sup> PHL8 | | Open drain | 4.5 V<br>and | 9, 10, 11 | 10.0 | 39.0 | | | | | | Three-state | 5.5 V | | 10.0 | 37.0 | | | Propagation delay<br>time, TMS to DTMSm<br>3003 | t <sub>PLH9</sub> | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | 22.0 | ns | | | <sup>t</sup> PHL9 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | 23.0 | | | Propagation delay<br>time, OTMS to<br>DTMSm | <sup>t</sup> PLH10 | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | 22.0 | ns | | 3003 | <sup>t</sup> PHL10 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | 23.0 | | | Propagation delay<br>time, MCI to MCO<br>3003 | <sup>t</sup> PLH11 | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 26.0 | ns | | | <sup>t</sup> PHL11 | · | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 6.0 | 25.0 | | | Propagation delay time, DCI to DCO | <sup>t</sup> PLH12 | C <sub>L</sub> = 50 pF minimum | Open drain | 4.5 V | 9, 10, 11 | 8.0 | 32.0 | ns | | 3003 | | R <sub>L</sub> = 500Ω<br>See figure 5 | Three-state | and<br>5.5 V | | 8.0 | 30.0 | | | | t <sub>PHL12</sub> | | Open drain | 4.5 ∨<br>and | 9, 10, 11 | 8.0 | 34.0 | | | | | | Three-state | 5.5 V | | 8.0 | 30.0 | | | Propagation delay<br>time, IRST to<br>DTRST | <sup>t</sup> PLH13 | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$<br>See figure 5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | 20.0 | ns | | 3003 | <sup>t</sup> PHL13 | | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | 25.0 | | | See footnotes at end of ta | ıble. | | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | | | | | 5962-96 | 6747 | | DEFENSE SUPF | | ER, COLUMBUS | | REVISI | ON LEVEL | SI | HEET<br>10 | : | ■ 9004708 0028074 6T5 ■ | Test and<br>MIL-STD-883 | Symbol | Test conditions 2/<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | Vcc | Group A<br>subgroups | Limi | its <u>3</u> / | Unit | |-------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|----------------|------| | test method 1/ | | -55° C ≤ T <sub>C</sub> ≤ +125° C<br>+4.5 V ≤ V <sub>CC</sub> ≤ +5.5 V<br>unless otherwise specified | | Subgroups | Min | Max | | | Propagation delay<br>time, output disable,<br>TCKI to TDO | <sup>t</sup> PHZ1 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | 17.0 | ns | | 3003 | <sup>t</sup> PLZ1 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | 18.0 | | | Propagation delay time, output disable, TCKI to DTDO 3003 | t <sub>PHZ2</sub> | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | 18.0 | ns | | | t <sub>PLZ2</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 26.0 | | | Propagation delay<br>time, output disable,<br>TCKI to DTMSm | <sup>t</sup> PHZ3 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 26.0 | ns | | 3003 | t <sub>PLZ3</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 28.0 | | | Propagation delay<br>time, output disable,<br>TCKI to DCO | <sup>t</sup> PHZ4 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 28.0 | ns | | 3003 | <sup>t</sup> PLZ4 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 7.0 | 31.0 | | | Propagation delay<br>time, output disable,<br>TCKI to IDn | <sup>t</sup> PHZ5 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 12.0 | 38.0 | ns | | 3003 | t <sub>PLZ5</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 34.0 | | | Propagation delay<br>time, output<br>disable, DCI to IDn | <sup>t</sup> PHZ6 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 8.0 | 27.0 | ns | | 3003 | <sup>t</sup> PLZ6 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 10.0 | 33.0 | | See footnotes at end of table. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 11 DESC FORM 193A JUL 94 9004708 0028075 531 📟 | · | TA | ABLE I. Electrical performance characteristics | <u>s</u> - Contii | nued. | | | | |------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------|-----------------------|-------------------|-----------|------|------| | Test and<br>MIL-STD-883 | Symbol | Test conditions <u>2</u> /<br>-55° C ≤ T <sub>C</sub> ≤ +125° C | v <sub>cc</sub> | Group A subgroups | Limits 3/ | | Unit | | test method <u>1</u> / | } | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>+4.5 V ≤ V <sub>CC</sub> ≤ +5.5 V<br>unless otherwise specified | | | Min | Max | | | Propagation delay<br>time, output enable,<br>TCKI to TDO | <sup>t</sup> PZH1 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 35.0 | ns | | 3003 | <sup>t</sup> PZL1 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 9.0 | 36.0 | | | Propagation delay time, output enable, TCKI to DTDO 3003 | <sup>t</sup> PZH2 | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 10.0 | 39.0 | ns | | | <sup>t</sup> PZL2 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 10.0 | 40.0 | | | Propagation delay time, output enable, TCKI to DTMSm 3003 | <sup>t</sup> PZH3 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 8.0 | 34.0 | ns | | | <sup>t</sup> PZL3 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 8.0 | 34.0 | | | Propagation delay<br>time, output enable,<br>TCK↓ to DCO<br>3003 | <sup>t</sup> PZH4 | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 12.0 | 46.0 | ns | | | t <sub>PZL4</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 10.0 | 38.0 | | | Propagation delay<br>time, output<br>enable, TCKI to IDn | <sup>t</sup> PZH5 | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 20.0 | 73.0 | ns | | 3003 | <sup>t</sup> PZL5 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 22.0 | 58.0 | | | Propagation delay<br>time, output<br>enable, MCI to IDn<br>3003 | <sup>t</sup> PZH6 | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ See figure 5 | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 18.0 | 65.0 | ns | | | <sup>t</sup> PZL6 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 20.0 | 62.0 | | <sup>1/</sup> For tests not listed in the referenced MIL-STD-883 (e.g. ΔI<sub>CC</sub>), utilize the general test procedure of 883 under the conditions listed herein. <sup>2/</sup> Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all $I_{CC}$ and $\Delta I_{CC}$ tests, where the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. For input terminals not designated, $V_{IN}$ = GND or $V_{IN}$ $^2$ 3.0 V. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |---------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE SUPPLY CENTER, COLUMBUS<br>COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET<br><b>12</b> | **--** 9004708 0028076 478 **---** ## TABLE I. Electrical performance characteristics - Continued. - 3/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively, and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I at 4.5 V ≤ V<sub>CC</sub> ≤ 5.5 V. - 4/ For I/O ports, the limit includes the input leakage current. For the DCO, the limit includes the open drain output leakage current. - <u>5</u>/ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0.0 V or V<sub>CC</sub>. This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at V<sub>IN</sub> = V<sub>CC</sub> 2.1 V (alternate method). When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 1.0 mA, and the preferred method and limits are guaranteed. - 6/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth tables and other logic patterns used for fault detection. The test vectors used to verify the truth tables shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth tables in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. After incorporating allowable tolerances per MIL-STD-883, V<sub>IL</sub> = 0.4 V and V<sub>IH</sub> = 2.4 V. For outputs, L ≤ 0.8 V, H ≥ 2.0 V. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE **5962-96747**REVISION LEVEL SHEET 13 DESC FORM 193A JUL 94 **■** 9004708 0028077 304 **■** | Device type | T 0 | )1 | | |--------------------|-----------------|-----------------|--| | Case outlines | Х 3 | | | | Terminal<br>number | Terminal symbol | | | | 1 | DTDI | ID5 | | | 2 | отмѕ | ID4 | | | 3 | DCO | ID3 | | | 4 | мсо | ID2 | | | 5 | DTDO | ID1 | | | 6 | DTCK | MCI | | | 7 | GND | DCI | | | 8 | DTMS1 | DTDI | | | 9 | DTMS2 | OTMS | | | 10 | DTMS3 | DCO | | | 11 | DTMS4 | мсо | | | 12 | DTRST | DTDO | | | 13 | TDO | DTCK | | | 14 | TMS | GND | | | 15 | тск | DTMS1 | | | 16 | TDI | DTMS2 | | | 17 | TRST | DTMS3 | | | 18 | ID8 | DTMS4 | | | 19 | ID7 | DTRST | | | 20 | ID6 | TDO | | | 21 | v <sub>cc</sub> | TMS | | | 22 | ID5 | тск | | | 23 | ID4 | TDI | | | 24 | ID3 | TRST | | | 25 | ID2 | ID8 | | | 26 | ID1 | ID7 | | | 27 | MCI | ID6 | | | 28 | DCI | v <sub>cc</sub> | | FIGURE 1. <u>Terminal connections</u>. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | SIZE<br><b>A</b> | | 5962-96747 | |------------------|----------------|-----------------| | | REVISION LEVEL | SHEET <b>14</b> | DESC FORM 193A JUL 94 **9004708 0028078 240** | Terminal descriptions | | | | | |-----------------------|---------------------------------|--|--|--| | Terminal symbol | Description | | | | | IDn (n = 1 to 8) | Identification I/Os | | | | | DCI | Device condition input | | | | | DCO | Device condition output | | | | | DTCK | Device test clock output | | | | | DTDI | Device test data input | | | | | DTDO | Device test data output | | | | | DTMSm (m = 1 to 4) | Device test mode select outputs | | | | | DTRST | Device test reset output | | | | | MCI | Master condition input | | | | | MCO | Master condition output | | | | | отмѕ | Optional test mode select input | | | | | TCK | Test clock input | | | | | TDI | Test data input | | | | | TDO | Test data output | | | | | TMS | Test mode select input | | | | | TRST | Test reset input | | | | FIGURE 1. <u>Terminal connections</u> - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 15 DESC FORM 193A JUL 94 9004708 0028079 187 # DCO function table | | Inte | ernal signa | als | Control register bits 1/ | | | | | | | | |-----|-------|-------------|-----|--------------------------|----------|----------|----------|----------|----------|-------|-------------------------------------| | DCI | IRERR | SRERR | CE | BIT<br>10 | BIT<br>9 | BIT<br>8 | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT 4 | DCO | | X | Х | Х | Х | Х | Х | Х | Х | 0 | 0 | Х | Н | | X | Х | Х | Х | Х | Х | Х | Х | 1 | 0 | Х | Z | | X | Х | Х | Х | 0 | 0 | 0 | Х | Х | 1 | Х | Н | | Х | Х | Х | Х | 1 | 0 | 0 | Х | Х | 1 | Х | L | | Х | Х | Х | Х | 0 | 0 | 1 | 1 | Х | 1 | Х | н | | X | Х | X | Х | 1 | 0 | 1 | 1 | Х | 1 | Х | L | | Х | 0 | X | Х | 0 | 0 | 1 | 0 | Х | 1 | Х | L in pause-IR 2/, otherwise | | Х | Х | 0 | Х | 0 | 0 | 1 | 0 | Х | 1 | Х | L in pause-DR 2/, otherwise | | Х | 1 | 1 | Х | 0 | 0 | 1 | 0 | Х | 1 | Х | Н | | Х | 0 | Х | Х | 1 | 0 | 1 | 0 | Х | 1 | Х | H in pause-IR 2/, otherwise | | Х | Х | 0 | Х | 1 | 0 | 1 | 0 | Х | 1 | Х | H in pause-DR <u>2</u> /, otherwise | | Х | 1 | 1 | Х | 1 | 0 | 1 | 0 | Х | 1 | Х | L | | х | Х | Х | 0 | 0 | 1 | 0 | X | Х | 1 | X | L | | Х | Х | Х | 0 | 1 | 1 | 0 | X | Х | 1 | Х | Н | | Х | Х | Х | 1 | 0 | 1 | 0 | X | Х | 1 | Х | Н | | X | Х | Х | 1 | 1 | 1 | 0 | Х | Х | 1 | Х | L | | 0 | Х | Х | Х | 1 | 1 | 1 | Х | Х | 1 | . 0 | Н | | 0 | Х | Х | Х | 1 | 1 | 1 | Х | Х | 1 | 1 | L | | 0 | Х | X | Х | 0 | 1 | 1 | Х | Х | 1 | 0 | L | | 0 | Х | Х | Х | 0 | 1 | 1 | Х | Χ . | 1 | 1 | Н | | 1 | Х | Х | Х | 1 | 1 | 1 | Х | Х | 1 | 0 | L | | 1 | Х | Х | Х | 1 | 1 | 1 | Х | Х | 1 | 1 | Н | | 1 | Х | Х | Х | 0 | 1 | 1 | Х | Х | 1 | 0 | Н | | 1 | Х | Х | Х | 0 | 1 | 1 | Х | Х | 1 | 1 | L · | H = High voltage level L = Low voltage level X = Irrelevant - 1/ The control register must contain these values after the TAP has passed through its most recent update-DR state. - 2/ DCO becomes active on the falling edge of TCK as the TAP enters the appropriate pause state (pause-IR or pause-DR) and becomes inactive on the falling edge of TCK as the TAP enters the appropriate exit2 state (exit-IR or exit-DR). # FIGURE 2. Truth tables. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 16 DESC FORM 193A JUL 94 ■ 9004708 0028080 9T9 **■** # I RERR function table | Number of instruction register bits = 1 | I RERR | |-----------------------------------------|--------| | 0, 2, 4, 6, 8 | 1 | | 1, 3, 5, 7 | 0 | # SRERR function table | | Select register bits | | | | | | | | |----------|----------------------|----------|----------|----------|----------|----------|----------|-------| | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT<br>4 | BIT<br>3 | BIT<br>2 | BIT<br>1 | BIT<br>0 | SRERR | | 0 | X | 0 | Х | 0 | Х | 0 | Х | 1 | | 1 | X | 0 | Х | 0 | Х | 0 | Х | 1 | | 0 | X | 1 | Х | 0 | Х | 0 | Х | 1 | | 0 | Х | 0 | Х | 1 | Х | 0 | Х | 1 | | 0 | Х | 0 | Х | 0 | Х | 1 | Х | 1 | | 1 | Х | 1 | X | Х | Х | Х | Х | 0 | | 1 | Х | Х | Х | 1 | Х | Х | Х | 0 | | 1 | X | Х | Х | Х | Х | 1 | Х | 0 | | Х | X | 1 | Х | 1 | Х | Х | Х | 0 | | × | Х | 1 | Х | Х | Х | 1 | Х | 0 | | Х | Х | Х | Х | 1 | Х | 1 | Х | 0 | FIGURE 2. Truth tables - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 17 DESC FORM 193A JUL 94 9004708 0028081 835 📟 # **RSRERR** function table | | Select register bits | | | | | | | | | |----------|----------------------|----------|----------|----------|----------|----------|----------|--------|-----------| | BIT<br>7 | BIT<br>6 | BIT<br>5 | BIT<br>4 | BIT<br>3 | BIT<br>2 | BIT<br>1 | BIT<br>0 | RSRERR | MCO<br>1/ | | 0 | Х | 0 | X | 0 | х | 0 | Х | 1 | MCI | | 1 | Х | 0 | Х | 0 | Х | 0 | Х | 1 | MCI | | 0 | х | 1 | Х | 0 | Х | 0 | Х | 1 | MCI | | 0 | Х | 0 | Х | 1 | х | 0 | Х | 1 | MCI | | 0 | Х | 0 | Х | 0 | Х | 1 | Х | 1 | MCI | | 1 | Х | 1 | Х | Х | Х | Х | Х | 0 | L | | 1 | Х | Х | х | 1 | Х | Х | х | 0 | L | | 1 | Х | Х | Х | Х | Х | 1 | Х | 0 | L | | Х | Х | 1 | Х | 1 | Х | Х | х | 0 | L | | Х | Х | 1 | Х | Х | Х | 1 | Х | 0 | L | | х | Х | Х | Х | 1 | х | 1 | х | 0 | L | L = Low voltage level FIGURE 2. <u>Truth tables</u> - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 18 DESC FORM 193A JUL 94 **9**004708 0028082 771 **=** X = Irrelevant <sup>1/</sup> This table is valid only when the remote TAP is in the pause-state. Under any other condition, MCO = MCI. Test access port (TAP) controller state diagram FIGURE 4. Test access port controller and scan test registers. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |---------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER, COLUMBUS<br>COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET <b>20</b> | DESC FORM 193A JUL 94 9004708 0028084 544 📟 # Instruction register (IR) order of scan TDI OR PARITY BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 (LSB) NOTE: The MSB of the <u>IR is an</u> even-parity bit. If the value scanned into the I<u>R during</u> shift-IR does not contain even parity, an error signal (I RERR) is generated internally as shown in figure 2 of I RERR function table. The device can be configured to output I RERR via DCO if the TAP enters the pause-IR state. During the capture-IR state, the IR status word is loaded. The IR status word contains information about the most recently loaded values of the instructionand select registers and the logic level present at the DCI input. The IR status word is encoded as shown in the IR status word table on next sheet. ## Instruction-register opcodes | Binary code <u>1</u> /<br>Bit 7 → Bit 0<br>MSB → LSB | Hex<br>value | Scope opcode | Description | Selected data<br>Register | |------------------------------------------------------|--------------|----------------------|-----------------------|---------------------------| | 00000000 | 00 | EXTEST Boundary scan | | Boundary scan | | 1000001 | 81 | BYPASS | Bypass scan | Bypass | | 10000010 | 82 | SAMPLE/PRELOAD | Sample boundary | Boundary scan | | 0000011 | 03 | INTEST | Boundary scan | Boundary scan | | 10000100 | 84 | BYPASS 2/ | Bypass scan | Bypass | | 00000101 | 05 | BYPASS 2/ | Bypass scan | Bypass | | 00000110 | 06 | BYPASS 2/ | Bypass scan | Bypass | | 10000111 | 87 | BYPASS 2/ | Bypass scan | Bypass | | 10001000 | 88 | COUNT | Count | Bypass | | 00001001 | 09 | COUNT | Count | Bypass | | 00001010 | 0A | BYPASS 2/ | Bypass scan | Bypass | | 10001011 | 8B | BYPASS 2/ | Bypass scan | Bypass | | 00001100 | 0C | BYPASS 2/ | Bypass scan | Bypass | | 10001101 | 8D | BYPASS | Bypass scan | Bypass | | 10001110 | 8E | SCANCN | Control register scan | Control | | 00001111 | 0F | SCANCT | Control register scan | Control | | 11111010 | FA | SCANCNT | Counter scan | Counter | | 01111011 | 7B | READCNT | Counter read | Counter | | 11111100 | FC | SCANIDB | ID bus register scan | ID bus | | 01111101 | 7D | READIDB | ID bus register read | ID bus | | 01111110 | 7E | SCANSEL | Select register scan | Select | | All others | | BYPASS | Bypass scan | Bypass | <sup>1/</sup> Bit 7 is used to maintain even parity in the 8-bit instruction. FIGURE 4. Test access port controller and scan test registers - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET 21 | DESC FORM 193A JUL 94 9004708 0028085 480 <sup>2/</sup> A scope opcode exists but not supported by this device. # Instruction-register status word | IR Bit | Value <u>1</u> / | |--------|------------------------------------------------| | 7 | I RERR (see figure 2 of I RERR function table) | | 6 | 0 | | 5 | 0 | | 4 | 0 | | 3 | Level present at DCI input (1 = H, 0 = L) | | 2 | SRERR (see figure 2 of SRERR function table) | | 1 | 0 | | 0 | 1 | <sup>1/</sup> This value is loaded in the instruction register during the capture-IR TAP state. Control-register (CTLR) bits and order of scan NOTE: A reset operation forces all bits to a logic 0. The contents of the control register are latched and decoded during the update-DR TAP state. The specific function of each bit is listed in the control-register bit mapping below. Several control-register bits affect the functionality of the DCO output. The DCO function table is given in figure 2 herein. FIGURE 4. Test access port controller and scan test registers - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET <b>22</b> | DESC FORM 193A JUL 94 **9**004708 0028086 317 **5** # Control-register bit mapping | Bit | Value | Function | |------|-------|--------------------------------------------------------------------------------------------------------| | 40 | 0 | Configure counter to count up | | 12 | 1 | Configure counter to count down | | 11 | 0 | Do not stop counting when the count reaches 00000000 | | 11 | 1 | Stop counting when the count reaches 00000000 (count down only) | | 10 | 0 | Configure DCO as an active-low output | | 10 | 1 | Configure DCO as an active-high output | | | 00 | DCO = Inactive (level depends on CTLR bit 10) | | | 01 | DCO = (I RERR•SRERR) | | 9, 8 | 10 | DCO = CE, an internal logic 0 generated when the count is 00000000 (count down) or 111111111(count up) | | | 11 | DCO = DCI | | 7 | 0 | Do not mask I RERR and SRERR from DCO | | L' | 1 | Mask I RERR and SRERR from DCO | | 6 | 0 | Configure DCO as an open-drain output | | | 1 | Configure DCO as a three-state output | | 5 | 0 | Disable DCO | | | 1 | Enable DCO | | 4 | 0 | DCI = DCI | | | 1 | DCI = DCI (invert DCI the signal before applying it to the internal logic) | | 3 | 0 | Enable DTCK, DTDO, and DTMSm (m = 1 to 4) | | 3 | 1 | Disable DTCK, DTDO, and DTMSm (m = 1 to 4) | | 2 | 0 | Disable IDn (n = 1 to 8) | | | 1 | Enable IDn (n = 1 to 8) | | 1 | 0 | Disable RBC | | | 1 | Enable RBC | | 0 | 0 | DTRST = TRST | | L | 1 | DTRST = L | FIGURE 4. Test access port controller and scan test registers - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER, COLUMBUS<br>COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET 23 | DESC FORM 193A JUL 94 **9004708 0028087 253** #### Select-register (SR) bits and order of scan NOTE: A reset operation forces all bits to a logic 0. The register is divided into four 2-bit sections, each of which controls one DTMS output. For each DTMS pin, the higher-order bit is the MSB and the lower-order bit is the LSB (e.g., bit 3 is the MSB and bit 2 is the LSB of DTMS2). Only one of the four DTMS outputs can be selected to drive the secondary scan path with TMS or OTMS. If the SR is loaded with an invlid value, an error signal (SRERR) is generated internally as shown in figure 2 of SRERR function table. If the TAP enters the pause-DR state, SRERR may be output via DCO. If the TAP enters the update-DR state while an invalid value is in the SR, all four DTMS outputs are set to a high level. The SR can be accesssed from a remote bus controller (RBC). A test port in the register contains a TAP that can be enabled by the control register to monitor the values of TCK and OTMS to perform scan operations on the SR. The SR bit decoding is shown in the following table: ### Select-register bit decoding | MSB | LSB | DTMS source | |-----|-----|-------------| | 0 | 0 | Н | | 0 | 1 | L | | 1 | 0 | OTMS | | 1 | 1 | TMS | ### Boundary-scan register (BSR) bits and order of scan FIGURE 4. Test access port controller and scan test registers - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 24 DESC FORM 193A JUL 94 💻 9004708 0028088 l9T 🖿 # Boundary-scan register bit mapping | Bit | Terminal name | Signal description | |-----|---------------|------------------------------------------------------------------| | 14 | MCI | Master condition in | | 13 | мсо | Master condition out | | 12 | DCI | Device condition in | | 11 | DCOTS 1/ | Enable control for DCO in three-state configuration (active low) | | 10 | DCOOD 1/ | Enable control for DCO in open-drain configuration (active low) | | 9 | DCO | Device condition out | | 8 | I DBOE 1/ | Enable control for ID bus (active low) | | 7 | ID 8 | Identification bus bit 8 | | 6 | ID7 | Identification bus bit 7 | | 5 | ID6 | Identification bus bit 6 | | 4 | ID5 | Identification bus bit 5 | | 3 | ID4 | Identification bus bit 4 | | 2 | ID3 | Identification bus bit 3 | | 1 | ID2 | Identification bus bit 2 | | 0 | ID1 | Identification bus bit 1 | <sup>1/</sup> This internal signal cannot be observed from the I/O pins of the device. Bypass-register (BR) bit and order of scan NOTE: The function of the BR is to provide a means of effectively removing the device from the primary scan path when it is not needed for the current test operation or other function of the primary bus controller. At power up, the BR is placed in the scan path. FIGURE 4. Test access port controller and scan test registers - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET 25 | DESC FORM 193A JUL 94 **9004708 0028089 026** ## Counter-register (CNTR) bits and order of scan NOTE: A reset operation forces all bits of the shift register to logic 0 but does not affect the counter. An internal signal, CE, is generated as a logic 0 when the count reaches its end value (i.e., 00000000 for count down, 11111111 for count up). For any other count value, CE is a logis 1. Many of the features of the CNTR are configured by a bit in the CNTR including: Count direction up or down (control register bit 12; reset condition count up). Stop counting up counting down to 00000000 (control register bit 11; reset conditon = do not latch on zero). Output CE signal at DCO (control register bits 8 and 9; reset condition = do not output CE at DCO). Edge of DCI on which to trigger (control register bit 4; reset condition = positive edge). #### Remote-test-port instruction-register opcodes | Binary code<br>Bit 7 → Bit 0<br>MSB → LSB | Scope<br>opcode | Description | Selected<br>data register | |-------------------------------------------|-----------------|----------------------|---------------------------| | 01111110 | SCANSEL | Select-register scan | Select | | All other | BYPASS | Bypass scan | Bypass | NOTE: Bit 1 in the control register allows a remote bus controller (RBC) to control parts of the device. When an RBC is enabled, the remote test port (RTP) in the select register is activated. The RTP does not have access to the control register, so it cannot disable itself. The primary bus controller (PBC) must reset bit 1 in the control register to return control of the select register to the primary test port. An internal error signal (RSRERR) is generated if an RBC loads an invalid value in the select register, and the MCO output goes low if the RSRERR is active and the remote TAP enters the pause-DR state. The RSRERR function table is shown in figure 2 herein. FIGURE 4. Test access port controller and scan test registers - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 26 DESC FORM 193A JUL 94 **9**004708 0028090 848 **9** #### NOTES: - 1. - When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST} = V_{CC}$ for ID-bus pins and $V_{TEST} = 2 \times V_{CC}$ for all other pins. When measuring $t_{PLH}$ and $t_{PHL}$ : $V_{TEST} = 0.0 \text{ V}$ . When measuring $t_{PHZ}$ and $t_{PZH}$ : $V_{TEST} = 0.0 \text{ V}$ . The $t_{PZL}$ and $t_{PLZ}$ reference waveform is for the output under test with internal conditions such that the output is at $V_{OL}$ except when disabled by the output enable control. The $t_{PZH}$ and $t_{PHZ}$ reference waveform is for the output under test with internal conditions such that the output is at $V_{OH}$ except when disabled by the output enable control. $C_{L} = 50 \text{ pF}$ minimum or equivalent (includes test jig and probe capacitance). $R_{L} = 500\Omega$ or equivalent. Input signal from pulse generator: $V_{INL} = 0.0 \text{ V}$ to 3.0 V; $PRR \le 10 \text{ MHz}$ ; $t_{L} = 3.0 \text{ ns}$ $t_{L$ - Input signal from pulse generator: $V_{IN}$ = 0.0 V to 3.0 V; PRR $_{\leq}$ 10 MHz; $t_r$ = 3.0 ns; $t_r$ = 3.0 ns; $t_r$ and $t_f$ shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent. - Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 10. The outputs are measured one at a time with one transition per measurement. FIGURE 5. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | · | 5962-96747 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER, COLUMBUS<br>COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET 28 | **DESC FORM 193A** JUL 94 9004708 0028092 610 📟 TABLE II. <u>Electrical test requirements</u>. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgr<br>(in accord:<br>MIL-PRF-385 | ance with | |---------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|----------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7, 8, 9,<br>10, 11 | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 7, 8, 9, 10, 11 | 1, 2, 3, 7, 8, 9,<br>10, 11 | 1, 2, 3, 7, 8,<br>9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7, 8,<br>9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | <sup>1/</sup> PDA applies to subgroup 1. #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. # 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET 29 | DESC FORM 193A JUL 94 **9**004708 0028093 557 **9** <sup>2/</sup> PDA applies to subgroups 1 and 7. #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). #### 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth tables in figure 2 herein. The test vectors used to verify the truth tables shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth tables in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>OUT</sub>, test all applicable pins on five devices with zero failures. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96747 | |---------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER, COLUMBUS<br>COLUMBUS, OHIO 43216 | | REVISION LEVEL | SHEET<br>30 | DESC FORM 193A JUL 94 **=** 9004708 0028094 493 **=** - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center, Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0674. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43216 SIZE A 5962-96747 REVISION LEVEL SHEET 31 DESC FORM 193A JUL 94 ■ 9004708 0028095 32T ■ #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 97-03-18 Approved sources of supply for SMD 5962-96747 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9674701QXA | <u>3</u> / | | | 5962-9674701Q3A | 01295 | SNJ54ACT8999FK | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved of supply as of the date of this drawing. Vendor CAGE number Vendor name and address 01295 Texas Instruments Incorporated 13500 N. Central Expressway P.O. Box 655303 Dallas, TX 75265 Point of contact: I-20 at FM 178 l-20 at FM 1788 Midland, TX 79711-0448 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin. 9004708 0028096 266