## 128Mb (2M×4Bank×16) Synchronous DRAM #### **Features** - Fully Synchronous to Positive Clock Edge - Single 3.3V ±0.3V Power Supply - LVTTL Compatible with Multiplexed Address - Programmable Burst Length (B/L) 1, 2, 4, 8 or Full Page - Programmable CAS Latency (C/L) 2 or 3 - Data Mask (DQM) for Read / Write Masking - Programmable Wrap Sequence - Sequential (B/L = 1/2/4/8/full Page) - Interleave (B/L = 1/2/4/8) - Burst Read with Single-bit Write Operation - All Inputs are Sampled at the Rising Edge of the System Clock - · Auto Refresh and Self Refresh - 4,096 Refresh Cycles / 64ms (15.6us) #### Description The EM488M1644VTB is Synchronous Dynamic Random Access Memory (SDRAM) organized as 2Meg words x 4 banks by 16 bits. All inputs and outputs are synchronized with the positive edge of the clock. The 128Mb SDRAM uses synchronized pipelined architecture to achieve high speed data transfer rates and is designed to operate at 3.3V low power memory system. It also provides auto refresh with power saving / down mode. All inputs and outputs voltage levels are compatible with LVTTL. Available packages:TSOPII 54P 400mil. ### **Ordering Information** | Part No | Organization | Max. Freq | Package | Grade | Pb | |-------------------|--------------|-------------|----------------|------------|------| | EM488M1644VTB-75F | 8M X 16 | 133MHz @CL3 | 54pin TSOP(II) | Commercial | Free | | EM488M1644VTB-7F | 8M X 16 | 143MHz @CL3 | 54pin TSOP(II) | Commercial | Free | | EM488M1644VTB-6F | 8M X 16 | 166MHz @CL3 | 54pin TSOP(II) | Commercial | Free | \* EOREX reserves the right to change products or specification without notice. ### Pin Assignment 54pin TSOP-II / (400mil × 875mil) / (0.8mm Pin pitch) # EM488M1644VTB # Pin Description (Simplified) | Pin | Name | Function | |-----------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 38 | CLK | (System Clock) Master clock input (Active on the positive rising edge) | | 19 | /CS | (Chip Select) Selects chip when active | | 37 | CKE | (Clock Enable) Activates the CLK when "H" and deactivates when "L". CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby. | | 23~26, 22, 29~35 | A0~A11 | (Address) Row address (A0 to A11) is determined by A0 to A11 level at the bank active command cycle CLK rising edge. CA (CA0 to CA8) is determined by A0 to A8 level at the read or write command cycle CLK rising edge. And this column address becomes burst access start address. A10 defines the pre-charge mode. When A10= High at the pre-charge command cycle, all banks are pre-charged. But when A10= Low at the pre-charge command cycle, only the bank that is selected by BA0/BA1 is pre-charged. | | 20, 21 | BA0, BA1 | (Bank Address) Selects which bank is to be active. | | 18 | /RAS | (Row Address Strobe) Latches Row Addresses on the positive rising edge of the CLK with /RAS "L". Enables row access & pre-charge. | | 17 | /CAS | (Column Address Strobe) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access. | | 16 | /WE | (Write Enable) Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access. | | 39/15 | UDQM/LDQM | (Data Input/Output Mask) DQM controls I/O buffers. | | 2, 4, 5, 7, 8, 10,<br>11, 13, 42, 44, 45,<br>47, 48, 50, 51, 53 | DQ0~DQ15 | (Data Input/Output) DQ pins have the same function as I/O pins on a conventional DRAM. | | 1,14,27/<br>28,41,54 | $V_{DD}/V_{SS}$ | (Power Supply/Ground) V <sub>DD</sub> and V <sub>SS</sub> are power supply pins for internal circuits. | | 3, 9, 43, 49/<br>6, 12, 46, 52 | $V_{DDQ}/V_{SSQ}$ | (Power Supply/Ground) V <sub>DDQ</sub> and V <sub>SSQ</sub> are power supply pins for the output buffers. | | 36,40 | NC | (No Connection) This pin is recommended to be left No Connection on the device. | ## Absolute Maximum Rating | Symbol | Item | Rat | Units | | | |-------------------|-----------------------------|------------------------|----------------------|----|--| | $V_{IN}, V_{OUT}$ | Input, Output Voltage | -0.3 ~ | -0.3 ~ +4.6 | | | | $V_{DD}, V_{DDQ}$ | Power Supply Voltage | -0.3 ~ | -0.3 ~ +4.6 | | | | T <sub>OP</sub> | Operating Temperature Range | Commercial<br>Extended | 0 ~ +70<br>-25 ~ +85 | ℃ | | | T <sub>STG</sub> | Storage Temperature Range | -55 ~ | .€ | | | | P <sub>D</sub> | Power Dissipation | 1 | | W | | | I <sub>os</sub> | Short Circuit Current | 5 | 0 | mA | | **Note:** Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. ## Capacitance ( $V_{CC}$ =3.3V, f=1MHz, $T_A$ =25 $^{\circ}$ C) | Symbol | Parameter | Min. | Тур. | Max. | Units | |------------------|---------------------------------------------------------------------------|------|------|------|-------| | C <sub>CLK</sub> | Clock Capacitance | 2.5 | | 3.5 | рF | | Cı | Input Capacitance for CLK, CKE, Address, /CS, /RAS, /CAS, /WE, DQML, DQMU | 2.5 | | 4.0 | pF | | Co | Input/Output Capacitance | 4.0 | | 6.5 | рF | ## Recommended DC Operating Conditions (T<sub>A</sub>=-0 °C ~+70 °C) | S | Symbol | Parameter | Min. | Тур. | Max. | Units | |---|-----------|---------------------------------------|------|------|----------------------|-------| | | $V_{DD}$ | Power Supply Voltage | 3.0 | 3.3 | 3.6 | V | | | $V_{DDQ}$ | Power Supply Voltage (for I/O Buffer) | 3.0 | 3.3 | 3.6 | V | | | $V_{IH}$ | Input Logic High Voltage | 2.0 | | V <sub>DD</sub> +0.3 | V | | | $V_{IL}$ | Input Logic Low Voltage | -0.3 | | 0.8 | V | *Note:* \* All voltages referred to V<sub>SS</sub>. <sup>\*</sup> $V_{IH}$ (max.) = 5.6V for pulse width 3ns <sup>\*</sup> $V_{IL}$ (min.) = -2.0V for pulse width 3ns ### Recommended DC Operating Conditions $(V_{DD}=3.3V\pm0.3V, T_{A}=0 \,{}^{\circ}\text{C} \sim 70 \,{}^{\circ}\text{C})$ | Symbol | Parameter | Test Conditions | Max. | Units | |--------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-------| | I <sub>CC1</sub> | Operating Current (Note 1) | Burst length=1,<br>$t_{RC} \ge t_{RC}$ (min.), $l_{OL} = 0$ mA,<br>One bank active | 75 | mA | | $I_{CC2P}$ | Precharge Standby Current in | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> =15ns | 1 | mA | | I <sub>CC2PS</sub> | Power Down Mode | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> = ∞ | 1 | mA | | I <sub>CC2N</sub> | Precharge Standby Current in Non-power Down Mode | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> =15ns,<br>/CS≥V <sub>IH</sub> (min.)<br>Input signals are changed<br>one time during 30ns | 20 | mA | | I <sub>CC2NS</sub> | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> = ∞ ,<br>Input signals are stable | | 15 | mA | | $I_{CC3P}$ | Active Standby Current in | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> =15ns | 7 | mA | | I <sub>CC3PS</sub> | Power Down Mode | CKE≤V <sub>IL</sub> (max.), t <sub>CK</sub> = ∞ | 5 | mA | | I <sub>CC3N</sub> | Active Standby Current in Non-power Down Mode | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> =15ns,<br>/CS≥V <sub>IH</sub> (min.)<br>Input signals are changed<br>one time during 30ns | 45 | mA | | I <sub>CC3NS</sub> | · | CKE≥V <sub>IL</sub> (min.), t <sub>CK</sub> = ∞ ,<br>Input signals are stable | 35 | mA | | I <sub>CC4</sub> | Operating Current (Burst Mode) (Note 2) | t <sub>CCD</sub> ≥2CLKs, I <sub>OL</sub> =0mA | 110 | mA | | I <sub>CC5</sub> | Refresh Current (Note 3) | t <sub>RC</sub> ≥t <sub>RC</sub> (min.) | 150 | mA | | I <sub>CC6</sub> | Self Refresh Current | CKE≤0.2V | 2 | mA | <sup>\*</sup>All voltages referenced to $V_{\mbox{\scriptsize SS}}$ . **Note 1:** I<sub>CC1</sub> depends on output loading and cycle rates. Specified values are obtained with the output open. Input signals are changed only one time during $t_{CK}$ (min.) *Note 2:* I<sub>CC4</sub> depends on output loading and cycle rates. Specified values are obtained with the output open. Input signals are changed only one time during t<sub>CK</sub> (min.) Note 3: Input signals are changed only one time during $t_{CK}$ (min.) ## Recommended DC Operating Conditions (Continued) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |-----------------|---------------------------|------------------------------------------------------------------------------------|------|------|------|-------| | I <sub>IL</sub> | Input Leakage Current | $0 \le V_{I} \le V_{DDQ}$ , $V_{DDQ} = V_{DD}$<br>All other pins not under test=0V | -0.5 | | +0.5 | uA | | I <sub>OL</sub> | Output Leakage Current | $0 \le V_O \le V_{DDQ}$ , $D_{OUT}$ is disabled | -0.5 | | +0.5 | uA | | $V_{OH}$ | High Level Output Voltage | I <sub>O</sub> =-4mA | 2.4 | | | ٧ | | $V_{OL}$ | Low Level Output Voltage | I <sub>O</sub> =+4mA | | | 0.4 | V | ### **Block Diagram** ## AC Operating Test Conditions $(V_{DD}=3.3V\pm0.3V, T_{A}=0 \,{}^{\circ}\!\text{C} \,{}^{\sim}\!70 \,{}^{\circ}\!\text{C})$ | Item | Conditions | |----------------------------------|----------------------| | Output Reference Level | 1.4V/1.4V | | Output Load | See diagram as below | | Input Signal Level | 2.4V/0.4V | | Transition Time of Input Signals | 2ns | | Input Reference Level | 1.4V | ## AC Operating Test Characteristics $(V_{DD}=3.3V\pm0.3V, T_{A}=0 \,{}^{\circ}\!\text{C} \, {}^{\sim}\!70 \,{}^{\circ}\!\text{C})$ | Symbol | Parameter | -7 | '.5 | - | 7 | - | 6 | Uni | | |-----------------|----------------------------|-----------|-----|-----|-----|------|------|------|-----| | Syllibol | Farameter | Parameter | | | | Max. | Min. | Max. | te | | | Clock Cycle Time | CL=3 | 7.5 | | 7 | | 6 | | ns | | t <sub>CK</sub> | CL: | CL=2 | 10 | | 10 | | 10 | | 115 | | + | Access Time form CLK | CL=3 | | 5.4 | | 5.4 | | 5.4 | 20 | | t <sub>AC</sub> | Access Time form CLK | | | 6 | | 6 | | 6 | ns | | t <sub>CH</sub> | CLK High Level Width | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>CL</sub> | CLK Low Level Width | 2.5 | | 2.5 | | 2.5 | | ns | | | + | Data-out Hold Time | CL=3 | 2.5 | | 2.5 | | 2 | | no | | t <sub>OH</sub> | Data-out Hold Time | CL=2 | | | | | | | ns | | | Data-out High Impedance | CL=3 | 2.5 | 6 | 2.5 | 6 | 2 | 6 | no | | t <sub>HZ</sub> | Time (Note 5) | CL=2 | | | | | | | ns | | t <sub>LZ</sub> | Data-out Low Impedance Tir | 0 | | 0 | | 0 | | ns | | | t <sub>IH</sub> | Input Hold Time | 1 | | 0.8 | | 0.8 | | ns | | | t <sub>IS</sub> | Input Setup Time | | 1.5 | | 1.5 | | 1.5 | | ns | <sup>\*</sup> All voltages referenced to V<sub>SS</sub>. **Note 5:** t<sub>HZ</sub> defines the time at which the output achieve the open circuit condition and is not referenced to output voltage levels. ## AC Operating Test Characteristics (Continued) $(V_{DD}=3.3V\pm0.3V, T_{A}=0 ^{\circ}C \sim 70 ^{\circ}C)$ | Symbol | Parameter | | -7 | .5 | - | 7 | - | 6 | Units | |------------------|-------------------------------------------------------|------|------|------|------|------|------|------|-------| | Symbol | | | Min. | Max. | Min. | Max. | Min. | Max. | Ullis | | t <sub>RC</sub> | ACTIVE to ACTIVE Commar<br>Period <sup>(Note 6)</sup> | nd | 67 | | 62 | | 60 | | ns | | t <sub>RAS</sub> | ACTIVE to PRECHARGE Command Period (Note 6) | | 45 | 100k | 42 | 100k | 42 | 100k | ns | | t <sub>RP</sub> | PRECHARGE to ACTIVE Command Period (Note 6) | | 20 | | 20 | | 20 | | ns | | t <sub>RCD</sub> | ACTIVE to READ/WRITE De Time (Note 6) | 20 | | 20 | | 20 | | ns | | | t <sub>RRD</sub> | ACTIVE(one) to ACTIVE(and Command (Note 6) | 15 | | 14 | | 12 | | ns | | | t <sub>CCD</sub> | READ/WRITE Command to READ/WRITE Command | | 1 | | 1 | | 1 | | CLK | | t <sub>DPL</sub> | Date-in to PRECHARGE<br>Command | | 2 | | 2 | | 2 | | CLK | | t <sub>BDL</sub> | Date-in to BURST Stop Command | | | | 1 | | 1 | | CLK | | + | Data-out to High | CL=3 | 3 | | 3 | | | 3 | CLV | | t <sub>ROH</sub> | Impedance from<br>PRECHARGE Command | CL=2 | 2 | | 2 | | | 2 | CLK | | t <sub>REF</sub> | Refresh Time (4,096 cycle) | | | 64 | | 64 | | 64 | ms | <sup>\*</sup> All voltages referenced to V<sub>SS</sub>. **Note 6:** These parameters account for the number of clock cycles and depend on the operating frequency of the clock, as follows: The number of clock cycles = Specified value of timing/clock period (Count Fractions as a whole number) #### Recommended Power On and Initialization The following power on and initialization sequence guarantees the device is preconditioned to each user's specific needs. (Like a conventional DRAM) During power on, all $V_{DD}$ and $V_{DDQ}$ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power on voltage must not exceed $V_{DD}+0.3V$ on any of the input pins or $V_{DD}$ supplies. (CLK signal started at same time) After power on, an initial pause of 200 $\mu s$ is required followed by a precharge of all banks using the precharge command. To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required, and these may be done before or after programming the Mode Register. ## Simplified State Diagram ### Address Input for Mode Register Set | BA1 | BA0 | A11 | A10 | A9 | A8 | A7 | Operation Mode | |-----|-----|-----|-----|----|----|----|----------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Normal | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Burst Read with Single-bit Write | # Burst Type (A3) | Burst Length | A2 | A1 | A0 | Sequential Addressing | Interleave Addressing | |--------------|----|----|----|-----------------------|-----------------------| | 2 | Χ | Χ | 0 | 0 1 | 0 1 | | 2 | Χ | Χ | 0 | 1 0 | 1 0 | | | Χ | 0 | 0 | 0123 | 0123 | | 4 | Χ | 0 | 1 | 1230 | 1032 | | 4 | Χ | 1 | 0 | 2301 | 2301 | | | Х | 1 | 1 | 3012 | 3210 | | | 0 | 0 | 0 | 01234567 | 01234567 | | | 0 | 0 | 1 | 12345670 | 10325476 | | | 0 | 1 | 0 | 23456701 | 23016745 | | 8 | 0 | 1 | 1 | 34567012 | 32107654 | | 0 | 1 | 0 | 0 | 45670123 | 45670123 | | | 1 | 0 | 1 | 56701234 | 54761032 | | | 1 | 1 | 0 | 67012345 | 67452301 | | | 1 | 1 | 1 | 70123456 | 76543210 | | Full Page* | n | n | n | Cn Cn+1 Cn+2 | - | <sup>\*</sup> Page length is a function of I/O organization and column addressing ×16 (CA0 ~ CA8): Full page = 512bits #### 1. Command Truth Table | Command | Symbol | CK | Ε | /CS | /RAS | /CAS | /WE | BA0, | A10 | A11, | |----------------------------|--------|-----|---|-----|------|------|---------|------|-----|--------| | Command | Symbol | n-1 | n | 5 | /NAS | /UA3 | / V V L | BA1 | ATO | A9~A10 | | Ignore Command | DESL | Н | Х | Н | X | X | Χ | Χ | Χ | Χ | | No Operation | NOP | Н | Х | L | Н | Н | Н | Χ | Χ | Χ | | Burst Stop | BSTH | Н | Х | L | Н | Н | L | Χ | Χ | Х | | Read | READ | Н | Х | L | Н | L | Н | V | L | V | | Read with Auto Pre-charge | READA | Н | Х | L | Н | L | Н | V | Н | V | | Write | WRIT | Н | Х | L | Н | L | L | V | L | V | | Write with Auto Pre-charge | WRITA | Н | Х | L | L | Н | Н | V | Н | V | | Bank Activate | ACT | Н | Х | L | L | Н | Н | V | V | V | | Pre-charge Select Bank | PRE | Н | Х | L | L | Н | L | V | L | Х | | Pre-charge All Banks | PALL | Н | Х | L | L | Н | L | Χ | Н | Х | | Mode Register Set | MRS | Н | Х | L | L | L | L | L | L | V | H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input ### 2. DQM Truth Table | Command | Symbol | CI | ΚE | /CS | |---------------------------------------|--------|-----|----|-----| | Command | Symbol | n-1 | n | /03 | | Data Write/Output Enable | ENB | Н | X | Н | | Data Mask/Output Disable | MASK | Н | Χ | L | | Upper Byte Write Enable/Output Enable | BSTH | Н | Х | L | | Read | READ | Н | Х | L | | Read with Auto Pre-charge | READA | Н | Х | L | | Write | WRIT | Н | Х | L | | Write with Auto Pre-charge | WRITA | Н | Х | L | | Bank Activate | ACT | Н | Х | L | | Pre-charge Select Bank | PRE | Н | Х | L | | Pre-charge All Banks | PALL | Н | Х | L | | Mode Register Set | MRS | Н | Χ | L | H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input #### 3. CKE Truth Table | Item | Command | Symbol | CKE | | /CS | /RAS | /CAS | /WE | Addr. | |------------------|--------------------------|--------|-----|---|-----|--------|------|---------|-------| | пст | Command | Symbol | n-1 | n | /03 | /11/10 | 7073 | / V V L | Addi. | | Activating | Clock Suspend Mode Entry | | Н | L | Χ | Χ | Χ | Χ | Χ | | Any | Clock Suspend Mode | | L | L | Χ | X | X | Χ | Χ | | Clock<br>Suspend | Clock Suspend Mode Exit | | L | Н | Х | Х | Х | Х | Х | | Idle | CBR Refresh Command | REF | Н | Н | L | L | L | Н | Χ | | Idle | Self Refresh Entry | SELF | Н | L | L | L | L | Н | Х | | Self Refresh | Self Refresh Exit | | L | Н | L | Н | Н | Н | Х | | Sell hellesil | Sell Hellesh Exit | | L | Н | Н | Χ | Χ | Χ | Х | | Idle | Power Down Entry | | Н | L | Χ | Χ | Х | Х | Х | | Power Down | Power Down Exit | | L | Н | Χ | Χ | Χ | Χ | Х | **Remark** H = High level, L = Low level, X = High or Low level (Don't care) # EM488M1644VTB # 4. Operative Command Table (Note 7) | Current<br>State | /CS | /R | /C | /W | Addr. | Command | Action | |------------------|-----|----|----|----|-----------|------------|--------------------------------------------------------------| | | Н | Χ | Χ | Х | Х | DESL | Nop or power down (Note 8) | | ldle | L | Н | Н | Х | Х | NOP or BST | Nop or power down (Note 8) | | | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9) | | | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL (Note 9) | | | L | L | Н | Н | BA/RA | ACT | Row activating | | | L | L | Н | L | BA, A10 | PRE/PALL | Nop | | | L | L | L | Н | X | REF/SELF | Refresh or self refresh (Note 10) | | | L | L | L | L | Op-Code | MRS | Mode register accessing | | | Н | Х | Χ | Х | X | DESL | Nop | | | L | Н | Н | Χ | Х | NOP or BST | Nop (Note 11) | | | L | Н | L | Н | BA/CA/A10 | READ/READA | Begin read: Determine AP (Note 11) | | Row | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | Begin write: Determine AP (Note 11) | | Active | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | L | L | Н | L | BA, A10 | PRE/PALL | Pre-charge (Note 12) | | | L | L | L | Н | Х | REF/SELF | ILLEGAL (Note 10) | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Н | Χ | Χ | Χ | Х | DESL | Continue burst to end → Row active | | | L | Н | Н | Н | Х | NOP | Continue burst to end → Row active | | | L | Н | Н | L | Х | BST | Burst stop → Row active | | | L | Н | L | Н | BA/CA/A10 | READ/READA | Terminate burst, new read:<br>Determine AP (Note 13) | | Read | L | L | L | L | BA/CA/A10 | WRIT/WRITA | Terminate burst, start write: Determine AP (Note 13, 14) | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | L | L | Н | L | BA, A10 | PRE/PALL | Terminate burst, pre-charging (Note 10) | | | L | L | L | Н | Х | REF/SELF | ILLEGAL | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | Н | Х | Х | Х | Х | DESL | Continue burst to end → Write recovering | | | L | Н | Н | Н | Х | NOP | Continue burst to end → Write recovering | | | L | Н | Н | L | X | BST | Burst stop → Row active | | | L | Н | L | Н | BA/CA/A10 | READ/READA | Terminate burst, start read: Determine AP 7, 8 (Note 13, 14) | | Write | L | L | L | L | BA/CA/A10 | WRIT/WRITA | Terminate burst, new write: Determine AP 7 (Note 13) | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | L | L | Н | L | BA, A10 | PRE/PALL | Terminate burst, pre-charging (Note 15) | | | L | L | L | Н | Х | REF/SELF | ILLEGAL | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | | | | | | | **Remark** H = High level, L = Low level, X = High or Low level (Don't care) # EM488M1644VTB # 4. Operative Command Table (Continued) (Note 7) | Current<br>State | /CS | /R | /C | /W | Addr. | Command | Action | | |-------------------|-----|----|----|----|-----------|------------|---------------------------------------------------------------|--| | | Н | Х | Х | Χ | Х | DESL | Continue burst to end → Pre-charging | | | Read with | L | Н | Τ | Н | X | NOP | Continue burst to end → Pre-charging | | | | لــ | Н | Н | L | Х | BST | ILLEGAL | | | | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9) | | | AP | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL <sup>(Note 9)</sup> | | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | | L | L | Н | L | BA, A10 | PRE/PALL | ILLEGAL (Note 9) | | | | L | L | L | Н | Х | REF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | Ι | Х | X | Χ | X | DESL | Burst to end → Write recovering with auto pre-charge | | | | L | Н | Н | Н | X | NOP | Continue burst to end → Write recovering with auto pre-charge | | | | L | Н | Н | L | Х | BST | ILLEGAL | | | Write with | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9) | | | AP | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL (Note 9) | | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | | L | L | Н | L | BA, A10 | PRE/PALL | ILLEGAL (Note 9) | | | | L | L | L | Н | Х | REF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | X | DESL | Nop $\rightarrow$ Enter idle after $t_{RP}$ | | | | Ш | Н | Η | Ι | X | NOP | Nop $\rightarrow$ Enter idle after $t_{RP}$ | | | | L | Н | Н | L | X | BST | ILLEGAL | | | | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9) | | | Pre-charging | Ш | Ι | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL (Note 9) | | | | L | L | Η | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | | L | L | Н | L | BA, A10 | PRE/PALL | Nop $\rightarrow$ Enter idle after $t_{RP}$ | | | | L | L | L | Η | X | REF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | Х | DESL | $Nop \rightarrow Enter idle after t_{RCD}$ | | | | L | Н | Н | Н | X | NOP | $Nop \rightarrow Enter idle after t_{RCD}$ | | | | L | Н | Н | L | X | BST | ILLEGAL | | | Devi | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9) | | | Row<br>Activating | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL (Note 9) | | | | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9, 16) | | | | L | L | Н | L | BA, A10 | PRE/PALL | ILLEGAL (Note 9) | | | | L | L | L | Н | X | REF/SELF | ILLEGAL | | | Pomork U U | L | L | L | L | Op-Code | MRS | ILLEGAL | | Remark H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge ## 4. Operative Command Table (Continued) (Note 7) | Current<br>State | /CS | /R | /C | /W | Addr. | Command | Action | | |---------------------|-----|----|----|----|-----------|-------------------------------|----------------------------------------------------|--| | | Ι | Χ | Χ | Χ | X | DESL | Nop $\rightarrow$ Enter row active after $t_{DPL}$ | | | | L | Н | Н | Н | X | NOP | Nop $\rightarrow$ Enter row active after $t_{DPL}$ | | | | L | Н | Н | L | X | BST | Nop $\rightarrow$ Enter row active after $t_{DPL}$ | | | | L | Н | L | Н | BA/CA/A10 | READ/READA | Start read, Determine AP | | | Write<br>Recovering | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | New write, Determine AP (Note 14) | | | riecovering | L | L | Н | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | | L | L | Н | L | BA, A10 | PRE/PALL | ILLEGAL (Note 9) | | | | L | L | L | Н | Х | REF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | X | DESL | Nop → Enter pre-charge after t <sub>DPL</sub> | | | | L | Н | Н | Н | X | NOP | Nop $\rightarrow$ Enter pre-charge after $t_{DPL}$ | | | | L | Н | Н | L | Χ | BST | Nop $\rightarrow$ Enter pre-charge after $t_{DPL}$ | | | Write | L | Н | L | Н | BA/CA/A10 | READ/READA | ILLEGAL (Note 9, 14) | | | Recovering | L | Н | L | L | BA/CA/A10 | WRIT/WRITA | ILLEGAL (Note 9) | | | with AP | Ш | L | Η | Н | BA/RA | ACT | ILLEGAL (Note 9) | | | | L | L | Н | L | BA, A10 | PRE/PALL | ILLEGAL | | | | L | L | L | Н | X | REF/SELF | ILLEGAL | | | | L | L | L | L | Op-Code | MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | X | DESL | $Nop \rightarrow Enter idle after t_{RC}$ | | | | L | Н | Н | Χ | X | NOP/BST | $Nop \rightarrow Enter idle after t_{RC}$ | | | Refreshing | L | Н | L | Χ | X | READ/WRIT | ILLEGAL | | | | L | L | Н | Χ | X | ACT/PRE/PALL | ILLEGAL | | | | L | L | L | Χ | X | REF/SELF/MRS | ILLEGAL | | | | Н | Χ | Χ | Χ | X | DESL | Nop | | | Mode | L | Н | Н | Н | X | NOP | Nop | | | Mode<br>Register | L | Н | Н | L | X | BST | ILLEGAL | | | Accessing | L | Н | L | Χ | Х | READ/WRIT | ILLEGAL | | | | L | L | Χ | Х | Х | ACT/PRE/PALL/<br>REF/SELF/MRS | ILLEGAL | | **Remark** H = High level, L = Low level, X = High or Low level (Don't care), AP = Auto Pre-charge Note 7: All entries assume that CKE was active (High level) during the preceding clock cycle. **Note 8:** If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Power down mode. All input buffers except CKE will be disabled. Note 9: Illegal to bank in specified states; Function may be legal in the bank indicated by Bank Address (BA), depending on the state of that bank **Note 10:** If all banks are idle, and CKE is inactive (Low level), SDRAM will enter Self refresh mode. All input buffers except CKE will be disabled. Note 11: Illegal if t<sub>RCD</sub> is not satisfied. Note 12: Illegal if t<sub>RAS</sub> is not satisfied. Note 13: Must satisfy burst interrupt condition. Note 14: Must satisfy bus contention, bus turn around, and/or write recovery requirements. Note 15: Must mask preceding data which don't satisfy tDPL. Note 16: Illegal if t<sub>RRD</sub> is not satisfied. ## 5. Command Truth Table for CKE | Current State | Cl<br>n-1 | KE<br>n | /CS | /R | /C | /W | Addr. | Action | |-----------------------------------|-----------|---------|-----|----|----|----|---------------|------------------------------------------------| | | Н | Х | Х | Х | Х | Х | Х | INVALID, CLK(n-1) would exit self refresh | | | L | Н | Н | Χ | Χ | Χ | Χ | Self refresh recovery | | Self Refresh | L | Н | L | Н | Н | Χ | Χ | Self refresh recovery | | | L | Н | L | Н | L | Χ | Χ | ILLEGAL | | | L | Н | L | L | Χ | Χ | Χ | ILLEGAL | | | L | L | X | Χ | Χ | Χ | Χ | Maintain self refresh | | | Н | Н | Н | Χ | Χ | Χ | Х | Idle after t <sub>RC</sub> | | | Н | Н | L | Н | Н | Χ | Χ | Idle after t <sub>RC</sub> | | | Н | Н | L | Н | L | Χ | Χ | ILLEGAL | | Self Refresh | Н | Н | L | L | Χ | Χ | Х | ILLEGAL | | Recovery | Н | L | Н | Χ | Χ | Χ | X | ILLEGAL | | | Н | L | L | Н | Н | Χ | Χ | ILLEGAL | | | Н | L | L | Н | L | Χ | Χ | ILLEGAL | | | Н | L | L | L | Χ | Χ | Χ | ILLEGAL | | Davis Davis | Н | Х | Х | Х | Х | Х | × | INVALID, CLK(n-1) would exit power down | | Power Down | L | Н | Х | Χ | Х | Χ | X | Exit power down $\rightarrow$ Idle | | | L | L | Х | Χ | Х | Χ | Х | Maintain power down mode | | | Н | Н | Н | Χ | Х | Χ | | | | | Н | Н | L | Н | Χ | Х | | Refer to operations in Operative Command Table | | | Н | Н | L | L | Н | Χ | | | | | Н | Н | L | L | L | Н | X | Refresh | | | Н | Н | L | L | L | L | Op-Code | | | Both Banks | Н | L | Н | Χ | Χ | Χ | | Refer to operations in Operative | | ldle | Н | L | L | Н | Χ | Χ | | Command Table | | | Н | L | L | L | Н | Χ | | (Mate 17) | | | Н | L | L | L | L | Н | Х | Self refresh (Note 17) | | | Н | L | L | L | L | L | Op-Code | Refer to operations in Operative Command Table | | | L | Χ | Х | Χ | Χ | Х | X | Power down (Note 17) | | Row Active | Н | Х | Х | Х | Х | Х | Х | Refer to operations in Operative Command Table | | | L | Х | Χ | Х | Х | Х | Χ | Power down (Note 17) | | | Н | Н | Х | Х | Х | Х | | Refer to operations in Operative Command Table | | Any State Other than Listed above | Н | L | Х | Х | х | Х | Х | Begin clock suspend next cycle (Note 18) | | | L | Н | Х | Х | Х | Х | Х | Exit clock suspend next cycle | | | L | L | Χ | Χ | Х | Х | Х | Maintain clock suspend | | Damanda II. Iliah Ia. | | | | | | | ···lavial /Da | | **Remark:** H = High level, L = Low level, X = High or Low level (Don't care) Notes 17: Self refresh can be entered only from the both banks idle state. Power down can be entered only from both banks idle or row active state. Notes 18: Must be legal command as defined in Operative Command Table ### Package Description | DIM | N | MILLIMETERS | 3 | INCHES | | | | | |-------|-------|-------------|-------|--------------|-------|-------|--|--| | DIIVI | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | | Α | _ | _ | 1.20 | - | - | 0.047 | | | | A1 | 0.05 | _ | 0.15 | 0.002 | ı | 0.006 | | | | A2 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | | | b | 0.30 | _ | 0.45 | 0.012 | ı | 0.018 | | | | С | 0.12 | - | 0.21 | 0.005 | ı | 0.008 | | | | D | 22.09 | 22.22 | 22.35 | 0.870 | 0.875 | 0.880 | | | | е | | 0.80 BASIC | | 0.0315 BASIC | | | | | | E | 11.56 | 11.76 | 11.96 | 0.455 | 0.463 | 0.471 | | | | E1 | 10.03 | 10.16 | 10.29 | 0.395 | 0.400 | 0.405 | | | | L | 0.40 | 0.50 | 0.60 | 0.016 | 0.020 | 0.024 | | | | R | 0.12 | _ | 0.25 | 0.005 | | 0.010 | | | | R1 | 0.12 | _ | _ | 0.005 | _ | _ | | | <sup>\*</sup> Controlling dimension: millimeters <sup>\*</sup> Dimension D does not include mold protrusion. Mold protrusion shall not exceed 0.15mm (0.006") per side. Dimension E1 does not include interlead protrusion. Interlead protrusion shall not exceed 0.25mm (0.01") per side. <sup>\*</sup> Dimension b does not include dambar protrusions/intrusion. Allowable dambar protrusion shall not cause the lead to be wider than the MAX b dimension by more than 0.13mm. Dambar intrusion shall not cause the lead to be narrower than the MIN b dimension by more than 0.07mm.