## MICROPROCESSOR BUS CONTROLLER - Pin and functional compatibility with the Industry standard 8288 - Supports 8086/88 and 80186/188 μPs - · Very high speed 8 and 5 MHz - Low power CMOS implementation - Bipolar drive capability - TTL I/O compatibility - · 3-state command output drivers - · Configurable for use with an I/O bus - · Facilitates interface to one or two multi-master buses The CA82C88 Bus Controller is a 20-pin CMOS component which includes command control timing generation as well as a bipolar bus drive capability while optimizing system performance. A strapping option on the bus controller configures it for use with a multi-master system bus and separate I/O bus. The CA82C88 is a fully static device, and is designed to be used in high speed, medium-to-large 8088/86 micro-processor systems. Its high performance makes it ideally suited for aerospace and defense applications, where its very low power consumption makes it useful in portable systems and systems with low power standby modes. Figure 1: CA82C88 BLOCK DIAGRAM Figure 2: PLCC and DIP PIN CONFIGURATIONS # Table 1: PIN DESCRIPTIONS | Symbol | Pin(s) | | Type | Name and Function | | | |--------------------------------------------------|--------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | PLCC | | 1 | | | | | AEN | 6 | 6 | 1 | Address Enable: AEN enables the CA82C88 command outputs at least t <sub>AELCV</sub> nanosec (Table 4) after it becomes active (LOW). When AEN goes inactive, the command output drivers are immediately 3-stated. AEN does not affect the I/O command lines if the CA82C88 is in the I/O Bus mode (IOB tied HIGH). | | | | AIOWC | 12 | 12 | 0 | Advanced I/O Write Command: The AIOWC issues an I/O Write Command earlier in the machine cycle to give I/O devices an early indication of a write instruction. Its timing is the same as a read command signal. This signal is active LOW. | | | | ALE | 5 | 5 | 0 | Address Latch Enable: This signal serves to strobe an address into the address latches. I<br>active HIGH and latching occurs on the falling (HIGH to LOW) transition. ALE is intended for L<br>with transparent D type latches. | | | | AMWC | 8 | 8 | 0 | Advanced Memory Write Command: This active LOW signal is used to issue a memory write command earlier in the machine cycle to give memory devices an early indication of a writinstruction. Its timing is the same as a read command signal. | | | | CEN | 15 | 15 | ı | Command Enable: When LOW all CA82C88 command outputs, and the control outputs DE and PDEN are forced to the inactive state. When HIGH, these outputs are enabled. | | | | CLK | 2 | 2 | ı | Clock: This clock signal from the CA82C84A clock generator is used to determine who command and control signals are generated. | | | | DEN | 16 | 16 | 0 | Data Enable: This active HIGH signal enables data transceivers onto either the local or sidata bus. | | | | DT/R | 4 | 4 | 0 | Data Transmit/Receive: This signal establishes the direction of data flow through the ceivers. HIGH indicates Transmit (write to I/O or memory), LOW indicates Receive (Receive) | | | | INTA | 14 | 14 | 0 | <b>Interrupt Acknowledge:</b> This active LOW signal tells an interrupting device that its interruption and that it should drive vector information onto the data bus. | | | | IOB | 1 | 1 | 1 | Input/Output Bus Mode: When IOB is strapped HIGH the CA82C88 functions in the Imode. When strapped LOW, the CA82C88 functions in the System Bus mode. (See section I/O Bus and System Bus modes) | | | | IORC | 13 | 13 | 0 | I/O Read Command: This active LOW signal instructs an I/O device to drive its data onto the data bus. | | | | IOWC | 11 | 11 | 0 | I/O Write Command: This active LOW signal instructs an I/O device to read the data on the data bus. | | | | MCE/PDEN | 17 | 17 | 0 | MCE (IOB is tied LOW): Master Cascade Enable occurs during an interrupt sequence a serves to read a Cascade Address from a master PIC (Priority Interrupt Controller) onto the dabus. The MCE signal is active HIGH. | | | | | | | | <b>PDEN</b> (IOB is tied HIGH): Peripheral Data Enable enables the data bus transceiver for the bus that DEN performs for the system bus. This signal is active LOW. | | | | MRDC | 7 | 7 | 0 | <b>Memory Read Command:</b> This active low signal instructs the memory to drive its data onto data bus. | | | | MWTC | 9 | 9 | 0 | Memory Write Command: This active LOW signal instructs the memory to record the or present on the data bus. | | | | $\overline{S}_0, \overline{S}_1, \overline{S}_2$ | 19, 3,<br>18 | 19, 3<br>18 | , 1 | Status Input Pins: These are status input pins from 8088/86/89 processors. The CA82C decodes these generate command and control signals at the appropriate time. These pins a HIGH when not in use. Active Bus Hold circuits hold these lines HIGH when no other drivisource is present. | | | | V <sub>DD</sub> | 20 | 20 | | Power: 5V ± 10% DC Supply | | | | V <sub>SS</sub> | 10 | 10 | | Ground: 0V | | | #### **FUNCTIONAL DESCRIPTION** #### **Command and Control Logic** The CA82C88 decodes the status line signals $(\overline{S_0}, \overline{S_1}, \overline{S_2})$ common to the 8086/88/89 processors to determine what command is to be issued, (Table 2). Table 2: CA82C88 COMMANDS | S <sub>2</sub> | Sı | So | Processor State | 8288 Command | |----------------|----|----|-----------------------|--------------| | 0 | 0 | 0 | Interrupt Acknowledge | INTA | | 0 | 0 | 1 | Read I/O Port | IORC | | 0 | 1 | 0 | Write I/O Port | IOWC, AIOWC | | 0 | 1 | 1 | Halt . | None | | 1 | 0 | 0 | Code Access | MRDC | | 1 | 0 | 1 | Read Memory | MRDC | | 1 | 1 | 0 | Write Memory | MWTC, AMWC | | 1 | 1 | 1 | Passive | None | #### **Operating Modes** The CA82C88 can be operated in one of two modes, I/O Bus Mode or System Bus Mode according to the system hardware configuration. I/O Bus Mode: (IOB strapped HIGH) In the I/O Bus (IOB) mode the I/O command lines (IORC, IOWC, AIOWC, INTA) are always enabled (not dependent on AEN). When an I/O command is initiated by the processor, the CA82C88 immediately activates the command lines using PDEN and DT/R to control the I/O bus transceiver. Since no arbitration is present, the I/O command lines should not be used to control the system bus in this mode. This mode allows one CA82C88 to handle two external buses. No waiting is involved when the CPU wants to gain access to the I/O bus. Normal memory access requires a Bus Ready signal (AEN LOW) before proceeding. The IOB mode is aimed at applications where I/O or peripherals dedicated to one processor exist in a multi-processor system. System Bus Mode: (IOB strapped LOW) In this mode no commands are issued until t<sub>AELCV</sub> ns (Table 4) after the ĀEN Line is activated (LOW). This mode assumes bus arbitration logic will inform the bus controller (on the ĀEN line) when the bus is free for use. Both memory and I/O commands wait for bus arbitration. This mode is used when only one bus exists, and both I/O and memory are shared by more than one processor. ### **Command Outputs** Advanced write commands prevent the processor from entering unnecessary wait states. They are available to initiate write procedures early in the machine cycle. INTA (Interrupt Acknowledge) acts as an I/O read during an interrupt cycle. INTA informs an interrupting device that its interrupt is being acknowledged and that it should place service vector information on the data bus. #### **Control Outputs** CA82C88 control outputs include Data Enable (DEN), Data Transmit/Receive (DT/R) and Master Cascade Enable/Peripheral Data Enable (MCE/PDEN). DEN determines when the external bus should be enabled onto the local bus and DT/R determines the direction of data transfer. These two signals are usually connected to the transceiver *chip select* and *direction* pins. MCE/PDEN alters its function with the operating mode. In the IOB mode, the PDEN signal serves as a dedicated data enable signal for the I/O or Peripheral System Bus. In the System Bus Mode, MCE is used during interrupt acknowledge cycles. Two interrupt acknowledge cycles occur back to back during interrupt sequences, with no data or address transfers during the first cycle. Thus logic should be provided to mask off MCE. Just before the second cycle, MCE gates a master Priority Interrupt Controller's (PIC) cascade address onto the processor's local bus where ALE strobes it into the address latches. On the leading edge of the second interrupt cycle, the addressed slave PIC gates an interrupt vector onto the system data bus where it is read by the processor. If the system contains only one PIC, MCE is *not used* and the second Interrupt Acknowledge signal gates the interrupt vector onto the processor bus. Table 3: COMMAND OUTPUTS | MRDC | Memory Read Command | | |-------|------------------------------|--| | MWTC | Memory Write Command | | | IORC | I/O Read Command | | | IOWC | I/O Write Command | | | AMWC | Advanced Memory Write Comman | | | AIOWC | Advanced I/O Write Command | | | INTA | Interrupt Acknowledge | | ### Address Latch Enable (ALE) and Halt ALE occurs every machine cycle and strobes the current address into the address latches. ALE also strobes $\overline{S}_0$ , $\overline{S}_1$ , S<sub>2</sub> into a latch for halt state decoding. ### **Command Enable (CEN)** CEN is a command qualifier for the CA82C88. If CEN is HIGH, the CA82C88 functions normally, and all command lines are held in their inactive state (not 3-state). This feature can be used to implement memory partitioning and to Table 4 : AC CHARACTERISTICS (T $_{A}$ = $-40^{\circ}$ to +85°C, V $_{DD}$ = 5V $\pm$ 10%, V $_{SS}$ = 0V) | Symbol | Parameter | Test Conditions | Limits (5MHz) | | Limits (8MHz) | | Units | |--------------------|----------------------------------|---------------------|---------------|-----------------------|---------------|-----------------------|-------| | | | | Min | Max | Min | Max | | | t <sub>AEHCZ</sub> | Command Disable Time | D (Note 2) | - | 40 | - | 40 | ns | | t <sub>AELCH</sub> | Command Enable Time | C (Note 1) | - | 45 | - | 40 | ns | | t <sub>AELCV</sub> | Enable Delay Time | B (Note 4) | 80 | 250 | 80 | 250 | ns | | t <sub>AEVNV</sub> | AEN to DEN | Α | - | 35 | - | 25 | ns | | t <sub>CELRH</sub> | CEN to Command | В | - | t <sub>CLML</sub> +20 | - | t <sub>CLML</sub> +10 | ns | | tCEVNV | CEN to DEN, PDEN | Α , | - | 35 | - | 25 | ns | | t <sub>CHCL</sub> | CLK High Time | | 65 | - | 40 | - | ns | | t <sub>CHDTH</sub> | Direction Control Inactive Delay | Α | - | 35 | - | 30 | ns | | t <sub>CHDTL</sub> | Direction Control Active Delay | Α | - | 50 | - | 50 | ns | | t <sub>CHLL</sub> | ALE Inactive Delay | A (Note 3) | 4 | 35 | 4 | 25 | ns | | t <sub>CHSV</sub> | Status Inactive Hold Time | | 10 | - | 10 | - | ns | | t <sub>CLCH</sub> | CLK Low Time | | 118 | - | 66 | - | ns | | tolor | CLK Cycle Period | | 200 | - | 125 | - | ns | | t <sub>CLLH</sub> | ALE Active Delay (from CLK) | Α | - | 35 | - | 20 | ns | | t <sub>CLMCH</sub> | MCE Active Delay (from CLK) | Α | - | 35 | - | 25 | ns | | t <sub>CLMH</sub> | Command Inactive Delay | В | 5 | 45 | 5 | 35 | ns | | †CLML | Command Active Delay | В | 5 | 45 | 5 | 35 | ns | | tclsH | Status Active Hold Time | | 10 | - | 10 | - | ns | | tcvnv | Control Active Delay | Α | 5 | 45 | 5 | 45 | ns | | t <sub>CVNX</sub> | Control Inactive Delay | Α | 5 | 45 | 10 | 45 | ns | | t <sub>OHOL</sub> | Output, Fall Time | From 2.2 V to 0.8 V | - | 12 | - | 15 | ns | | toloh | Output, Rise Time | From 0.8 V to 2.2 V | - | 20 | - | 15 | ns | | t <sub>SHCL</sub> | Status Inactive Setup Time | | 35 | - | 35 | - | ns | | t <sub>SVCH</sub> | Status Active Setup Time | | 35 | - | 35 | - | ns | | t <sub>SVLH</sub> | ALE Active Delay (from Status) | Α | - | 35 | - | 20 | ns | | t <sub>SVMCH</sub> | MCE Active Delay (from Status) | Α · | - | 35 | - | 30 | ns | Refer to Figure 5 for Test Conditions Definition Table Notes: - 1. $t_{AELCH}$ measurement is between 1.5 V and 2.5 V. - 2. $t_{AEHCZ}$ measured at 0.5 V change in $V_{OUT}$ . 3. In 5 MHz 80C86/88 systems, minimum ALE HIGH time = $t_{CLCL}$ $(t_{CHSV}(max) + t_{SVLH}) + t_{CHLL}(min) = 74$ ns. - 4. t<sub>AFLCV</sub> = 60 ns minimum for industrial temperature range devices. Figure 3: TIMING DIAGRAMS ### a) Read/Write Timing Notes: - 1. Address/Data bus is shown only for reference purposes. - Leading edge of ALE and MCE is determined by the falling edge of CLK or STATUS going active, whichever occurs last. # b) DEN, PDEN Qualification Timing ### c) Address Enable Timing (3-State Enable/Disable) CEN must be low or valid prior to T2 to prevent the command from being generated. AC Testing: Input rise and fall times are: 5ns $\pm$ 2ns between 0.8V and 2.2V for AEN, CEN & IOB 8 ns $\pm$ 2ns between 0.8V and 3.0V for $\rm S_{o},\,S_{\scriptscriptstyle 1},\,S_{\scriptscriptstyle 2}$ & CLK | Test<br>Condition | V (V) | R (W) | C (pF) | |-------------------|-------|-------|--------| | Α | 3.34 | 360 | 80 | | ` B | 2.74 | 190 | 150 | | С | 1.5 | 300 | 150 | | D | 1.5 | 180 | 50 | Figure 5: TEST LOAD CIRCUITS, 3-STATE **COMMAND OUTPUT TEST LOAD** Figure 4: AC TESTING I/O WAYEFORM Table 5 : DC CHARACTERISTICS ( $T_A = -40^{\circ}$ to +85°C, $V_{DD} = 5V \pm 10\%$ , $V_{SS} = 0V$ ) | Symbol | Parameter | | Test Conditions | 1 | Units | | |------------------|-----------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------|---------|-----------------------|----| | | | | | Min Max | | | | C <sub>IN</sub> | Input Capaci | tance | Freq. = 1 MHz | - | 5 | рF | | C <sub>OUT</sub> | Output Capacitance | | Unmeasured pins at V <sub>SS</sub> | - | 15 | pF | | I <sub>DD</sub> | Operating Su | pply Current | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{DD} = 5.5$ V, Freq = 5MHz<br>Outputs Unloaded | - | 10 | mA | | I <sub>DDS</sub> | Standby Supply Current | | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{DD} = 5.5 \text{ V}$<br>Outputs Unloaded (Note 2) | - | 100 | μΑ | | l <sub>LI</sub> | Input Leakage Current | | 0V ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> (Note 1) | - | ±10.0 | μΑ | | I <sub>LO</sub> | Output Leakage Current | | $0V \le V_{OUT} \le V_{DD}$ | - | ±10 | μА | | $V_{CH}$ | $V_{IH}$ for Clock, $\overline{S}_0$ , $\overline{S}_1$ , $\overline{S}_2$ | | | 3.0 | V <sub>DD</sub> + 0.3 | ٧ | | V <sub>CL</sub> | V <sub>IL</sub> for Clock, $\overline{S_0}$ , $\overline{S_1}$ , $\overline{S_2}$ | | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.2 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | 0.8 | V | | V <sub>OH</sub> | Output High | Command Outputs | I <sub>OH</sub> = -5 mA | 3.7 | - | ٧ | | | Voltage | Control Outputs | I <sub>OH</sub> = -1 mA | 3.7 | - | ٧ | | $V_{OL}$ | Output Low | Command Outputs | I <sub>OL</sub> = 12 mA | - | 0.45 | ٧ | | | Voltage | Control Outputs | I <sub>OL</sub> = 8 mA | - | 0.45 | v | Notes: 1. Except S<sub>0</sub>, S<sub>1</sub>, S<sub>2</sub>. Input leakage current for status inputs is between –100μA and +10μA. 2. I<sub>DDS</sub> test conditions are: Status input @ V<sub>DD</sub> or V<sub>SS</sub>, Outputs open. PD3 ## Table 6: RECOMMENDED OPERATING CONDITIONS | DC Supply Voltage | +4 V to +6 V | | |-----------------------------|--------------|-----------------| | Operating Temperature Range | Commercial | 0°C to 70°C | | | Industrial | -40°C to +85°C | | | Extended | -55°C to +125°C | ## **Table 7: ABSOLUTE MAXIMUM RATINGS** | DC Supply Voltage | +7.0 V | |--------------------------------------|----------------------------------------------------| | Input, Output or I/O Voltage Applied | V <sub>SS</sub> - 0.5 V to V <sub>DD</sub> + 0.5 V | | Storage Temperature Range | -65°C to +150°C | | Maximum Package Power Dissipation | 1 W | Stresses beyond those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.