| | • | | | | | | | I | REVIS | SIONS | | | | | | <del></del> | | | | | |---------------------------------------------------------------------------------------------------------|---------|----|----|-------------|----------------------------------------------|--------------------------------------------------|-------|---|--------------|------------------|----------------|------------|---------------------|--------------|--------------|--------------|----------|----------------------------------------------|--------|----------| | LTR | | | | | | DESC | RIPTI | | | | | | DAT | re (y | R-MO-D | A) | | APP | ROVEI | D | | | | | | | | | | | | | | *** | | | | | 1 | | | | | ]<br>[ | | | | | | | | | | | | | • | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | <del></del> | Ι - | ] | | 1 | 1 | Ι | <del>1 -</del> | ] | | 1 | 1 | | <u> </u> | <del></del> | T | Τ | | SHEET | | | | | ļ | | | | <del> </del> | <u> </u> | | | | | <u> </u> | <u> </u> | | | | <u> </u> | | REV | | | | | <u> </u> | <del> </del> | - | | | | | - | | | | | | <u> </u> | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | - | | | | | | | | | | | | | | | REV STATU | s | | | REV | <u>. </u> | <u>. </u> | | | - | | | | | | | | | <u> </u> | ļ | _ | | OF SHEETS | | | | | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | PREPA | RED BY | | | | <u> </u> | | <u> </u> | L | | | | | | <u>. </u> | | 14 | | | | | | Je | ff Bov | vling | | | | DI | EFENS | SE EL<br>D | ECTR<br>AYTO | ONIC<br>N, O | S SU<br>HIO | PPLY<br>4544 | CENT | ER | | | | STANDA<br>MIL | | | | | ED BY | dina | | | | <u> </u> | | | | | <del> </del> | | | | | | | DRA | DRAWING | | | Je | 11 BOW | rting | | | | MIC | ROC | IRCU | ΙΤ, | MEM | IORY | , DI | GIT. | AL, | СМО | s, | | THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL DEPARTMENTS<br>AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE | | | LE | | VED BY<br>chael | | /e | | | 256 | X A | 4 ST. | ATI( | RA | NDO | M AC | CES | S ME | MOR | Y | | | | | | DRAUTI | NG APP | POVAL | DATE | | | SIL | ICO | TIW<br>V | 11 21 | LPAR | ATE | 1/0 | , M | ONOT | ,T.T.H | IC | | DEFINITION OF DEFENSE | | | | -03-04 | | DATE | | | CIZE | , ] | CACE | 000 | _ | | | | | | | | | SC N/A | | | | REVIS | ION LE | VEL | | • | | SIZE<br><b>A</b> | | CAGE<br>6 | وون<br><b>726</b> 8 | | | 590 | 52-9 | 069 | 5 | | | | | | | | | | | | | SHE | ET | 1 | | | OF | 20 | | | | | | ESC FORM 193 | · | | | | <del>-</del> | | | | | | | | | | | | | | | | JUL 91 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. 5962~E480 #### 1. SCOPE - 1.1 Scope. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V) and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>Radiation hardness assurance (RHA) designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V devices shall meet or exceed the electrical performance characteristics specified in table I herein after exposure to the specified irradiation levels specified in the absolute maximum ratings herein and the RHA marked device shall be marked in accordance with MIL-I-38535. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | Access time | |-------------|----------------|---------------------------|-------------| | 01 | 7c123 | 256 X 4 SRAM Separate I/O | 15 ns | | 02 | 7c123 | 256 X 4 SRAM Separate I/O | 12 ns | | 03 | 7c123 | 256 X 4 SRAM Separate I/O | 10 ns | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-------------------------------------------------------------------------------------------------------------------------| | M | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 | | B or S | Certification and qualification to MIL-M-38510 | | Q or V | Certification and qualification to MIL-I-38535 | 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|--------------------------------------------------|------------------|---------------------------------------------------| | K<br>I | GDFP2-F24 or CDFP3-F24<br>GDIP3-T24 or CDIP4-T24 | 24 | Flat pack | | X | See figure 1 | 24<br>24 | Dual-in-line<br>Rectangular leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90696 | |---------------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 2 | DESC FORM 193A | 1.3 Absolute maximum ratings. 1/ | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------|--------------| | Supply voltage range to ground potential (V <sub>CC</sub> ) DC voltage range applied to the outputs | 0.5 | V dc to +7.0 V dc | | | in the high Z state | | V dc to +7.0 V dc | | | DC input voltage range | | V dc to +7.0 V dc | | | DC output current | | | | | Lead temperature (soldering, 10 seconds) | +260 | | | | Thermal resistance, junction-to-case (θ <sub>JC</sub> ): Case outlines K and L | Soo | MIL CTD 1975 | | | Case outline X | | MIL-STD-1835<br>/w 2/ | | | Junction temperature (T <sub>J</sub> ) | +175 | °c ¯ | | | Storage temperature range | 65° | C to +150°C | | | 1.4 <u>Recommended operating conditions</u> . | | | | | Supply voltage range (V <sub>CC</sub> ) | +4.5 | V dc minimum to +5.5 V dc | maximum | | Supply voltage range (V <sub>CC</sub> ) | 0 V | | | | Input high voltage range (V <sub>IH</sub> ) | 2.2 | V dc to V <sub>CC</sub> V dc<br>V dc to 0.8 V dc <u>3</u> / | | | Case operating temperature range (T <sub>c</sub> ) | 55° | C to +125°C | | | | | | | | 1.5 Logic testing for device classes Q and V. | | | | | Fault coverage measurement of manufacturing<br>logic tests (MIL-STD-883, test method 5012) – - | <u>4</u> / po | ercent | | | 2. APPLICABLE DOCUMENTS | | | | | 2.1 Government specifications, standards, bulletin, and | | | | | specifications, standards, bulletin, and handbook of the i<br>of Specifications and Standards specified in the solicitat<br>herein. | | | | | CDECIFICATIONS | | | | | SPECIFICATIONS | | | | | MILITARY | | | | | MIL-M-38510 - Microcircuits, General Spe<br>MIL-I-38535 - Integrated Circuits, Manuf | | l Specification for. | | | STANDARDS | | | | | MILITARY | | | | | MIL-STD-480 - Configuration Control-Engi<br>MIL-STD-883 - Test Methods and Procedure | | | | | MIL-STD-1835 - Microcircuit Case Outlines | | | | | BULLETIN | | | | | MILITARY | | | | | MIL-BUL-103 - List of Standardized Milit | ary Drawings (SMI | )'s). | | | | | | | | 4/ 02 | | | | | 1/ Stresses above the absolute maximum rating may cause<br>the maximum levels may degrade performance and affec | | e to the device. Extended | operation at | | 2/ When thermal resistance for this case is specified i | | nat value shall supersede | the value | | indicated herein. | | • | | | $\frac{3}{4}$ / V <sub>II</sub> negative undershoots of -3.0 V dc are allowed wi $\frac{4}{4}$ / Values will be added when they become available. | th a pulse width | < 20 ns. | | | To raction with the added when they become available. | | | | | CTANDADD TED | CTTT | | E060 00606 | | STANDARDIZED<br>MILITARY DRAWING | SIZE | | 5962-90696 | | DEFENSE ELECTRONICS SUPPLY CENTER | A | | | | DAYTON, OHIO 45444 | ; | REVISION LEVEL | SHEET | | | | | 3 | | | | | | HANDBOOK MILITARY MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DoDISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN, SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ## REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. This is a fully characterized military detail specification and is suitable for qualification of device classes B and S to the requirements of MIL-M-38510. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.5 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the qualifying activity. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 4 | DESC FORM 193A - 3.2.6 <u>Die overcoat</u>. Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each coated microcircuit inspection lot (see inspection lot as defined in MIL-M-38510) shall be subjected to and pass the internal moisture content test at 5000 ppm (method 1018 of MIL-STD-883), the frequency of the internal water vapor testing may not be decreased unless approved by the preparing activity for class M or the qualifying activity for classes B and S. The TRB will ascertain the requirements as provided by MIL-I-38535 for classes Q and V. Samples may be pulled any time after seal. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device classes M, B, and S</u>. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 41 (see MIL-M-38510, appendix E). - 3.11 <u>Serialization for device class S and V</u>. All device class S devices shall be serialized in accordance with MIL-M-38510. Class V shall be serialized in accordance with MIL-I-38535. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>5 | # 4.2.1 Additional criteria for device classes M, B, and S. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test circuit shall be submitted to the qualifying activity. For device classes M, B, and S, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Static burn-in for device class S (method 1015 of MIL-STD-883, test condition A). - (a) All inputs shall be connected to GND. Outputs may be open or connected to 4.5 V minimum. Resistors R1 are optional on both inputs and outputs, and required on outputs connected to $V_{CC}$ $\pm 0.5$ V. R1 = 220 $\Omega$ to 47 k $\Omega$ . For static II burn-in, reverse all input connections (i.e., $V_{SS}$ to $V_{CC}$ ). - (b) $V_{CC} = 4.5 \text{ V minimum}.$ - (c) Ambient temperature ( $T_{A}$ ) shall be +125°C minimum. - (d) Test duration for the static test shall be 48 hours minimum. The 48 hour burn-in shall be broken into two sequences of 24 hours each (static I and static II) followed by interim electrical measurements. - (2) Dynamic burn-in for device classes M, B, and S (method 1015 of MIL-STD-883, test condition D; for circuit see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. - d. For classes S and B devices, post dynamic burn-in electrical parameter measurements may, at the manufacturer's option, be performed separately or included in the final electrical parameter requirements. # 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. ## 4.2.3 Percent defective allowable (PDA). - a. The PDA for class S devices shall be 5 percent for static burn-in and 5 percent for dynamic burn-in, based on the exact number of devices submitted to each separate burn-in. - b. The PDA for class B devices shall be in accordance with MIL-M-38510 for dynamic burn-in. - c. Static burn-in I and II failures shall be cumulative for determining PDA. - d. Those devices whose measured characteristics, after burn-in, exceed the specified delta (Δ) limits or electrical parameter limits specified in table I, subgroup 1, are defective and shall be removed from the lot. The verified failures divided by the total number of devices in the lot initially submitted to burn-in shall be used to determine the percent defective for the lot and the lot shall be accepted or rejected based on the specified PDA. - e. The PDA for device classes Q and V shall be in accordance with MIL-I-38535 for dynamic burn-in. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | ${\sf TABLE\ I.\ \underline{Electrical\ performance\ characteristics}}.$ | Test | Symbol | Conditions | <br> Group A | Device | Lim | its | Unit | |---------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|----------|----------------|---------------------------------------| | 1631 | Symbot | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Output high voltage | V <sub>ОН</sub> | $V_{CC} = 4.5 \text{ V}, I_{OH} = -5.2 \text{ mA}$<br>$V_{IN} = V_{IH}, V_{IL}$ | 1, 2, 3 | <br> All | 2.4 | | V | | Output low voltage | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 8.0 mA<br> V <sub>IN</sub> = V <sub>IH</sub> , V <sub>IL</sub> | 1, 2, 3 | <br> All | | 0.4 | <br> V | | Input high voltage <u>1</u> / | V <sub>IH</sub> | | 1, 2, 3 | <br> All | 2.2 | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Input low voltage 1/ | VIL | | 1, 2, 3 | All | | 0.8 | V | | Input leakage current | IIX | V <sub>IN</sub> = 5.5 V to GND | 1, 2, 3 | <br> All | -10 | <br> 10<br> | μΑ | | Output leakage current | Ioz | $V_{CC} = 5.5 \text{ V},$ $V_{OUT} = 5.5 \text{ V} \text{ and GND}$ | 1, 2, 3 | All | -10 | <br> 10 | μΑ | | Operating supply current | I cc | V <sub>CC</sub> = 5.5 V,<br>CE <sub>1</sub> = V <sub>IL</sub> , CE <sub>2</sub> = V <sub>IH</sub> ,<br>I <sub>OUT</sub> = 0 mA, f = f <sub>max</sub> 2/ | 1, 2, 3 | <br> <br> All<br> | | <br> <br> 150 | <br> mA<br> | | Input capacitance 3/ | CIN | V <sub>CC</sub> = 5.0 V, T <sub>A</sub> = +25°C,<br>f = 1 MHz<br>(See 4.4.1e) | 4 | ALL | | 8 | pF | | Output capacitance 3/ | С<br>ООТ | V <sub>CC</sub> = 5.0 V, T <sub>A</sub> = +25°C,<br> f = 1 MHz<br> (See 4.4.1e) | 4 | ALL | | <br> 8<br> | <br> pF<br> | | Functional tests | | <br> See 4.4.1c | 7,8A,8B | ALL | | <br> <br> | | | Read cycle time | tavav | See figure 4, circuit A | 9, 10, 11 | 01 | 15 | | ns | | | | and figure 5 <u>4</u> / | <u> </u> | 02 | 12 | | . | | | | | | 03 | 10 | | <u> </u> | | Address access time | <br> t <sub>AVQV</sub> | | 9, 10, 11 | 01 | <u> </u> | 15 | ns | | | | | | 02 | | 12 | | | | ļ | | | 03 | | 10 | | | Chip enable access time 5/ | <br> t <sub>ELQV</sub><br> | | 9, 10, 11 | 01 | | 10 | ns | | · | 1 | | | 02,03 | 1 | 8 | <u> </u> | | Chip enable to output active <u>3</u> / <u>5</u> / <u>6</u> / | t <sub>ELQX</sub> | | 9, 10, 11 | ALL | 2 | | ns | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90696 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET | TABLE I. <u>Electrical performance characteristics</u> - Continued. Conditions Limits $-55^{\circ}$ C $\leq$ T<sub>C</sub> $\leq$ +125 $^{\circ}$ C 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V unless otherwise specified Test Symbol Group A Device Unit subgroups types Min Max See figure 4, circuit A and figure 5 4/ Output enable to output 9, 10, 11 01 10 <sup>t</sup>oLQV ns valid 02,03 8 Output enable to output 9, 10, 11 ALL 2 <sup>t</sup>oLQX ns 3/6/ Write cycle time 9, 10, 11 01 15 <sup>t</sup>avav ns 02 12 03 10 Chip enable to write 9, 10, 11 <sup>t</sup>ELWH 01 11 ns end 02 8 03 7 Address setup to end <sup>t</sup>AVWH 9, 10, 11 01 13 ns of write 02 10 03 8 Address hold from write 9, 10, 11 ALL 2 <sup>t</sup>whax ns end Address setup to write 9, 10, 11 <sup>t</sup>avwl 01,02 2 ns start 03 1 Write enable pulse 9, 10, 11 01 11 <sup>t</sup>wLWH ns width 02 8 03 7 Data setup to write 9, 10, 11 01 t<sub>DVWH</sub> 11 ns end 02 8 03 7 Data hold from write 9, 10, 11 <sup>t</sup>wHDX ALL 1 ns end Write enable high to output active <u>3</u>/ <u>6</u>/ 9, 10, 11 ALL 2 t<sub>WHQX</sub> ns See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90696 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET<br>8 | # TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test Symbol | Symbol | Conditions<br>Symbol $-55^{\circ}C \le T_C \le +125^{\circ}C$ | | Device | Limits | | <br> Unit | |---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|-----------|--------|--------|-----|-----------| | | ļ | -55°C ≤ T <sub>C</sub> ≤ +125°C<br> 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br> unless otherwise specified | subgroups | types | Min | Max | | | Chip enable to output inactive 3/5/6/ | t <sub>EHQZ</sub> | <br> See figure 4, circuit B<br> and figure 5 4/ | 9, 10, 11 | 01 | | 8 | _ ns | | Maccive <u>57 57 0</u> 7 | | and rigure 3 4/ | | 02 | | 6.5 | _ | | | ļ | - | | 03 | | 6_ | <u> </u> | | Output disable to | t <sub>OHQZ</sub> | | 9, 10, 11 | 01 | ļ | 8 | _ ns | | output inactive 3/6/ | | | | 02 | | 6.5 | _[ | | | | - | | 03 | | 6 | | | Write enable low to | twLQZ | | 9, 10, 11 | 01 | | 8 | <br> ns | | output inactive <u>3/6/</u> | | | | 02 | | 7 | _ | | | | | | 03 | | 6 | - | - $\underline{1}$ / These are absolute values with respect to device ground and all overshoots and undershoots due to system or tester noise are included. - 2/ At f = f<sub>MAX</sub>, address and data inputs are cycling at the maximum frequency of $1/t_{AVAV}$ . 3/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - AC measurements assume transition times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load in figure 4, circuit A, unless otherwise specified. - 5/ The test symbol for this parameter uses the $\overline{\text{CE}}_1$ transition state as a reference. This parameter also applies to - the transition of CE<sub>2</sub>, with CE<sub>2</sub> transitioning to a state opposite that of CE<sub>1</sub>. 6/ Transition is measured at steady-state high level -500 mV or steady-state low level +500 mV on the output from the 1.5 V level on the input, $C_L = 5$ pF (including scope and jig). See figure 4, circuit B. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line | Test | (in acco | Subgroups<br>rdance with MIL<br>hod 5005, table | Subgroups<br>(in accordance with<br>MIL-I-38535, table III) | | | |------|-----------------------------------------------|----------------------------------------|-------------------------------------------------|-------------------------------------------------------------|-----------------------------------|-------------------------------------| | no. | requirements | Device<br>class<br>M | Device<br>class<br>B | Device<br>class<br>S | Device<br>class<br>Q | Device<br>class | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | | 2- | Static burn-in I and<br>II (method 1015) | Not<br>required | Not<br>required | Required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7* ∆ | | 1*,7* | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* ∆ | | 1*,7* | | 6 | Final electrical parameters | <br> 1*,2,3,7*,<br> 8A,8B,9,10,<br> 11 | 1*,2,3,7*,<br> 8A,8B,9,10, | 1*,2,3,7*,<br>8A,8B,9,<br>10,11 | 1*,2,3,7*,<br>8A,8B,9,10, | 1*,2,3,7*,<br>8A,8B,9,<br>10,11 | | 7 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br> 8A,8B,9,10,<br> 11 | | 8 | Group B end-point<br>electrical<br>parameters | | | 1,2,3,7,<br> 8A,8B,9,<br> 10,11 Δ | | | | 9 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B Δ | | 1,2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B,9,<br>10,11 | | 10 | Group D end-point<br>electrical<br>parameters | 2,3,<br> 8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | | 11 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | 1/ Blank spaces indicate tests are not applicable. <u>7</u>/ See 4.4.1d. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>10 | Any or all subgroups may be combined when using high-speed testers. Subgroups 7 and 8 functional tests shall verify the truth table. <sup>4/ \*</sup> indicates PDA applies to subgroup 1 and 7. 5/ \*\* see 4.4.1e. $<sup>\</sup>frac{6}{6}$ / $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). | Device<br>types | ALL | |---------------------------------------------------------------------------------------------------------------|---------------------------------------| | Case<br>outlines | K,<br>L, and X | | Terminal<br>number | Terminal<br>symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>1.10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | A A A A A A A A A A A A A A A A A A A | | 21<br>22<br>23<br>24 | | FIGURE 2. <u>Terminal connections</u>. | CE <sub>1</sub> | CE2 | WE | ŌĒ | Mode | D <sub>OUT</sub> | |-----------------|----------|----|----|----------------|------------------| | Н | x | X | х | Not selected | High Z | | x | <u> </u> | х | X | Not selected | High Z | | <u></u> | н | L | x | Write | High Z | | L | Н | н | L | Read | DOUT | | <u> </u> | н | Н | Н | Output disable | High Z | FIGURE 3. <u>Truth table</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | AC test conditions | Input pulse levels | GND to 3.0 V | |--------------------------------------------------------------|--------------| | Input rise and fall times (t <sub>r</sub> , t <sub>f</sub> ) | ≤ 3 ns | | Input timing reference levels ' | 1.5 v | | Output reference levels | 1.5 v | | | 1 | FIGURE 4. Output load circuit and test conditions. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 13 | ## TABLE IIB. Delta limits at +25°C. | | Device types | |--------------------------|-------------------| | T <b>e</b> st <u>1</u> / | | | | ALL | | l IIX, IOZ | ±10% of specified | | | value in table I | 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ . ## 4.3 Qualification inspection. - 4.3.1 <u>Qualification inspection for device classes B and S.</u> Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Qualification data for subgroups 7, 8A, and 8B shall be attributes only. - 4.3.1.1 <u>Qualification extension for device classes B and S</u>. When authorized by the qualifying activity, if a manufacturer qualifies one device type which is identical (i.e., same die) to other device types on this specification, the slower device types may be part I qualified, upon the request of the manufacturer, without any further testing. The faster device types may be part I qualified by performing only group A qualification testing. - 4.3.2 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes B and S subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes B and S, the procedures and circuits shall be maintained under document revision control by the manufacturer and shall be made available to the qualifying activity upon request. For device classes Q and V, the procedures and circuits shall be shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on 5 devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC standard number 17 may be used for reference. - e. Subgroup 4 ( $C_{IN}$ and $C_{OJT}$ measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group B inspection</u>. The group B inspection end-point electrical parameters shall be as specified in table IIA herein. For device class S steady-state life tests, the test circuit shall be submitted to the qualifying activity. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | PEVISION LEVEL | SHEET<br>15 | DESC FORM 193A - a. For device class S, steady-state life test circuits shall be conducted using test condition D and the circuit described in 4.2.1b herein, or equivalent as approved by the qualifying activity. - b. For device class S only, end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 5 of group B inspections and shall consist of tests specified in table IIB herein. - 4.4.3 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.3.1 Additional criteria for device classes M and B. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class B the test circuit shall be submitted to the qualifying activity. For device classes M and B, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.3.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.4 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes M, B, and S, the devices shall be subjected to radiation hardness assured tests as specified in MIL-M-38510 for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = +25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ , after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device classes B, S, Q, and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after life test perform final electrical parameter tests, subgroups 1, 7, and 9. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. - 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for government microcircuit applications (original equipment), design applications, and logistics purposes. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>16 | - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone ( $\overline{5}13$ ) 296-5377. - 6.5 <u>Abbreviations, symbols, definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38510, MIL-STD-1331, and as follows: | C IN<br>C OUT<br>GND | <br> | <br>- | <br> | Input terminal capacitance. | |------------------------|------|-------|------|--------------------------------| | COUT | <br> | <br>- | <br> | Output terminal capacitance. | | GŇĎ. | <br> | <br>- | <br> | Ground zero voltage potential. | | $I_{CC}$ | <br> | <br>- | <br> | Supply current. | | ICC | <br> | <br>- | <br> | Input current. | | IOZ | <br> | <br>- | <br> | Output current. | | TC | <br> | <br>- | <br> | Case temperature. | | V <sub>CC</sub><br>0/V | <br> | <br>- | <br> | Positive supply voltage. | | οĬΫ | <br> | <br>- | <br> | Latch-up over-voltage. | 6.5.1 <u>Timing parameter abbreviations</u>. All timing abbreviations use lower case characters with upper case character subscripts. The initial character is always "t" and is followed by four descriptors. These characters specify two signal points arranged in a "from-to" sequence that define a timing interval. The two descriptors for each signal specify the signal name and the signal transitions. Thus the format is: | | <u>t</u> | X | X | X | X | |--------------------------------------------|----------|---|---|---|---| | Signal name from which interval is derived | | | | | | | Transition direction for first signal | | | | | - | | Signal name to which interval is defined | | | | | | | Transition direction for second signal | | | | | | - a. Signal definitions: - A = Address - D = Data in - Q = Data out - W = Write enable - E = Chip enable - O = Output enable - b. Transition definitions: - H = Transition to high - L = Transition to low - V = Transition to valid - X = Transition to invalid or don't care - Z = Transition to off (high impedance) | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>17 | 6.5.2 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. ### 6.5.3 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | 4 | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE FROM<br>H TO L | | | CHANGE FROM<br>L TO H | WILL CHANGE FROM<br>L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | | | HIGH<br>IMPEDANCE | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN'S. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN under new system | Manufacturing source listing | Document<br>Listing | |-----------------------------------------------------------------------|------------------------------|------------------------------|---------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | ### 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes B and S</u>. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.3 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | #### **APPENDIX** #### FUNCTIONAL ALGORITHMS ### 10. SCOPE - 10.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from Location O to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. ## 30.2 Algorithm B (pattern 2). ### 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "O's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location O. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-90696 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>19 | ### APPENDIX # 30.3 Algorithm C (pattern 3). # 30.3.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "O's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location O. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. ### 30.4 Algorithm D (pattern 4). # 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90696 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 20 | DESC FORM 193A JUL 91 037626 \_ \_