SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

This Data Sheet is Applicable to All TMS27C512s and TMS27PC512s Symbolized with Code "B" as Described on Page 182.

- Organization . . . 64K × 8
- Single 5-V Power Supply
- Pin Compatible With Existing 512K MOS ROMs, PROMs, and EPROMs
- All Inputs/Outputs Fully TTL Compatible
- Max Access/Min Cycle Time

V<sub>CC</sub> ± 10%
'27C/PC512-10 100 ns
'27C/PC512-12 120 ns
'27C/PC512-15 150 ns
'27C/PC512-20 200 ns
'27C/PC512-25 250 ns

- Power Saving CMOS Technology
- Very High-Speed SNAP! Pulse Programming
- 3-State Output Buffers
- 400-mV Minimum DC Noise Immunity With Standard TTL Loads
- Latchup Immunity of 250 mA on All Input and Output Lines
- Low Power Dissipation (V<sub>CC</sub> = 5.25 V)
  - Active ... 158 mW Worst Case
  - Standby . . . 1.4 mW Worst Case (CMOS Input Levels)
- PEP4 Version Available With 168-Hour Burn-in, and Choices of Operating Temperature Ranges
- 512K EPROM Available With MIL-STD-883C Class B High Reliability Processing (SMJ27C512)

#### description

The TMS27C512 series are 524288-bit, ultraviolet-light erasable, electrically programmable read-only memories.

The TMS27PC512 series are 524288-bit, onetime electrically programmable read-only memories.

#### J AND N PACKAGES (TOP VIEW)



## FM PACKAGE (TOP VIEW)



# A0-A15 Address Inputs E Chip Enable/Powerdown DQ0-DQ7 Inputs (programming)/Outputs G/Vpp 13-V Programming Power Supply GND Ground NC No Internal Connection NU Make No External Connection

5-V Power Supply

PIN NOMENCLATURE

PRODUCTION DATA Information is current as or publication data. Products conform to specifications per the terms of Texas instrumenta standard warranty. Production processing dose not necessarily include testing of all parameters.



Vcc

Copyright © 1995, Texas Instruments Incorporated

7-167

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995





7-168 POSTO 8961725 0085661 291

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### description (continued)

These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors.

The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C512 and the TMS27PC512 are pin compatible with 28-pin 512K MOS ROMs, PROMs, and EPROMs.

The TMS27C512 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 OTP PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 OTP PROM is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix), and in a 32-lead thin small-outline package (DD and DU suffixes).

The TMS27C512 and TMS27PC512 are offered with two choices of temperature ranges of 0°C to 70°C (JL, NL, FML, and DDL suffixes) and – 40°C to 85°C (JE, NE, FME, and DDE suffixes). The TMS27C512 and TMS27PC512 are also offered with a 168-hour burn-in on both temperature ranges (JL4, NL4, FML4, DDL4, JE4, NE4, FME4, and DDE4 suffixes); see table below.

All package styles conform to JEDEC standards.

| EPROM<br>AND<br>OTP | TEMPERAT    | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | SUFFIX FOR PEP4<br>168 HR. BURN-IN<br>VS TEMPERATURE RANGE |                |  |
|---------------------|-------------|------------------------------------------|------------------------------------------------------------|----------------|--|
| PROM                | 0°C TO 70°C | - 40°C TO 85°C                           | 0°C TO 70°C                                                | - 40°C TO 85°C |  |
| TMS27C512-xxx       | JL          | JE                                       | JL4                                                        | JE4            |  |
| TMS27PC512-xxx      | NL          | NE                                       | NL4                                                        | NE4            |  |
| TMS27PC512-xxx      | FML         | FME                                      | FML4                                                       | FME4           |  |
| TMS27PC512-xxx      | DDL         | DDE                                      | DDL4                                                       | DDE4           |  |
| TMS27PC512-xxx      | DUL         | DUE                                      | DUL4                                                       | DUE4           |  |

These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 13-V supply is needed for programming. All programming signals are TTL level. The device is programmed using the SNAPI Pulse programming algorithm. The SNAPI Pulse programming algorithm uses a Vpp of 13 V and a VCC of 6.5 V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programmers can be used. Locations can be programmed singly, in blocks, or at random.



SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### operation

The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for Vpp during programming (13 V for SNAPI Pulse) and 12 V on A9 for signature mode.

|                   |                 |                   |                 | MODE            | ţ†       |                    |                 |              |  |  |
|-------------------|-----------------|-------------------|-----------------|-----------------|----------|--------------------|-----------------|--------------|--|--|
| FUNCTION          | READ            | OUTPUT<br>DISABLE | STANDBY         | PROGRAMMING     | VERIFY   | PROGRAM<br>INHIBIT |                 | ATURE<br>DDE |  |  |
| Ē                 | V <sub>IL</sub> | V <sub>IL</sub>   | V <sub>IH</sub> | VIL             | VIL      | V <sub>IH</sub>    | V               | İL           |  |  |
| G/V <sub>PP</sub> | VIL             | VIH               | X               | V <sub>PP</sub> | VIL      | VPP                | V               | İL           |  |  |
| VCC               | Vcc             | Vcc               | Vcc             | Vcc             | Vcc      | Vcc                | V               | 00           |  |  |
| A9                | ×               | Х                 | Х               | X               | Х        | ×                  | VH <sup>‡</sup> | VH‡          |  |  |
| A0                | Х               | х                 | Х               | X               | Х        | X                  | VIL             | VIH          |  |  |
|                   |                 |                   |                 |                 |          |                    | CC              | DE           |  |  |
| DQ0-DQ7           | Data Out        | Hi-Z              | Hi-Z            | Data In         | Data Out | Hi-Z               | MFG             | DEVICE       |  |  |
|                   | 1               | L                 |                 |                 |          |                    | 97              | 85           |  |  |

TX can be VIL or VIH.  $^{\ddagger}V_{H} = 12 V \pm 0.5 V.$ 

#### read/output disable

When the outputs of two or more TMS27C512s or TMS27PC512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the  $\overline{E}$  and  $\overline{G}/V_{PP}$  pins, All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7.

#### latchup Immunity

Latchup immunity on the TMS27C512 and TMS27PC512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density.

#### power down

Active  $I_{CC}$  supply current can be reduced from 30 mA to 500  $\mu$ A (TTL-level inputs) or 250  $\mu$ A (CMOS-level inputs) by applying a high TTL/CMOS signal to the E pin. In this mode all outputs are in the high-impedance state.

#### erasure (TMS27C512)

Before programming, the TMS27C512 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 angstroms). EPROM erasure before programming is necessary to assure that all bits are in the logic high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15-W·s/cm<sup>2</sup>. A typical 12-mW/cm<sup>2</sup>, filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C512, the window should be covered with an opaque label.



7-170

POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443 8961725 0085663 064

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### initializing (TMS27PC512)

The one-time programmable TMS27PC512 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into a PROM cannot be erased.

#### **SNAP!** Pulse programming

The 512K EPROM and OTP PROM are programmed using the TI SNAPI Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used.

The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (µs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-µs pulses per byte are provided before a failure is recognized.

The programming mode is achieved with  $\overline{G}/V_{PP}=13$  V,  $V_{CC}=6.5$  V, and  $\overline{E}=V_{IL}$ . Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable,  $\overline{E}$  is pulsed.

More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with  $V_{CC} = 5 \text{ V}$ ,  $\overline{G}/V_{PP} = V_{IL}$ , and  $\overline{E} = V_{IL}$ .

#### program inhibit

Programming can be inhibited by maintaining a high level input on the E pin.

#### program verify

Programmed bits can be verified when  $\overline{G}/V_{PP}$  and  $\overline{E} = V_{IL}$ .

#### signature mode

The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V  $\pm$  0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = V<sub>IL</sub> accesses the manufacturer code, which is output on DQ0–DQ7; A0 = V<sub>IH</sub> accesses the device code, which is output on DQ0–DQ7. All other addresses must be held at V<sub>IL</sub>. The manufacturer code for these devices is 97, and the device code is 85.



SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995



Figure 1. SNAP! Pulse Programming Flowchart



7-172

POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443

8961725 0085665 937 🖿

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995





<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages.

| absolute maximum ratings over operating free-air temperature range (unles | ss otherwise noted)‡                     |
|---------------------------------------------------------------------------|------------------------------------------|
| Supply voltage range, V <sub>CC</sub> (see Note 1)                        | 0.6 V to 7 V                             |
| Supply voltage range, Vpp                                                 | –0.6 V to 14 V                           |
| Input voltage range (see Note 1): All inputs except A9                    | 0.6 V to V <sub>CC</sub> + 1 V           |
| A9                                                                        | 0.6 V to 13.5 V                          |
| Output voltage range (see Note 1)                                         | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ |
| Operating free-air temperature range ('27C512- JL and JL4, '27PC512NL and | d NL4,                                   |
| FML and FML4, DDL and DDL4)                                               | 0°C to 70°C                              |
| Operating free-air temperature range ('27C512JE and JE4, '27PC512NE ar    | nd NE4,                                  |
| FME and FME4, DDE and DDE4)                                               | 40°C to 85°C                             |
| Storage temperature range, T <sub>sto</sub>                               | 65°C to 150°C                            |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to GND.



SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### recommended operating conditions

|                   |                                |     |                                                             | MiN                   | NOM | MAX                | UNIT |
|-------------------|--------------------------------|-----|-------------------------------------------------------------|-----------------------|-----|--------------------|------|
| Vcc               | Supply voltage                 | Rea | ad mode (see Note 2)                                        | 4.5                   | 5   | 5.5                | .,   |
|                   | Oupply Voltage                 | SN  | API Pulse programming algorithm                             | 6.25                  | 6.5 | 6.75               | V    |
| G/V <sub>PP</sub> | Supply voltage                 | SN  | AP! Pulse programming algorithm                             | 12.75                 | 13  | 13.25              | V    |
| VIH               | High-level dc input voltage    |     | TTL                                                         | 2                     |     | V <sub>CC</sub> +1 | .,   |
|                   |                                |     | CMOS                                                        | V <sub>CC</sub> - 0.2 |     | V <sub>CC</sub> +1 | V    |
| VIL               | Low-level dc input voite       |     | TTL                                                         | - 0.5                 |     | 0.8                |      |
| *IL               | CMOS                           |     | CMOS                                                        | - 0.5                 |     | 0.2                | ٧    |
| TA                | Operating free-air temperature |     | TMS27C512JL, JL4<br>TMS27PC512NL, NL4, FML, FML4, DDL, DDL4 | 0                     |     | 70                 | ů    |
| T <sub>A</sub>    | Operating free-air temperature |     | TMS27C512JE, JE4<br>TMS27PC512NE, NE4, FME, FME4, DDE, DDE4 | - 40                  |     | 85                 | °C   |

NOTE 2: V<sub>CC</sub> must be applied before or at the same time as  $\overline{G}$ /V<sub>PP</sub> and removed after or at the same time as  $\overline{G}$ /V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied.

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature

|                                     | PARAMETER                                |                                                                                                                         | TEST CONDITIONS                                          | MIN | TYPT | MAX | UNIT |
|-------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|------|-----|------|
| VOH                                 | High-level dc output voltage             | -                                                                                                                       | IOH = - 2.5 mA                                           | 3.5 |      |     |      |
| YOA 7 iigii-ievel de output voltage |                                          |                                                                                                                         | l <sub>OH</sub> = - 20 μA                                |     |      |     | ٧    |
| VOL Low-level dc output voltage     |                                          |                                                                                                                         | I <sub>OL</sub> = 2.1 mA                                 |     |      | 0.4 |      |
|                                     |                                          | m-level de output voltage                                                                                               | I <sub>OL</sub> = 20 μA                                  |     |      | 0.1 | V    |
| lį                                  | Input current (leakage)                  |                                                                                                                         | V <sub>I</sub> = 0 V to 5.5 V                            |     |      | ±1  | μΑ   |
| ō                                   | Output current (leakage)                 |                                                                                                                         | V <sub>O</sub> = 0 V to V <sub>CC</sub>                  |     |      | ±1  | μΑ   |
| IPP                                 | G/Vpp supply current (during p           | program pulse)                                                                                                          | G/Vpp = 13 V                                             |     | 35   | 50  | mA   |
| loor                                | V <sub>CC</sub> supply current (standby) | TTL-input level                                                                                                         | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub>             |     | 250  | 500 |      |
| ICC1                                | ACC subbly content (standby)             | CMOS-input level                                                                                                        | V <sub>CC</sub> = 5.5 V <sub>1</sub> E = V <sub>CC</sub> |     | 100  | 250 | μΑ   |
| ICC2 VCC supply current (active)    |                                          | V <sub>CC</sub> = 5.5 V, $\overline{E}$ = V <sub> L</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open |                                                          | 15  | 30   | mA  |      |

## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$

| PARAMETER          |                         | TEST CONDITIONS          |         | MIN TYPT |    | MAX | UNIT |
|--------------------|-------------------------|--------------------------|---------|----------|----|-----|------|
| Ci                 | Input capacitance       | V <sub>1</sub> = 0 V,    | = 1 MHz | 1        | 6  | 10  | pF   |
| CO                 | Output capacitance      | V <sub>O</sub> = 0 V,    | = 1 MHz |          | 10 | 14  | pF   |
| C <sub>G/VPP</sub> | G/Vpp input capacitance | G/V <sub>PP</sub> = 0 V, | = 1 MHz |          | 20 | 25  | pF   |

<sup>†</sup> Typical values are at TA = 25°C and nominal voltages.



7-174

POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443

8961725 0085667 7DT **=** 

<sup>‡</sup> Capacitance measurements are made on a sample basis only.

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### switching characteristics over recommended ranges of operating conditions

|                    | PARAMETER                                                                           | TEST CONDITIONS                                               | '27C512-10<br>'27PC512-10 |     | '27C5 | UNIT |    |
|--------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------|-----|-------|------|----|
|                    |                                                                                     | (SEE NOTES 3 AND 4)                                           | MIN                       | MAX | MIN   | MAX  |    |
| ta(A)              | Access time from address                                                            |                                                               |                           | 100 |       | 120  | ns |
| t <sub>a(E)</sub>  | Access time from chip enable                                                        | C <sub>L</sub> = 100 pF,                                      |                           | 100 |       | 120  | ns |
| ten(G)             | Output enable time from G/Vpp                                                       | 1 Series 74 TTL Load,                                         |                           | 55  |       | 55   | ns |
| t <sub>dis</sub>   | Output disable time from G/Vpp or E, whichever occurs first †                       | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0                         | 45  | 0     | 45   | ns |
| t <sub>V</sub> (A) | Output data valid time after change of address, E, or G/Vpp, whichever occurs first | input if \$ 20 hs                                             | ٥                         |     | 0     |      | ns |

|                   | PARAMETER                                                                                                                    | TEST CONDITIONS                                               | '27C5<br>'27PC | UNIT |    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------|------|----|
|                   |                                                                                                                              | (SEE NOTES 3 AND 4)                                           | MIN            | MAX  |    |
| t <sub>a(A)</sub> | Access time from address                                                                                                     |                                                               |                | 150  | ns |
| ta(E)             | Access time from chip enable                                                                                                 | C <sub>i</sub> = 100 pF,                                      |                | 150  | ns |
| ten(G)            | Output enable time from G/Vpp                                                                                                | 1 Series 74 TTL Load,                                         |                | 75   | ns |
| t <sub>dis</sub>  | Output disable time from G/Vpp or E, whichever occurs first†                                                                 | input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0              | 60   | ns |
| t <sub>v(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}/V_{PP}$ , whichever occurs first $\dagger$ | imput if \$ 20 lis                                            | 0              |      | ns |

|        | PARAMETER                                                                                                          | TEST CONDITIONS               | '27C5<br>'27PC5 |     | '27C5 | UNIT |    |
|--------|--------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|-----|-------|------|----|
|        | I GOOMET EN                                                                                                        | (SEE NOTES 3 AND 4)           | MIN             | MAX | MIN   | MAX  |    |
| ta(A)  | Access time from address                                                                                           |                               |                 | 200 |       | 250  | ns |
| ta(E)  | Access time from chip enable                                                                                       | Ct. = 100 pF,                 |                 | 200 |       | 250  | ns |
| ten(G) | Output enable time from G/Vpp                                                                                      | 1 Series 74 TTL Load,         |                 | 75  |       | 100  | ns |
| tdis   | Output disable time from $\overline{\mathbb{G}}/Vpp$ or $\overline{\mathbb{E}}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns, | 0               | 60  | 0     | 60   | ns |
| tv(A)  | Output data valid time after change of address, E, or G/Vpp, whichever occurs first <sup>†</sup>                   | input t <sub>f</sub> ≤ 20 ns  | 0               |     | 0     |      | ns |

<sup>†</sup> Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested.

# switching characteristics for programming: $V_{CC}$ = 6.50 V and $\overline{G}/V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3)

|         |               |                 | PARAMETER | MIN | MAX | UNIT |
|---------|---------------|-----------------|-----------|-----|-----|------|
| tdis(G) | Disable time, | output from G/\ | /PP       | 0   | 130 | ns   |

NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (Reference page 10.)

4. Common test conditions apply for tdis except during programming.



7-175

SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

recommended timing requirements for programming:  $V_{CC}$  = 6.50 V and  $\overline{G}/V_{PP}$  = 13 V (SNAP! Pulse),  $T_A$  = 25°C (see Note 3)

|                      |                                 | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------|-----|-----|-----|------|
| tw(IPGM)             | Pulse duration, initial program | 95  | 100 | 105 | μs   |
| <sup>t</sup> su(A)   | Setup time, address             | 2   |     |     | μs   |
| t <sub>su(D)</sub>   | Setup time, data                | 2   |     |     | μS   |
| t <sub>su(VPP</sub>  | Setup time, G/Vpp               | 2   |     |     | μS   |
| t <sub>su(VCC)</sub> | Setup time, VCC                 | 2   |     |     | μs   |
| t <sub>h(A)</sub>    | Hold time, address              | 0   | -   |     | μs   |
| th(D)                | Hold time, data                 | 2   |     |     | μs   |
| th(VPP)              | Hold time, G/Vpp                | 2   |     |     | μS   |
| t <sub>rec(PG)</sub> | Recovery time, G/Vpp            | 2   |     |     | μS   |
| <sup>t</sup> EHD     | Data valid from E low           |     |     | 1   | μs   |
| t <sub>r(PG)G</sub>  | Rise time, G/Vpp                | 50  |     |     | ns   |

NOTE 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (Reference below.)

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. AC Testing Output Load Circuit

#### AC testing input/output wave forms



A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs.



7-176 POST DESIGN BOX 1443 \* HOUSTON, TEXAS 77251-1

8961725 0085669 582 📟





Figure 3. Read-Cycle Timing



 $<sup>\</sup>dagger \, t_{dis(G)}$  is a characteristic of the device but must be accommodated by the programmer.

Figure 4. Program-Cycle Timing (SNAP! Pulse Programming)



7-177

<sup>‡ 13-</sup>V G/VPP and 6.5-V VCC for SNAP! Pulse programming.

### TMS27C512 524288-BIT UV ERSABLE PROGRAMMABLE TMS27PC512 524288-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS512F - NOVEMBER 1985 - REVISED JUNE 1995

#### device symbolization

This data sheet is applicable to all TI TMS27C512 CMOS EPROMs and TMS27PC512 CMOS OTP PROMs with the data sheet revision code "B" as shown below.





7-178

POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77251-1443

8961725 0085671 130