# ASSP For Power Supply Applications (DC/DC Converter for DSC/Camcorder) 4-ch DC/DC Converter IC with Synchronous Rectification <br> <br> MB39A110 

 <br> <br> MB39A110}

## ■ DESCRIPTION

The MB39A110 is a 4-channel DC/DC converter IC using pulse width modulation (PWM). This IC is ideal for up conversion, down conversion, and up/down conversion.
This is built-in 4 ch in TSSOP-38P package and operates at 2 MHz Max. Each channel can be controlled, and soft-start.
This is an ideal power supply for high-performance portable devices such as digital still cameras.
This product is covered by US Patent Number 6,147,477.

- FEATURES
- Supports for down-conversion and up/down Zeta conversion (CH1 to CH 3 )
- Supports for up-conversion and up/down Sepic conversion (CH4)
- For synchronous rectification ( $\mathrm{CH} 1, \mathrm{CH} 2$ )
- Power supply voltage range : 2.5 V to 11 V
- Reference voltage : $2.0 \mathrm{~V} \pm 1 \%$
- Error amplifier threshold voltage : $1.23 \mathrm{~V} \pm 1 \%$
- High-frequency operation capability: 2 MHz (Max)
- Standby current : $0 \mu \mathrm{~A}$ (Typ)
- Built-in soft-start circuit independent of loads
- Built-in totem-pole type output for MOS FET
- Short-circuit detection capability by external signal (-INS terminal)
- One type of package (TSSOP-38 pin : 1 type)


## - APPLICATIONS

- Digital still camera(DSC)
- Digital video camera(DVC)
- Surveillance camera


## MB39A110

## PIN ASSIGNMENT

(TOP VIEW)

(FPT-38P-M03)

## - PIN DESCRIPTION

| Block | Pin No. | Symbol | I/O | Descriptions |
| :---: | :---: | :---: | :---: | :---: |
| CH1 | 35 | DTC1 | I | Dead time control terminal |
|  | 36 | FB1 | O | Error amplifier output terminal |
|  | 37 | -INE1 | 1 | Error amplifier inverted input terminal |
|  | 38 | CS1 | - | Soft-start setting capacitor connection terminal |
|  | 33 | OUT1-1 | O | P-ch drive output block ground terminal (External main side FET gate driving) |
|  | 32 | OUT1-2 | O | N-ch drive output block ground terminal (External synchronous rectification side FET gate driving) |
| CH2 | 4 | DTC2 | 1 | Dead time control terminal |
|  | 3 | FB2 | O | Error amplifier output terminal |
|  | 2 | -INE2 | 1 | Error amplifier inverted input terminal |
|  | 1 | CS2 | - | Soft-start setting capacitor connection terminal |
|  | 31 | OUT2-1 | O | P-ch drive output block ground terminal (External main side FET gate driving) |
|  | 30 | OUT2-2 | O | N -ch drive output block ground terminal (External synchronous rectification side FET gate driving) |
| CH3 | 16 | DTC3 | 1 | Dead time control terminal |
|  | 17 | FB3 | O | Error amplifier output terminal |
|  | 18 | -INE3 | 1 | Error amplifier inverted input terminal |
|  | 19 | CS3 | - | Soft-start setting capacitor connection terminal |
|  | 27 | OUT3 | O | P-ch drive output terminal |
| CH4 | 23 | DTC4 | I | Dead time control terminal |
|  | 22 | FB4 | O | Error amplifier output terminal |
|  | 21 | -INE4 | 1 | Error amplifier inverted input terminal |
|  | 20 | CS4 | - | Soft-start setting capacitor connection terminal |
|  | 26 | OUT4 | O | N-ch drive output terminal |
| OSC | 13 | CT | - | Triangular wave frequency setting capacitor connection terminal |
|  | 12 | RT | - | Triangular wave frequency setting resistor connection terminal |

(Continued)

## MB39A110

(Continued)

| Block | Pin No. | Symbol | 1/0 | Descriptions |
| :---: | :---: | :---: | :---: | :---: |
| Control | 6 | CTL | I | Power supply control terminal |
|  | 7 | CTL1 | 1 | Control terminal |
|  | 8 | CTL2 | 1 | Control terminal |
|  | 9 | CTL3 | 1 | Control terminal |
|  | 10 | CTL4 | 1 | Control terminal |
|  | 15 | CSCP | - | Short-circuit detection circuit capacitor connection terminal |
|  | 24 | -INS | 1 | Short-circuit detection comparator inverted input terminal |
| Power | 34 | VCCO-P | - | P-ch drive output block power supply terminal |
|  | 25 | VCCO-N | - | N-ch drive output block power supply terminal |
|  | 5 | VCC | - | Power supply terminal |
|  | 11 | VREF | 0 | Reference voltage output terminal |
|  | 29 | GNDO1 | - | Drive output block ground terminal |
|  | 28 | GNDO2 | - | Drive output block ground terminal |
|  | 14 | GND | - | Ground terminal |

## BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Condition | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Power supply voltage | Vcc | VCC, VCCO terminal | - | 12 | V |
| Output current | Io | OUT1 to OUT4 terminal | - | 20 | mA |
| Peak output current | lop | OUT1 to OUT4 terminal, Duty $\leq 5 \%$ ( $\mathrm{t}=1$ / fosc $\times$ Duty) | - | 400 | mA |
| Power dissipation | PD | Ta $\leq+25^{\circ} \mathrm{C}$ | - | 1680* | mW |
| Storage temperature | Tsta | - | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

*: The packages are mounted on the epoxy board ( $10 \mathrm{~cm} \times 10 \mathrm{~cm}$ ).
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Power supply voltage | Vcc | VCC, VCCO terminal | 2.5 | 7 | 11 | V |
| Reference voltage output current | IREF | VREF terminal | -1 | - | 0 | mA |
| Input voltage | Vine | -INE1 to -INE4 terminal | 0 | - | V cc-0.9 | V |
|  |  | -INS terminal | 0 | - | $V_{\text {ReF }}$ | V |
|  | Vdtc | DTC1 to DTC4 terminal | 0 | - | Vref | V |
| Control input voltage | V $\mathrm{CtL}^{\text {ct }}$ | CTL terminal | 0 | - | 11 | V |
| Output current | Io | OUT1 to OUT4 terminal | -15 | - | +15 | mA |
| Oscillation frequency | fosc | - | 0.2 | 1.02 | 2.0 | kHz |
| Timing capacitor | Ст | - | 27 | 100 | 680 | pF |
| Timing resistor | RT | - | 3.0 | 6.8 | 39 | $\mathrm{k} \Omega$ |
| Soft-start capacitor | Cs | CS1 to CS4 terminal | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Short-circuit detection capacitor | Cscp | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Reference voltage output capacitor | Cref | - | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Operating ambient temperature | Ta | - | -30 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## ■ ELECTRICAL CHARACTERISTICS

$\left(\mathrm{VCC}=\mathrm{VCCO}=7 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right)$

| Parameter |  | Symbol | Pin No | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
|  | Output voltage |  | VREF1 | 11 | VREF $=0 \mathrm{~mA}$ | 1.98 | 2.00 | 2.02 | V |
|  |  | VREF2 | 11 | $\mathrm{V} \mathrm{cc}=2.5 \mathrm{~V}$ to 11 V | 1.975 | 2.000 | 2.025 | V |
|  |  | VRef3 | 11 | VREF $=0 \mathrm{~mA}$ to -1 mA | 1.975 | 2.000 | 2.025 | V |
|  | Input stability | Line | 11 | $\mathrm{V} \mathrm{cc}=2.5 \mathrm{~V}$ to 11 V | - | 2* | - | mV |
|  | Load stability | Load | 11 | VREF $=0 \mathrm{~mA}$ to -1 mA | - | 2* | - | mV |
|  | Temperature stability | $\begin{aligned} & \Delta V_{\text {REF }} \\ & \mathrm{N}_{\mathrm{REFF}} \end{aligned}$ | 11 | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.20* | - | \% |
|  | Output current at short-circuit | los | 11 | VREF $=0 \mathrm{~V}$ | - | -300* | - | mA |
|  | Threshold voltage | $\mathrm{V}_{\text {TH }}$ | 33 | V cc $=\ldots$ | 1.7 | 1.8 | 1.9 | V |
|  | Hysteresis width | $V_{H}$ | 33 | - | 0.05 | 0.1 | - | V |
|  | Reset voltage | VRSt | 33 | VREF $=\Downarrow$ | 1.5 | 1.7 | 1.85 | V |
|  | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 15 | - | 0.65 | 0.70 | 0.75 | V |
|  | Input source current | Icscp | 15 | - | -1.4 | -1.0 | -0.6 | $\mu \mathrm{A}$ |
|  | Oscillation frequency | fosc1 | 26, 27, 30 to 33 | $\mathrm{C}_{T}=100 \mathrm{pF}, \mathrm{R}_{T}=6.8 \mathrm{k} \Omega$ | 0.97 | 1.02 | 1.07 | MHz |
|  |  | fosc2 | 26, 27, 30 to 33 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \end{aligned}$ | 0.964 | 1.02 | 1.076 | MHz |
|  | Frequency input stability | $\Delta$ fosc/ fosc | 26, 27, 30 to 33 | $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V} \end{aligned}$ | - | 1.0* | - | \% |
|  | Frequency temperature stability | $\Delta$ fosc/ fosc | 26, 27, 30 to 33 | $\begin{aligned} & \mathrm{C}_{T}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{T}}=6.8 \mathrm{k} \Omega, \\ & \mathrm{Ta}^{2}=0^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | - | 1.0* | - | \% |
|  | Charge current | Ics | 1, 19, 20, 38 | CS1 to CS4 = 0 V | -1.4 | -1.0 | -0.6 | $\mu \mathrm{A}$ |

*: Standard design value
(Continued)

## MB39A110

| Parameter |  | Symbol | Pin No | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
|  | Threshold voltage |  | $\mathrm{V}_{\text {th }}$ | 2, 18, 21, 37 | $\begin{aligned} & \mathrm{V} \mathrm{cc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V}, \\ & \mathrm{Ta}=+25^{\circ} \mathrm{C} \end{aligned}$ | 1.217 | 1.230 | 1.243 | V |
|  |  | $\mathrm{V}_{\text {TH2 }}$ | 2, 18, 21, 37 | $\begin{aligned} & \mathrm{V} \mathrm{cc}=2.5 \mathrm{~V} \text { to } 11 \mathrm{~V}, \\ & \mathrm{Ta}=0^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 1.215 | 1.230 | 1.245 | V |
|  | Temperature stability | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{TH}} \\ & \mathrm{~V}_{\mathrm{TH}} \end{aligned}$ | 2, 18, 21, 37 | $\mathrm{Ta}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 0.1* | - | \% |
|  | Input bias current | Ів | 2, 18, 21, 37 | -INE1 to -INE4 $=0 \mathrm{~V}$ | -120 | -30 | - | nA |
|  | Voltage gain | Av | 3, 17, 22, 36 | DC | - | 100* | - | dB |
|  | Frequency bandwidth | BW | 3, 17, 22, 36 | $\mathrm{Av}=0 \mathrm{~dB}$ | - | 1.4* | - | MHz |
|  | Output voltage | Vон | 3, 17, 22, 36 | - | 1.7 | 1.9 | - | V |
|  |  | VoL | 3, 17, 22, 36 | - | - | 40 | 200 | mV |
|  | Output source current | Isource | 3, 17, 22, 36 | FB1 to FB4 $=0.65 \mathrm{~V}$ | - | -2 | -1 | mA |
|  | Output sink current | Isink | 3, 17, 22, 36 | FB1 to FB4 $=0.65 \mathrm{~V}$ | 150 | 200 | - | $\mu \mathrm{A}$ |
|  | Threshold voltage | $\mathrm{V}_{\text {то }}$ | 26, 27, 30 to 33 | Duty cycle $=0 \%$ | 0.3 | 0.4 | - | V |
|  |  | $\mathrm{V}_{\text {T100 }}$ | 26, 27, 30 to 33 | Duty cycle $=100 \%$ | 0.85 | 0.90 | 0.95 | V |
|  | Input current | Idtc | 4, 16, 23, 35 | DTC $=0.4 \mathrm{~V}$ | -2.0 | -0.6 | - | $\mu \mathrm{A}$ |
|  | Output source current | Isource | 26, 27, 30 to 33 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & \text { ( } \mathrm{t}=1 / \text { fosc } \times \text { Duty } \text { ) }, \end{aligned}$ $\text { OUT1 to OUT4 }=0 \mathrm{~V}$ | - | -300* | - | mA |
|  | Output sink current | Isink | 26, 27, 30 to 33 | $\begin{aligned} & \text { Duty } \leq 5 \% \\ & (\mathrm{t}=1 / \text { fosc } \times \text { Duty }), \end{aligned}$ $\text { OUT1 to OUT4 = } 7 \mathrm{~V}$ | - | 300* | - | mA |
|  | Output ON resistor | Rон | 26, 27, 30 to 33 | OUT1 to OUT4 $=-15 \mathrm{~mA}$ | - | 9 | 14 | $\Omega$ |
|  |  | RoL | 26, 27, 30 to 33 | OUT1 to OUT4 = 15 mA | - | 9 | 14 | $\Omega$ |
|  | Dead time | to1 | 30 to 33 | OUT2 飞-OUT1 飞 | - | 50* | - | ns |
|  |  | to2 | 30 to 33 |  | - | 50* | - | ns |
|  | Threshold voltage | $\mathrm{V}_{\text {th }}$ | 33 | - | 0.97 | 1.00 | 1.03 | V |
|  | Input bias current | Ів | 24 | -INS $=0 \mathrm{~V}$ | -25 | -20 | -17 | $\mu \mathrm{A}$ |

*: Standard design value
(Continued)
(Continued)

$$
\left(\mathrm{VCC}=\mathrm{VCCO}=7 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right)
$$

| Parameter |  | $\begin{gathered} \text { Sym- } \\ \text { bol } \end{gathered}$ | Pin No | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
|  | Output ON conditions |  | VIH | 6, 7 to 10 | CTL, CTL1 to CTL4 | 2 | - | 11 | V |
|  | Output OFF conditions | VIL | 6, 7 to 10 | CTL, CTL1 to CTL4 | 0 | - | 0.8 | V |
|  | Input current | Істtн | 6, 7 to 10 | CTL, CTL1 to CTL4 $=3 \mathrm{~V}$ | - | 30 | 60 | $\mu \mathrm{A}$ |
|  |  | Ictu | 6, 7 to 10 | CTL, CTL1 to CTL4 $=0 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
|  | Standby current | Iccs | 5 | CTL, CTL1 to CTL4 $=0 \mathrm{~V}$ | - | 0 | 2 | $\mu \mathrm{A}$ |
|  |  | Iccso | 25, 34 | $\mathrm{CTL}=0 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
|  | Power supply current | Icc | 5 | CTL $=3 \mathrm{~V}$ | - | 3 | 4.5 | mA |

[^0]
## TYPICAL CHARACTERISTICS

Power Supply Current vs. Power Supply Voltage


Reference Voltage vs. Ambient Temperature


Reference Voltage vs. CTL terminal Voltage


Reference Voltage vs. Power Supply Voltage

(Continued)

## MB39A110

(Continued)


## Power Dissipation vs. Ambient Temperature



## - FUNCTION DESCRIPTION

## 1. DC/DC Converter Functions

(1) Reference Voltage Block (VREF)

The reference voltage circuit generates a temperature-compensated reference voltage ( 2.0 V Typ) from the voltage supplied from the power supply terminal (pin 5). The voltage is used as the reference voltage for the IC's internal circuit.
The reference voltage can supply a load current of up to 1 mA to an external device through the VREF terminal (pin 11).

## (2) Triangular-wave Oscillator Block (OSC)

The triangular wave oscillator incorporates a timing capacitor and a timing resistor connected respectively to the CT terminal (pin 13) and RT terminal (pin 12) to generate triangular oscillation waveform amplitude of 0.4 V to 0.9 V .
The triangular waveforms are input to the PWM comparator in the IC.

## (3) Error Amplifier Block (Error Amp1 to Error Amp4)

The error amplifier detects the DC/DC converter output voltage and outputs PWM control signals. In addition, an arbitrary loop gain can be set by connecting a feedback resistor and capacitor from the output terminal to inverted input terminal of the error amplifier, enabling stable phase compensation to the system.
Also, it is possible to prevent rush current at power supply start-up by connecting a soft-start capacitor with the CS1 terminal (pin 38) to CS4 terminal (pin 20) which are the non-inverted input terminal for Error Amp. The use of Error Amp for soft-start detection makes it possible for a system to operate on a fixed soft-start time that is independent of the output load on the DC/DC converter.
(4) PWM Comparator Block (PWM Comp. 1 to PWM Comp.4)

The PWM comparator is a voltage-to-pulse width modulator that controls the output duty depending on the input/ output voltage.
The output transistor turns on while the error amplifier output voltage and DTC voltage remain higher than the triangular wave voltage.

## (5) Output Block (Drive1 to Drive 4)

The output block is in the totem pole type, capable of driving an external P-ch MOS FET (channel 1 and 2 main side and channel 3 ), and N -ch MOS FET (channel 1 and 2 synchronous rectification side and channel 4 ).

## MB39A110

## 2. Channel Control Function

The main or each channel is turned on and off depending on the voltage levels at the CTL terminal (pin 6), CS1 terminal (pin 38), CS2 terminal (pin 1), CS3 terminal (pin 19), and CS4 terminal (pin 20).

Channel On/Off Setting Conditions

| CTL | CTL1 | CTL2 | CTL3 | CTL4 | Power | CH1 | CH2 | CH3 | CH4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | $-^{*}$ | $-^{*}$ | $-^{*}$ | $-^{*}$ | OFF | OFF | OFF | OFF | OFF |
| $\underline{H}$ | L | L | L | L | $\underline{\text { ON }}$ | OFF | OFF | OFF | OFF |
| $\underline{H}$ | $\underline{H}$ | L | L | L | $\underline{\text { ON }}$ | $\underline{\text { ON }}$ | OFF | OFF | OFF |
| $\underline{H}$ | L | $\underline{H}$ | L | L | $\underline{\text { ON }}$ | OFF | $\underline{\text { ON }}$ | OFF | OFF |
| $\underline{H}$ | L | L | $\underline{H}$ | L | $\underline{\text { ON }}$ | OFF | OFF | $\underline{\text { ON }}$ | OFF |
| $\underline{H}$ | L | L | L | $\underline{H}$ | $\underline{\text { ON }}$ | OFF | OFF | OFF | ON |
| $\underline{H}$ | $\underline{H}$ | $\underline{H}$ | $\underline{H}$ | $\underline{H}$ | $\underline{\text { ON }}$ | $\underline{\text { ON }}$ | $\underline{\text { ON }}$ | $\underline{O N}$ | $\underline{O N}$ |

*: Undefined
Note : Note that current over stand-by current flows into VCC terminal when the CTL terminal is in "L" level and one of terminals between CTL1 and CTL4 is set to "H" level. (Refer to "■ I/O EQUIVALENT CIRCUIT".)

## 3. Protective Functions

(1) Timer-latch short-circuit protection circuit (SCP, SCP Comp.)

The short-circuit detection comparator (SCP) detects the output voltage level of each channel, and if any channel output voltage becomes the short-circuit detection voltage or less, the timer circuits are actuated to start charging the external capacitor Cscp connected to the CSCP terminal (pin 15).
When the capacitor (Cscp) voltage reaches about 0.7 V , the circuit is turned off the output transistor and sets the dead time to 100 \%.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 24) on shortcircuit detection comparator (SCP Comp.) .
To release the actuated protection circuit, either turn the power supply off and on again or set the CTL terminal (pin 6) to the "L" level to lower the VREF terminal (pin 11) voltage to 1.5 V ( Min ) or less. (Refer to "■SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT".)

## (2) Under voltage lockout protection circuit (UVLO)

The transient state or a momentary decrease in supply voltage, which occurs when the power supply is turned on, may cause the IC to malfunction, resulting in breakdown or degradation of the system. To prevent such malfunctions, under voltage lockout protection circuit detects a decrease in internal reference voltage with respect to the power supply voltage, turn off the output transistor, and set the dead time to $100 \%$ while holding the CSCP terminal (pin 15) at the "L" level.
The circuit restores the output transistor to normal when the supply voltage reaches the threshold voltage of the undervoltage lockout protection circuit.

- PROTECTION CIRCUIT OPERATING FUNCTION TABLE

This table refers to output condition when protection circuit is operating.

| Operating circuit | OUT1-1 | OUT1-2 | OUT2-1 | OUT2-2 | OUT3 | OUT4 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Short-circuit protection circuit | $\underline{H}$ | L | $\underline{H}$ | L | $\underline{H}$ | L |
| Under voltage lockout protection circuit | $\underline{H}$ | L | $\underline{H}$ | L | $\underline{H}$ | L |

## SETTING THE OUTPUT VOLTAGE

## - CH1 to CH4



## SETTING THE TRIANGULAR OSCILLATION FREQUENCY

The triangular oscillation frequency is determined by the timing resistor ( $\mathrm{R}_{\mathrm{T}}$ ) connected to the RT terminal (pin 12), and the timing capacitor ( $\mathrm{C}_{\mathrm{T}}$ ) connected to the CT terminal (pin 13).
Triangular oscillation frequency : fosc

$$
\text { fosc }(k H z) \doteqdot \frac{693600}{\mathrm{C}_{\top}(\mathrm{pF}) \times \mathrm{R}_{\top}(\mathrm{k} \Omega)}
$$

## MB39A110

## SETTING THE SOFT-START TIME

To prevent rush currents when the IC is turned on, you can set a soft-start by connecting soft-start capacitors (Cs1 to Cs4) to the CS1 terminal (pin 38) to the CS4 terminal (pin 20), respectively.
Setting each CTLX from "L" to "H" switches to charge the external soft-start capacitors (Csi to Cs4) connected to the CS1 to CS4 terminals at $1 \mu \mathrm{~A}$.
The error amplifier output (FB1 to FB4) is determined by comparison between the lower one of the potentials at two non-inverted input terminals ( $1.23 \mathrm{~V}, \mathrm{CS}$ terminal voltages) and the inverted input terminal voltage (-INE1 to -INE4).
The FB terminal voltage during the soft-start period (CS terminal voltage $<1.23 \mathrm{~V}$ ) is therefore determined by comparison between the -INE terminal and CS terminal voltages. The DC/DC converter output voltage rises in proportion to the CS terminal voltage as the soft-start capacitor connected to the CS terminal is charged. The soft-start time is obtained from the following formula:

Soft-start time: ts (time to output 100\%)
ts $(\mathrm{s}) \div 1.23 \times \mathrm{Csx}(\mu \mathrm{F})$

## - Soft-Start Circuit



X: Each channel No.

## TREATMENT WITHOUT USING CS TERMINAL

When not using the soft-start function, open the CS1 terminal (pin 38), the CS2 terminal (pin 1), the CS3 terminal (pin 19), the CS4 terminal (pin 20).

- Without Setting Soft-Start Time



## SETTING TIME CONSTANT FOR TIMER-LATCH SHORT-CIRCUIT PROTECTION CIRCUIT

Each channel uses the short-circuit detection comparator (SCP) to always compare the error amplifier's output level to the reference voltage.
While DC/DC converter load conditions are stable on all channels, the short-circuit detection comparator output remains at "L" level, and the CSCP terminal (pin 15) is held at "L" level.
If the load condition on a channel changes rapidly due to a short-circuit of the load, causing the output voltage to drop, the output of the short-circuit detection comparator on that channel goes to "H" level. This causes the external short-circuit protection capacitor Cscp connected to the CSCP terminal to be charged at $1 \mu \mathrm{~A}$.
Short-circuit detection time : tcscp
$\operatorname{tcscp}(\mathrm{s}) \doteqdot 0.70 \times \operatorname{Cscp}(\mu \mathrm{F})$
When the capacitor Cscp is charged to the threshold voltage ( $\mathrm{V}_{T H} \rightleftharpoons 0.70 \mathrm{~V}$ ), the latch is set and the external FET is turned off (dead time is set to $100 \%$ ). At this time, the latch input is closed and the CSCP terminal (pin 15) is held at " L " level.
In addition, the short-circuit detection from external input is capable by using -INS terminal (pin 24) on the short-circuit detection comparator (SCP Comp.). The short-circuit detection operation starts when -INS terminal voltage is less than threshold voltage ( $\mathrm{V}_{\mathrm{TH}} \div 1 \mathrm{~V}$ ).
When the power supply is turn off and on again or VREF terminal (pin 11) voltage is less than 1.5 V (Min) by setting CTL terminal (pin 6) to "L" level, the latch is released.

- Timer-latch short-circuit protection circuit


X: Each channel No.

## - TREATMENT WITHOUT USING CSCP TERMINAL

When not using the timer-latch short-circuit protection circuit, connect the CSCP terminal (pin 15) to GND with the shortest distance.

- Treatment without using CSCP terminal



## MB39A110

## SETTING THE DEAD TIME

When the device is set for step-up or inverted output based on the step-up or step-up/down Zeta conversion, step-up/down Sepic conversion or flyback conversion, the FB terminal voltage may reach and exceed the triangular wave voltage due to load fluctuation. If this case happens, the output transistor is fixed to a full-ON state (ON duty $=100 \%$ ). To prevent this, set the maximum duty of the output transistor. To set it, set the voltage at the DTC terminal by applying a resistive voltage divider to the VREF voltage as shown below.
When the DTC terminal voltage is higher than the triangular wave voltage, the output transistor is turned on. The maximum duty calculation formula assuming that triangular wave amplitude $\doteqdot 0.5 \mathrm{~V}$ and triangular wave lower voltage $\doteqdot \doteqdot 0.4 \mathrm{~V}$ is given below.

$$
\text { DUTY }(\mathrm{ON}) \text { Max } \doteqdot \frac{\mathrm{Vdt}-0.4 \mathrm{~V}}{0.5 \mathrm{~V}} \times 100(\%), \mathrm{Vdt}=\frac{\mathrm{Rb}}{\mathrm{Ra}+\mathrm{Rb}} \times \mathrm{VREF}
$$

When the DTC terminal is not used, connect it directly to the VREF terminal (pin 11) as shown below (when no dead time is set).

- When using DTC to set dead time

- When no dead time is set


X: Each channel No.

## I/O EQUIVALENT CIRCUIT



## MB39A110

## APPLICATION EXAMPLE



## PARTS LIST

| COMPONENT | ITEM | SPECIFICATION |  | VENDOR | PARTS No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \hline \text { Q1, Q3, Q5 } \\ \text { Q2, Q4 } \\ \text { Q6 } \end{gathered}$ | P-ch FET N -ch FET N -ch FET | $\begin{gathered} \hline \mathrm{VDS}=-20 \mathrm{~V}, \mathrm{ID}=-1.0 \mathrm{~A} \\ \mathrm{VDS}=20 \mathrm{~V}, \mathrm{ID}=1.8 \mathrm{~A} \\ \mathrm{VDS}=30 \mathrm{~V}, \mathrm{ID}=1.4 \mathrm{~A} \end{gathered}$ |  | SANYO SANYO SANYO | $\begin{aligned} & \text { MCH3307 } \\ & \text { MCH3405 } \\ & \text { MCH3408 } \end{aligned}$ |
| $\begin{aligned} & \hline \text { D1 to D3 } \\ & \text { D4, D5 } \end{aligned}$ | Diode Diode | $\begin{gathered} \mathrm{VF}=0.4 \mathrm{~V}(\mathrm{Max}), \mathrm{IF}=1 \mathrm{~A} \\ \mathrm{VF}=0.55 \mathrm{~V}(\mathrm{Max}), \mathrm{IF}=0.5 \mathrm{~A} \end{gathered}$ |  | SANYO SANYO | $\begin{gathered} \hline \text { SBS004 } \\ \text { SB05-05CP } \end{gathered}$ |
| $\begin{gathered} \text { L1, L2 } \\ \text { L3 } \end{gathered}$ | Inductor Inductor | $\begin{aligned} & 6.8 \mu \mathrm{H} \\ & 10 \mu \mathrm{H} \end{aligned}$ | $\begin{gathered} 1.1 \mathrm{~A}, 47 \mathrm{~m} \Omega \\ 0.94 \mathrm{~A}, 56 \mathrm{~m} \Omega \end{gathered}$ | TDK TDK | RLF5018T6R8M1R1 RLF5018T100MR94 |
| T1 | Transformer | - | - | SUMIDA | CLQ52 5388-T139 |
| C1, C3, C5, C7 | Ceramics Condenser | $1 \mu \mathrm{~F}$ | 25 V | TDK | C3216JB1E105K |
| C2, C4, C6, C8 | Ceramics Condenser | $2.2 \mu \mathrm{~F}$ | 25 V | TDK | C3216JB1E225K |
| C9, C11 | Ceramics Condenser | $2.2 \mu \mathrm{~F}$ | 25 V | TDK | C3216JB1E225K |
| C10, C16, C17 | Ceramics Condenser | $0.15 \mu \mathrm{~F}$ | 16 V | TDK | C1608JB1C154M |
| C11, C12, C15 | Ceramics Condenser | $0.1 \mu \mathrm{~F}$ | 50 V | TDK | C1608JB1H104K |
| C13 | Ceramics Condenser | 100 pF | 50 V | TDK | C1608CH1H101J |
| C14 | Ceramics Condenser | 2200 pF | 50 V | TDK | C1608JB1H222K |
| C18, C19 | Ceramics Condenser | $0.1 \mu \mathrm{~F}$ | 50 V | TDK | C1608JB1H104K |
| C20 | Ceramics Condenser | $0.15 \mu \mathrm{~F}$ | 16 V | TDK | C1608JB1C154M |
| C21 to C23 | Ceramics Condenser | $0.1 \mu \mathrm{~F}$ | 50 V | TDK | C1608JB1H104K |
| R9 | Resistor | $3.3 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-332-D |
| R10 | Resistor | $22 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-223-D |
| R11, R16 | Resistor | $15 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-153-D |
| R12, R17, R21 | Resistor | $1 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-102-D |
| R13 | Resistor | $6.8 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-682-D |
| R14 | Resistor | $3 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-302-D |
| R15 | Resistor | $43 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-433-D |
| R18 | Resistor | $12 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-123-D |
| R19 | Resistor | $100 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-104-D |
| R20 | Resistor | $10 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-103-D |
| R22 | Resistor | $33 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-333-D |
| R23, R26 | Resistor | $20 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-203-D |
| R24 | Resistor | $200 \Omega$ | 0.5\% | ssm | RR0816P-201-D |
| R25 | Resistor | $9.1 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-912-D |
| R27 | Resistor | $1 \mathrm{k} \Omega$ | 0.5\% | ssm | RR0816P-102-D |

Note : SANYO : SANYO Electric Co., Ltd.
TDK : TDK Corporation
SUMIDA : SUMIDA Electric Co., Ltd.
ssm : SUSUMU Co., Ltd.

## MB39A110

## REFERENCE DATA

TOTAL Efficiency vs. Input Voltage


Each CH Efficiency vs. Input Voltage

(Continued)


Conversion Efficiency vs. Load Current (CH4)

(Continued)

## Switching Wave Form



CH 1
V IN $=7.2 \mathrm{~V}$
$\mathrm{Vo1}=1.8 \mathrm{~V}$ $\mathrm{lo1}=550 \mathrm{~mA}$

CH 2
$\mathrm{V}_{\mathrm{IN}}=7.2 \mathrm{~V}$
$\mathrm{Vo2}=3.3 \mathrm{~V}$ $102=600 \mathrm{~mA}$

## CH3

Vin $=7.2 \mathrm{~V}$
$\mathrm{Vo3}=5 \mathrm{~V}$
$\mathrm{l} 3=250 \mathrm{~mA}$
(Continued)


CH 4
V IN $=7.2 \mathrm{~V}$
Vo4-1 $=15 \mathrm{~V}$
$104-1=40 \mathrm{~mA}$
Vo4-2 $=-15 \mathrm{~V}$
$104-1=-10 \mathrm{~mA}$

## MB39A110

## - USAGE PRECAUTIONS

- Printed circuit board ground lines should be set up with consideration for common impedance.
- Take appropriate static electricity measures.
- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of $250 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ between body and ground.
- Do not apply negative voltages.
- The use of negative voltages below -0.3 V may create parasitic transistors on LSI lines, which can cause malfunction.


## ORDERING INFORMATION

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB39A110PFT-DUE1 | 38-pin plastic TSSOP <br> (FPT-38P-M03) | Lead Free version |

## EV BOARD ORDERING INFORMATION

| EV board part No. | EV board version No. | Remarks |
| :---: | :---: | :---: |
| MB39A110EVB | Board Rev. 1.0 | TSSOP-38P |

## RoHS COMPLIANCE INFORMATION OF LEAD (Pb) FREE VERSION

The LSI products of Fujitsu with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB) , and polybrominated diphenyl ethers (PBDE).
The product that conforms to this standard is added "E1" at the end of the part number.

## MARKING FORMAT (LEAD FREE VERSION)

$\square$

## LABELING SAMPLE (LEAD FREE VERSION)



MB39A110PFT-DE1
RECOMMENDED CONDITIONS OF MOISTURE SENSITIVITY LEVEL

| Item | Condition |  |
| :---: | :---: | :---: |
| Mounting Method | IR (infrared reflow), Manual soldering (partial heating method) |  |
| Mounting times | 2 times |  |
| Storage period | Before opening | Please use it within two years after <br> Manufacture. |
|  | From opening to the 2nd <br> reflow | Less than 8 days |
|  | When the storage period after <br> opening was exceeded | Please processes within 8 days <br> after baking (125 $\left.{ }^{\circ} \mathrm{C}, 24 \mathrm{H}\right)$ |
| Storage conditions | $5^{\circ} \mathrm{C}$ to $30^{\circ} \mathrm{C}, 70 \% \mathrm{RH}$ or less (the lowest possible humidity) |  |

## [Temperature Profile for FJ Standard IR Reflow]

(1) IR (infrared reflow)

(a) Temperature Increase gradient : Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(b) Preliminary heating
: Temperature $170^{\circ} \mathrm{C}$ to $190^{\circ} \mathrm{C}, 60 \mathrm{~s}$ to 180 s
(c) Temperature Increase gradient
: Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(d) Actual heating
: Temperature $260^{\circ} \mathrm{C}$ Max; $255^{\circ} \mathrm{C}$ or more, 10 s or less
(d')
: Temperature $230^{\circ} \mathrm{C}$ or more, 40 s or less
or
Temperature $225^{\circ} \mathrm{C}$ or more, 60 s or less
or
Temperature $220^{\circ} \mathrm{C}$ or more, 80 s or less
(e) Cooling : Natural cooling or forced cooling

Note : Temperature : the top of the package body
(2) Manual soldering (partial heating method)

Conditions : Temperature $400^{\circ} \mathrm{C}$ Max
Times : 5 s max/pin

## PACKAGE DIMENSION

| 38-pin plastic TSSOP | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
| Package width $\times$ <br> package length | $4.40 \times 9.70 \mathrm{~mm}$ |  |
|  | Lead shape | Gullwing |
| Sealing method | Plastic mold |  |

38-pin plastic TSSOP (FPT-38P-M03)


[^1]Dimensions in mm (inches).
Note: The values in parentheses are reference values.

## FUJITSU LIMITED


#### Abstract

All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.


Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.
If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.


[^0]:    *: Standard design value

[^1]:    © 2002 FUJTSU LIMITED F38003Sc-1-1

