September 1996 ## Fast CMOS 3.3V 16-Bit Bidirectional Transceiver #### Features - Advanced 0.6 micron CMOS Technology - Compatible with LCX<sup>™</sup> and LVT<sup>™</sup> Families of Products - Supports 5V Tolerant Mixed Signal Mode Operation - Input Can Be 3V or 5V - Output Can Be 3V or Connected to 5V Bus - Advanced Low Power CMOS Operation - Excellent Output Drive Capability: - Balanced Drives (24mA Sink and Source) - Pin Compatible with Industry Standard Double-Density Pinouts - Low Ground Bounce Outputs - · Hysteresis on All Inputs - Multiple Center Pin and Distributed V<sub>CC</sub>/GND Pins Minimize Switching Noise ## Ordering Information | PART NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |-----------------|------------------------|-------------|-------------| | CD74LPT16245AMT | -40 to 85 | 48 Ld TSSOP | M48.240-P | | CD74LPT16245ASM | -40 to 85 | 48 Ld SSOP | M48.300-P | | CD74LPT16245CMT | -40 to 85 | 48 Ld TSSOP | M48.240-P | | CD74LPT16245CSM | -40 to 85 | 48 Ld SSOP | M48.300-P | | CD74LPT16245MT | -40 to 85 | 48 Ld TSSOP | M48.240-P | | CD74LPT16245SM | -40 to 85 | 48 Ld SSOP | M48.300-P | ## Description The CD74LPT16245 is a 16-bit bidirectional transceiver designed for asynchronous two-way communication between data buses. The direction control input pin ( $_{\rm X}$ DIR) determines the direction of data flow through the bidirectional transceiver. The Direction and Output Enable controls are designed to operate this device as either two independent 8-bit transceivers or one 16-bit transceiver. The output enable ( $\overline{\rm OE}$ ) input, when HIGH, disables both A and B ports by placing them in HIGH Z condition. The CD74LPT16245 can be driven from either 3.3V or 5.0V devices allowing this device to be used as a translator in a mixed 3.3/5.0V system. #### **Pinout** CD74LPT16245 (SSOP, TSSOP) TOP VIEW ## Functional Block Diagram TRUTH TABLE (NOTE 1) | INF | PUTS | | |-------------------|------|---------------------| | χ <mark>ŌE</mark> | XDIR | OUTPUTS | | L | L | Bus B Data to Bus A | | L | Н | Bus A Data to Bus B | | Н | Х | High Z State | #### NOTE: - H = High Voltage Level L = Low Voltage Level - X = Don't Care - Z = High Impedance ## Pin Descriptions | PIN NAME | DESCRIPTION | |------------------|-----------------------------------------------| | XOE | Three-State Output Enable Inputs (Active LOW) | | XDIR | Direction Control Input | | x <sup>A</sup> x | Side A Inputs or Three-State Outputs | | χ <sup>B</sup> χ | Side B Inputs or Three-State Outputs | | GND | Ground | | Vcc | Power | #### **Absolute Maximum Ratings** Thermal Information DC Input Voltage .....-0.5V to 7.0V θ<sub>JA</sub> (°C/W) Thermal Resistance (Typical, Note 2) TSSOP Package ..... SSOP Package ..... **Operating Conditions** Operating Temperature Range . . . . . . . . . . . . -40°C to 85°C Maximum Storage Temperature Range .....-65°C to 150°C Supply Voltage to Ground Potential Maximum Lead Temperature (Soldering 10s)......300°C Inputs and V<sub>CC</sub> Only.....-0.5V to 7.0V (Lead Tips Only) Supply Voltage to Ground Potential Outputs and D/O Only.....-0.5V to 7.0V CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. #### **Electrical Specifications** | PARAMETERS | SYMBOL | (NOTE 3)<br>TEST CONDITI | MIN | (NOTE 4) TYP | MAX | UNITS | | |------------------------------------------------------------------|-----------------|---------------------------------------------------------------------|------------------------------------------------|---------------------------|------|-------|----| | DC ELECTRICAL SPE | CIFICATION | NS Over the Operating Range, TA | = -40°C to 85°C, V <sub>0</sub> | <sub>CC</sub> = 2.7V to 3 | .6V | | | | Input HIGH Voltage<br>(Input Pins) | V <sub>IH</sub> | Guaranteed Logic HIGH Level | | 2.2 | - | 5.5 | ٧ | | Input HIGH Voltage<br>(I/O Pins) | V <sub>IH</sub> | Guaranteed Logic HIGH Level | | 2.0 | • | 5.5 | ٧ | | Input LOW Voltage<br>(Input and I/O Pins) | V <sub>IL</sub> | Guaranteed Logic LOW Level | | -0.5 | - | 0.8 | V | | Input HIGH Current<br>(Input Pins) | I <sub>IH</sub> | V <sub>CC</sub> = Max | V <sub>IN</sub> = 5.5V | - | - | ±1 | μА | | Input HIGH Current<br>(I/O Pins) | Iн | V <sub>CC</sub> = Max | V <sub>IN</sub> = V <sub>CC</sub> | - | - | ±1 | μА | | Input LOW Current<br>(Input Pins) | IιL | V <sub>CC</sub> = Max | V <sub>IN</sub> = GND | - | • | ±1 | μА | | Input LOW Current<br>(I/O Pins) | llΓ | V <sub>CC</sub> = Max | V <sub>IN</sub> = GND | - | • | ±1 | μА | | High Impedance<br>Output Current<br>(Three-State Output<br>Pins) | lоzн | V <sub>CC</sub> = Max | V <sub>OUT</sub> = 5.5V | - | | ±1 | μА | | | lozl | V <sub>CC</sub> = Max | V <sub>OUT</sub> = GND | - | • | ±1 | μА | | Clamp Diode Voltage | V <sub>IK</sub> | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18mA | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18mA | | -0.7 | -1.2 | V | | Output HIGH Current | IODH | $V_{CC} = 3.3V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $V_{IN} = V_{IH}$ | O = 1.5V (Note 5) | -36 | -60 | -110 | mA | | Output LOW Current | IODL | $V_{CC} = 3.3V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $V_{IN} = V_{IH}$ | O = 1.5V (Note 5) | 50 | 90 | 200 | mA | | Output HIGH Voltage | V <sub>OH</sub> | $V_{CC} = Min, V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OH</sub> = -0.1mA | V <sub>CC</sub> - 0.2 | - | - | V | | | | | I <sub>OH</sub> = -3mA | 2.4 | 3.0 | • | V | | | | $V_{CC} = 3.0V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -8mA | 2.4<br>(Note 7) | 3.0 | • | V | | | | | I <sub>OH</sub> = -24mA | 2.0 | - | - | V | | Output LOW Voltage | V <sub>OL</sub> | $V_{CC} = Min, V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 0.1mA | - | - | 0.2 | V | | | | | I <sub>OL</sub> = 16mA | - | 0.2 | 0.4 | ٧ | | | | | I <sub>OL</sub> = 24mA | - | 0.3 | 0.5 | ٧ | ## **Electrical Specifications (Continued)** | PARAMETERS | SYMBOL | (NOTE 3)<br>TEST CONDIT | | MIN | (NOTE 4) | MAX | UNITS | |------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----------|------------------|------------| | Short Circuit Current (Note 6) | los | V <sub>CC</sub> = Max (Note 5), V <sub>OUT</sub> = G | ND | -60 | -85 | -240 | mA | | Power Down Disable | OFF | V <sub>CC</sub> = 0V, V <sub>IN</sub> or V <sub>OUT</sub> ≤4.5V | | • | - | ±100 | μА | | Input Hysteresis | V <sub>H</sub> | | | | 150 | - | m∨ | | CAPACITANCE T <sub>A</sub> = | 25°C, f = 1MI | Hz | | | | | | | Input Capacitance (Note 8) | C <sub>IN</sub> | V <sub>IN</sub> = 0V | | - | 4.5 | 6 | pF | | Output Capacitance (Note 8) | СОПТ | V <sub>OUT</sub> = 0V | | • | 5.5 | 8 | pF | | POWER SUPPLY SPI | ECIFICATION | vs | · · · · · · · · · · · · · · · · · · · | | <u> </u> | · | | | Quiescent Power<br>Supply Current | lcc | V <sub>CC</sub> = Max | V <sub>IN</sub> = GND<br>or V <sub>CC</sub> | - | 0.1 | 10 | μА | | Quiescent Power<br>Supply Current TTL<br>Inputs HIGH | Δl <sub>CC</sub> | V <sub>CC</sub> = Max | V <sub>IN</sub> = V <sub>CC</sub> - 0.6V<br>(Note 9) | - | 2.0 | 30 | μА | | Dynamic Power<br>Supply Current<br>(Note 10) | Іссь | V <sub>CC</sub> = Max, Outputs Open<br><sub>X</sub> OE = <sub>X</sub> DIR = GND<br>One Bit Toggling<br>50% Duty Cycle | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = GND | - | 50 | 75 | μΑ/<br>MHz | | Total Power Supply<br>Current (Note 12) | | V <sub>CC</sub> = Max, Outputs Open<br>f <sub>I</sub> = 10MHz, 50% Duty Cycle<br>x <del>OE</del> = xDIR = GND<br>One Bit Toggling | V <sub>IN</sub> = V <sub>CC</sub> - 0.6V<br>V <sub>IN</sub> = GND | - | 0.5 | 0.8 | mA | | | | V <sub>CC</sub> = Max, Outputs Open<br>f <sub>I</sub> = 2.5MHz, 50% Duty Cycle<br><del>XOE</del> = <del>X</del> DIR = GND<br>16 Bits Toggling | V <sub>IN</sub> = V <sub>CC</sub> - 0.6V<br>V <sub>IN</sub> = GND | - | 2.0 | 3.3<br>(Note 11) | mA | #### Switching Specifications Over Operating Range (Note 13) | | | (NOTE 14) CD | | T16245 | CD74LPT16245A | | CD74LPT16245C | | | |---------------------------------------------------|---------------------------------------|------------------------------------------------|------------------|--------|------------------|-----|------------------|-----|-------| | PARAMETER | SYMBOL | TEST | (NOTE 15)<br>MIN | MAX | (NOTE 15)<br>MIN | MAX | (NOTE 15)<br>MIN | MAX | UNITS | | Propagation Delay<br>A to B, B to A | <sup>t</sup> PLH,<br>tPHL | C <sub>L</sub> = 50pF<br>R <sub>L</sub> = 500Ω | 1.5 | 5.2 | 1.5 | 4.6 | 1.5 | 4.1 | ns | | Output Enable Time<br>XOE to A or B | t <sub>PZH,</sub> | 1 | 1.5 | 7.2 | 1.5 | 6.2 | 1.5 | 5.8 | ns | | Output Disable Time<br>(Note 16)<br>xOE to A or B | <sup>t</sup> PHZ,<br><sup>t</sup> PLZ | | 1.5 | 7.2 | 1.5 | 5.0 | 1.5 | 4.8 | ns | | Output Enable Time<br>XDIR to A or B | t <sub>PZH,</sub> | | 1.5 | 7.2 | 1.5 | 6.2 | 1.5 | 5.8 | ns | | Output Disable Time xDIR to A or B (Note 16) | t <sub>PHZ,</sub> t <sub>PLZ</sub> | | 1.5 | 7.2 | 1.5 | 5.0 | 1.5 | 4.8 | ns | | Output Skew (Note 17) | t <sub>SK(O)</sub> | 1 | | 0.5 | - | 0.5 | - | 0.5 | ns | #### NOTES: - 3. For conditions shown as Max or Min, use appropriate value specified under Electrical Characteristics for the applicable device type. - 4. Typical values are at V<sub>CC</sub> = 3.3V, 25°C ambient and maximum loading. - 5. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. - 6. This parameter is guaranteed but not tested. - 7. $V_{OH} = V_{CC} 0.6V$ at rated current. - 8. This parameter is determined by device characterization but is not production tested. - 9. Per TTL driven input; all other inputs at $V_{CC}$ or GND. - 10. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. - 11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are guaranteed but not tested. - 12. $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$ $I_C = I_{CC} + \Delta I_{CC} D_H N_T + I_{CCD} (f_{CP}/2 + f_I N_I)$ - I<sub>CC</sub> = Quiescent Current (I<sub>CCL</sub>,I<sub>CCH</sub> and I<sub>CCZ</sub>) - $\Delta I_{CC}$ = Power Supply Current for a TTL High Input - D<sub>H</sub> = Duty Cycle for TTL Inputs High - $N_T$ = Number of TTL Inputs at $D_H$ - I<sub>CCD</sub> = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) - f<sub>CP</sub> = Clock Frequency for Register Devices (Zero for Non-Register Devices) - N<sub>CP</sub> = Number of Clock Inputs at f<sub>CP</sub> - f<sub>I</sub> = Input Frequency - N<sub>I</sub> = Number of Inputs at f<sub>I</sub> - All currents are in milliamps and all frequencies are in megahertz. - 13. Propagation Delays and Enable/Disable times are with $V_{CC} = 3.3V \pm 0.3V$ , normal range. For $V_{CC} = 2.7V$ , extended range, all Propagation Delays and Enable/Disable times should be degraded by 20%. - 14. See test circuit and wave forms. - 15. Minimum limits are guaranteed but not tested on Propagation Delays. - 16. This parameter is guaranteed but not production tested. - 17. Skew between any two outputs, of the same package, switching in the same direction. This parameter is guaranteed by design. ## Test Circuits and Waveforms #### NOTE: 18. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; $Z_{OUT} \leq$ 50 $\Omega$ ; $t_{\rm f}, t_{\rm r} \leq$ 2.5ns. FIGURE 1. TEST CIRCUIT # SWITCH POSITION SWITCH | TEST | SWITCH | | | |--------------------------------------------------|--------|--|--| | t <sub>PLZ</sub> , t <sub>PZL</sub> , Open Drain | 6V | | | | t <sub>PHZ</sub> , t <sub>PZH</sub> | GND | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | | #### **DEFINITIONS:** C<sub>L</sub> = Load capacitance, includes jig and probe capacitance. $R_T^{}=$ Termination resistance, should be equal to $Z_{\mbox{\scriptsize OUT}}$ of the Pulse Generator. FIGURE 2. ENABLE AND DISABLE TIMING FIGURE 3. PROPAGATION DELAY ## Shrink Small Outline Plastic Packages (SSOP) #### NOTES: - These package dimensions are within allowable dimensions of JECEC MO-118-AA, Issue B. - Dimension "D" does not include mold flash, protrusions or gate burrs. - 3. Dimension "E" does not include interlead flash or protrusions. - 4. "L" is the length of terminal for soldering to a substrate. - 5. "N" is the number of terminal positions. - 6. Terminal numbers are shown for reference only. - Controlling dimension: INCHES. Converted millimeter dimensions are not necessarily exact. M48.300-P 48 LEAD SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INCHES MILLIMETERS | | | | | | |---------|--------------------|--------|-----------|----------------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | OTHIDOL | 191114 | IVIAA | IVIIIV | MAX | NOTES | | | Α | 0.096 | 0.108 | 2.44 | 2.74 | - | | | A1 | 0.008 | 0.016 | 0.20 | 0.41 | - | | | A2 | 0.088 | 0.092 | 2.24 | 2.34 | - | | | В | 0.008 | 0.0135 | 0.20 | 0.34 | - | | | С | 0.005 | 0.010 | 0.13 | 0.25 | - | | | D | 0.620 | 0.630 | 15.75 | 16.00 | 2 | | | E | 0.291 | 0.299 | 7.39 | 7.59 | 3 | | | е | 0.025 | BSC | 0.635 BSC | | - | | | Н | 0.395 | 0.415 | 10.03 | 10.54 | - | | | h | 0.015 | 0.025 | 0.381 | 0.635 | - | | | L | 0.020 | 0.040 | 0.51 | 1.01 | 4 | | | N | 48 | | 48 | | 5 | | | α | 00 | 8º | 00 | 8 <sup>0</sup> | | | Rev. 0 5/96 ## Thin Shrink Small Outline Plastic Packages (TSSOP) 48 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIM | | | |--------|-------|------------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.041 | 0.047 | 1.05 | 1.20 | • | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | • | | В | 0.007 | 0.010 | 0.178 | 0.254 | - | | С | 0.004 | 0.008 | 0.102 | 0.203 | - | | D | 0.488 | 0.496 | 12.40 | 12.59 | 1 | | E | 0.236 | 0.244 | 6.00 | 6.19 | 2 | | е | 0.019 | 0.0197 BSC | | BSC | - | | Н | 0.307 | 0.330 | 7.80 | 8.38 | - | | L | 0.020 | 0.030 | 0.51 | 0.76 | 3 | | N | 4 | 8 | 4 | 8 | 4 | | α | 00 | 8° | 00 | 8º | - | Rev. 0 6/96 #### NOTES: - 1. Dimension "D" does not include mold flash, protrusions or gate - 2. Dimension "E" does not include interlead flash or protrusions. - 3. "L" is the length of terminal for soldering to a substrate. - 4. "N" is the number of terminal positions. - 5. Terminal numbers are shown for reference only. - 6. Controlling dimension: INCHES. Converted millimeter dimensions are not necessarily exact. All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. ## Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS #### **NORTH AMERICA** FAX: (407) 729-5321 Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 ## **EUROPE** Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400