# Microchip # MICROCHIP TECHNOLOGY INC # 28C04A # 4K (512 x 8) CMOS Electrically Erasable PROM ### **FEATURES** - · Fast Read Access Time-150ns - · CMOS Technology for Low Power Dissipation - -30mA Active - -100µA Standby - Fast Byte Write Time-200µs or 1ms - · Data Retention >10 years - High Endurance Minimum 104 Erase/Write Cycles - · Automatic Write Operation - -Internal Control Timer - -Auto-Clear Before Write Operation - -On-Chip Address and Data Latches - Data Polling - · Chip Clear Operation - · Enhanced Data Protection - -Vcc Detector - —Pulse Filter - ---Write Inhibit - · 5-Volt-Only Operation - Organized 512x8 JEDEC standard pinout - -24-pin Dual-In-Line Package - -32-pin Chip Carrier (Leadless or Plastic) - · Available for Extended Temperature Ranges: - ---Commercial: 0° C to 70° C - --Industrial: -40° C to 85° C #### **DESCRIPTION** The Microchip Technology Inc 28C04A is a CMOS 4K non-volatile electrically Erasable and Programmable Read Only Memory. The 28C04A is accessed like a static RAM for the read or write cycles without the need of external components. During a "byte write", the address and data are latched internally, freeing the microprocessor address and data bus for other operations. Following the initiation of write cycle, the device will go to a busy state and automatically clear and write the latched data using an internal control timer. To determine when a write cycle is complete, the 28C04A uses Data polling. Data polling allows the user to read the location last written to when the write operation is complete. CMOS design and processing enables this part to be used in systems where reduced power consumption and reliability are required. A complete family of packages is offered to provide the utmost flexibility in applications. # ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS\* | Vcc and input voltages w.r.t. Vss | 0.6V to + 6.25V | |-----------------------------------|------------------| | Voltage on OE w.r.t. Vss | 0.6V to +13.5V | | Output Voltage w.r.t. Vss | 0.6V to Vcc+0.6V | | Storage temperature | 65° C to 125° C | | Ambient temp, with power applied. | 50° C to 95° C | "Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. | PIN FUNCTION TABLE | | | | | | | |--------------------|-------------------------|--|--|--|--|--| | Name | Function | | | | | | | A0 - A8 | Address Inputs | | | | | | | CE | Chip Enable | | | | | | | ŌE | Output Enable | | | | | | | WE | Write Enable | | | | | | | 1/00 - 1/07 | Data Inputs/Outputs | | | | | | | Vcc | Vcc +5V Power Supply | | | | | | | Vss Ground | | | | | | | | NC | No Connect; No Internal | | | | | | | | Connection | | | | | | | NU | Not Used; No External | | | | | | | | Connection is Allowed | | | | | | # READ / WRITE OPERATION DC Characteristics $Vcc = +5V \pm 10\%$ Commercial (C): Tamb= 0° C to 70° C Industrial (I): Tamb= -40° C to 85° C | | | , | | | , | , | |-------------------------------|--------------------------------------|--------------------------------------|-------------|---------------|----------------|------------------------------------------------------------------------------------------------------| | Parameter | Status | Symbol | Min | Max | Units | Conditions | | Input Voltages | Logic "1"<br>Logic "0" | ViH<br>VIL | 2.0<br>-0.1 | Vcc+1<br>0.8 | V<br>V | | | Input Leakage | | lLi | -10 | 10 | μА | VIN= -0.1V to VCC+1 | | Input Capacitance | | Cin | | 10 | ρF | VIN = 0V; Tamb = 25° C;<br>f = 1 MHz | | Output Voltages | Logic "1"<br>Logic "0" | Voh<br>Vol | 2.4 | 0.45 | V<br>V | Юн = -400µA<br>ЮL = 2.1mA | | Output Leakage | | lLO | -10 | 10 | μА | Vout = -0.1V to Vcc+0.1V | | Output Capacitance | | Соит | | 12 | pF | VIN = 0V; Tamb = 25° C;<br>f = 1 MHz | | Power Supply Current, Active | TTL input | lcc | | 30 | mA | f = 5 MHz (Note 1)<br>Vcc = 5.5V; | | Power Supply Current, Standby | TTL input<br>TTL input<br>CMOS input | ICC(S)TTL<br>ICC(S)TTL<br>ICC(S)CMOS | | 2<br>3<br>100 | mA<br>mA<br>μA | <u>CE</u> = VIH (0° C to 70° C)<br><u>CE</u> = VIH (-40° C to 85° C)<br><u>CE</u> = VCC-0.3 to VCC+1 | Note: (1) AC power supply current above 5 MHz: 1 mA/MHz **READ OPERATION AC Characteristics** AC Testing Waveform: $V_{IH} = 2.4V$ ; $V_{IL} = 0.45V$ ; $V_{OH} = 2.0V$ ; $V_{OL} = 0.8V$ Output Load: 1 TTL Load + 100 pF Input Rise and Fall Times: 20 nsec Ambient Temperature: Commercial (C): Tamb = 0° C to 70° C Industrial (I): Tamb = -40° C to 85° C | Parameter | Sym | 28C0 | 4 <b>A-</b> 15 | 28C0 | 4A-20 | 28C0 | 4A-25 | Units | Conditions | |-------------------------------------------------------------|------|------|----------------|------|-------|------|-------|-------|---------------| | | | Min | Мах | Min | Max | Min | Max | | | | Address to Output Delay | tACC | | 150 | | 200 | | 250 | ns | OE = CE = VIL | | CE to Output Delay | tCE | | 150 | | 200 | | 250 | ns | OE = VIL | | OE to Output Delay | tOE | | 70 | | 80 | | 100 | ns | CE = VIL | | CE or OE High to Output Float | toff | 0 | 50 | 0 | 55 | 0 | 70 | ns | | | Output Hold from Address, CE or OE, whichever occurs first. | tон | 0 | | 0 | | 0 | | пѕ | | - Notes: (1) tOFF is specified for $\overline{OE}$ or $\overline{CE}$ , whichever occurs first - (2) $\overline{\text{OE}}$ may be delayed up to tce toe after the falling edge of $\overline{\text{CE}}$ without impact on tce - (3) This parameter is sampled and is not 100% tested **BYTE WRITE AC Characteristics** AC Testing Waveform: VIH= 2.4V and VIL= 0.45V; VOH= 2.0V; VOL = 0.8V Output Load: 1 TTL Load + 100 pF Input Rise/Fall Times: 20 nsec Ambient Temperature: Commercial (C): Tamb = 0° C to 70° C (I): Tamb = -40° C to 85° C Industrial | Parameter | Symbol | Min | Max | Units | Remarks | |----------------------------|------------------|-----|------|-------|----------------| | Address Set-Up Time | tas | 10 | | ns | | | Address Hold Time | tan | 50 | | ns | | | Data Set-Up Time | tos | 50 | | ns | | | Data Hold Time | t <sub>D</sub> H | 10 | | ns | | | Write Pulse Width | twpL | 100 | | ns | Note 1 | | Write Pulse High Time | twpH | 50 | | ns | | | OE Hold Time | tOEH | 10 | | пѕ | | | OE Set-Up Time | toes | 10 | | ns | | | Data Valid Time | tov | | 1000 | пѕ | Note 2 | | Write Cycle Time (28C04A) | twc | | 1 | ms | 0.5 ms typical | | Write Cycle Time (28C04AF) | twc | | 200 | μs | 100μs typical | Note: (1) A write cycle can be initiated be $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going low, whichever occurs last. The data is latched on the positive edge of CE or WE, wichever occurs first. (2) Data must be valid within 1000ns max, after a write cycle is initiated and must be stable at least until tDH after the positive edge of WE or CE, whichever occurs first. ## **DEVICE OPERATION** The Microchip Technology Inc 28C04A has four basic modes of operation-read, standby, write inhibit, and byte write—as outlined in the following table. | Operation Mode | CE | ŌĒ | WE | I/O | | | |----------------------------------------------------------------------------------|-------------------------------|-----------------------|-----------|-----------------------------------------------------|--|--| | Read<br>Standby<br>Write Inhibit<br>Write Inhibit<br>Write Inhibit<br>Byte Write | L<br>H<br>X<br>X<br>L | L<br>X<br>L<br>X<br>H | H X X H L | Dout<br>High Z<br>High Z<br>High Z<br>High Z<br>DIN | | | | Byte Clear | Automatic Before Each "Write" | | | | | | X = Any TTL level. #### Read Mode The 28C04A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and is used to gate data to the output pins independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tcE). Data is available at the output toE after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tACC-tOF. #### Standby Mode The 28C04A is placed in the standby mode by applying a high signal to the CE input. When in the standby mode, the outputs are in a high impedance state, independent of the OE input. #### **Data Protection** In order to ensure data integrity, especially during critical power-up and power-down transitions, the following enhanced data protection circuits are incorporated: First, an internal Vcc detect (3.3 volts typical) will inhibit the initiation of non-volatile programming operation when Vcc is less than the Vcc detect circuit trip. Second, there is a WE filtering circuit that prevents WE pulses of less than 10ns duration from initiating a write cycle. Third, holding WE or CE high or OE low, inhibits a write cycle during power-on and power-off (Vcc). ## The 28C04A has a write cycle similar to that of a Static RAM. The write cycle is completely self-timed and initiated by a low going pulse on the WE pin. On the falling edge of WE, the address information is latched. On rising edge, the data and the control pins (CE and OE) are latched. ## Data Polling Write Mode The 28C04A features Data polling to signal the completion of a byte write cycle. During a write cycle, an attempted read of the last byte written results in the data complement of I/O7 (I/O0 to I/O6 are indeterminable). After completion of the write cycle, true data is available. Data polling allows a simple read/compare operation to determine the status of the chip eliminating the need for external hardware. #### Chip Clear All data may be cleared to 1's in a chip clear cycle by raising OE to 12 volts and bringing the WE and CE low. This procedure clears all data. ## SALES AND SUPPORT To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.