# Freescale Semiconductor, Inc.

### **MOTOROLA**

Semiconductor Product Information

Product Preview

DSP56012P/D (Motorola Order Number) Rev. 0, 09/98

# DSP56012 24-Bit DVD Digital Signal Processor

Motorola developed the DSP56012 as a high-performance programmable digital signal processor (DSP) for digital versatile disc (DVD), high-definition television (HDTV), and advanced set-top audio decoding. The DSP56012 is optimized with audio-specific peripherals and customized memory configuration, and may be programmed with Motorola's certified software for Dolby AC-3 5.1 Channel Surround, Dolby Pro Logic, and MPEG1 Layer 2. These applications use Motorola's 24-bit DSP56000 architecture and are the highest quality solutions available. Flexible peripheral modules and interface software allow simple connection to a wide variety of video/system decoders. In addition, the DSP56012 offers switchable memory space configuration, a large user-definable program ROM, two independent data RAMs and ROMs, a serial audio interface (SAI), Serial host interface (SHI), parallel host interface (HI) with Direct Memory Access (DMA) for communicating with other processors, dedicated I/O lines, on-chip phase-locked loop (PLL), On-Chip Emulation (OnCE<sup>TM</sup>) port, and an on-chip digital audio transmitter (DAX). Figure 1 shows the functional blocks of the DSP56012.



Figure 1 DSP56012 Block Diagram

This document contains information on a new product. Specifications and information herein are subject to change without notice.



## **Features**

### **Digital Signal Processing Core**

- Efficient, object-code compatible, 24-bit DSP56000 family DSP engine
- 47.5 million instructions per second (MIPS) with 21.05 ns instruction cycle at 95 MHz
- Highly parallel instruction set with unique DSP addressing modes
- Two 56-bit accumulators including extension byte
- Parallel 24 × 24-bit multiply-accumulate in 1 instruction cycle (2 clock cycles)
- Double precision  $48 \times 48$ -bit multiply with 96-bit result in 6 instruction cycles
- 56-bit addition/subtraction in 1 instruction cycle
- Fractional and integer arithmetic with support for multi-precision arithmetic
- Hardware support for block-floating point fast fourier transforms (FFT)
- Hardware nested DO loops
- Zero-overhead fast interrupts (2 instruction cycles)
- PLL-based clocking with a wide range of frequency multiplications (1 to 4096) and power saving clock divider ( $2^i$ : i = 0 to 15), which reduces clock noise
- Four 24-bit internal data buses and three 16-bit internal address buses for simultaneous accesses to one program and two data memories

### Memory

- Modified Harvard architecture allows simultaneous access to program and data memories
- 15360 × 24-bit on-chip program ROM<sup>1</sup>
- 4096 × 24-bit on-chip X data RAM and 3584 × 24-bit on-chip X data ROM<sup>1</sup>
- $4352 \times 24$ -bit on-chip Y data RAM and  $2048 \times 24$ -bit on-chip Y data ROM<sup>1</sup>
- $256 \times 24$ -bit on-chip program RAM and  $32 \times 24$ -bit bootstrap ROM
- As much as 2304 × 24 bits of X and Y data RAM can be switched to program RAM, giving a total of 2560 × 24 bits of program RAM

<sup>1.</sup> These ROMs may be factory programmed with data/program provided by the application developer.

Table 1 lists the memory configurations of the DSP56012.

Table 1. DSP56012 Internal Memory Configurations

| Memory Type | No Switch<br>(PEA = 0, PEB = 0) | Switch A<br>(PEA = 1, PEB = 0) | Switch B<br>(PEA = 0, PEB = 1) | Switch A+B<br>(PEA = 1, PEB = 1) |
|-------------|---------------------------------|--------------------------------|--------------------------------|----------------------------------|
| Program RAM | 0.25K                           | 1.0K                           | 1.75K                          | 2.5K                             |
| X data RAM  | 4.0K                            | 3.25K                          | 3.25K                          | 2.5K                             |
| Y data RAM  | 4.25K                           | 4.25K                          | 3.5K                           | 3.5K                             |
| Program ROM | 15K                             | 15K                            | 15K                            | 15K                              |
| X data ROM  | 3.5K                            | 3.5K                           | 3.5K                           | 3.5K                             |
| Y data ROM  | 2.0K                            | 2.0K                           | 2.0K                           | 2.0K                             |

# Peripheral and Support Circuits

- SAI includes:
  - Two receivers and three transmitters
  - Master or slave capability
  - I<sup>2</sup>S, Sony, and Matsushita audio protocol implementations
  - Two sets of SAI interrupt vectors
- SHI features:
  - Single master capability
  - SPI and I<sup>2</sup>C protocols
  - 10-word receive FIFO
  - Support for 8-, 16- and 24-bit words.
- Byte-wide parallel host interface with DMA support capable of reconfiguration as 15 general purpose input/output (GPIO) lines
- DAX features one serial transmitter capable of supporting S/PDIF, IEC958, CP-340, and AES/EBU formats.
- Eight dedicated, independent, programmable GPIO lines
- On-chip peripheral registers memory mapped in data memory space
- OnCE port for unobtrusive, processor speed-independent debugging
- Software programmable PLL-based frequency synthesizer for the core clock
- Power saving wait and stop modes
- Fully static, HCMOS design from specified operating frequency down to dc
- 100-pin plastic thin quad flat pack (TQFP) surface-mount package
- 5 V power supply

# Freescale Semiconductor, Inc.

# Documentation

Table 2 lists the documents that provide a complete description of the DSP56012 and are required to design properly with the part. Documentation is available from a local Motorola distributor, a Motorola semiconductor sales office, a Motorola Literature Distribution Center, or through the Motorola DSP home page on the Internet (the source for the latest information).

Table 2. Additional DSP56012 Documentation

| Document Name              | Description                                                                                             | Order Number   |
|----------------------------|---------------------------------------------------------------------------------------------------------|----------------|
| DSP56000 Family<br>Manual  | Detailed description of the 56000-family architecture and the 24-bit core processor and instruction set | DSP56KFAMUM/AD |
| DSP56012 User's<br>Manual  | Detailed description of memory, peripherals, and interfaces                                             | DSP56012UM/AD  |
| DSP56012 Technical<br>Data | Electrical and timing specifications; pin and package descriptions                                      | DSP56012/D     |

OnCE and Mfax are registered trademarks of Motorola, Inc.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and 🔼 are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/ Affirmative Action Employer.

How to reach us:

### **USA/Europe/Locations Not Listed:**

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1 (800) 441-2447 1 (303) 675-2140

#### Motorola Fax Back System (Mfax™):

TOUCHTONE (602) 244-6609 1 (800) 774-1848 RMFAX0@email.sps.mot.com

#### Asia/Pacific:

Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong 852-26629298

### **Technical Resource Center:**

1 (800) 521-6274

**DSP Helpline** 

dsphelp@dsp.sps.mot.com

#### Japan:

Nippon Motorola Ltd SPD, Strategic Planning Office141 4-32-1, Nishi-Gotanda Shinagawa-ku, Japan 81-3-5487-8488

#### Internet:

http://www.motorola-dsp.com/

