# CMOS SyncBiFIFO™ 256 x 18 x 2 and 512 x 18 x 2 IDT72605 IDT72615 #### **FEATURES:** - Two independent FIFO memories for fully bidirectional data transfers - 256 x 18 x 2 organization (IDT 72605) - 512 x 18 x 2 organization (IDT 72615) - Synchronous interface for fast (20ns) read and write cycle times - Each data port has an independent clock and read/write control - Output enable is provided on each port as a three-state control of the data bus - Built-in bypass path for direct data transfer between two ports - Two fixed flags, Empty and Full, for both the A-to-B and the B-to-A FIFO - Programmable flag offset can be set to any depth in the FIFO - The synchronous BiFIFO is packaged in a 64-pin TQFP (Thin Quad Flatpack), 68-pin PGA and 68-pin PLCC - Industrial temperature range (-40oC to +85oC) is available, tested to military electrical specifications #### **DESCRIPTION:** The IDT72605 and IDT72615 are very high-speed, low-power bidirectional First-In, First-Out (FIFO) memories, with synchronous interface for fast read and write cycle times. The SyncBiFIFO™ is a data buffer that can store or retrieve information from two sources simultaneously. Two Dual-Port FIFO memory arrays are contained in the SyncBiFIFO; one data buffer for each direction. The SyncBiFIFO has registers on all inputs and outputs. Data is only transferred into the I/O registers on clock edges, hence the interfaces are synchronous. Each Port has its own independent clock. Data transfers to the I/O registers are gated by the enable signals. The transfer direction for each port is controlled independently by a read/write signal. Individual output enable signals control whether the SyncBiFIFO is driving the data lines of a port or whether those data lines are in a high-impedance state. Bypass control allows data to be directly transferred from input to output register in either direction. The SyncBiFIFO has eight flags. The flag pins are full, empty, almost-full, and almost-empty for both FIFO memories. The offset depths of the almost-full and almost-empty flags can be programmed to any location. The SyncBiFIFO is fabricated using IDT's high-speed, submicron CMOS technology. ## **FUNCTIONAL BLOCK DIAGRAM** SyncBiFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc. #### PIN CONFIGURATIONS # **PIN CONFIGURATIONS** TQFP Top View # **PIN DESCRIPTION** | Symbol | Name | I/O | Description | |-------------------------------------|------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DA0-DA17 | Data A | I/O | Data inputs & outputs for the 18-bit Port A bus. | | <u></u> <del>C</del> <del>S</del> A | Chip Select A | I | Port A is accessed when $\overline{CS}A$ is LOW. Port A is inactive if $\overline{CS}A$ is HIGH. | | R/WA | Read/Write A | I | This pin controls the read or write direction of Port A. If $R/\overline{W}A$ is LOW, Data A input data is written into Port A. If $R/\overline{W}A$ is HIGH, Data A output data is read from Port A. In bypass mode, when $R/\overline{W}A$ is LOW, message is written into $A\rightarrow B$ output register. If $R/\overline{W}A$ is HIGH, message is read from $B\rightarrow A$ output register. | | CLKA | Clock A | I | CLKA is typically a free running clock. Data is read or written into Port A on the rising edge of CLKA. | | ENA | Enable A | I | When $\overline{\text{EN}}\text{A}$ is LOW, data can be read or written to Port A. When $\overline{\text{EN}}\text{A}$ is HIGH, no data transfers occur. | | ŌĒA | Output Enable A | _ | When R/ $\overline{W}$ A is HIGH, Port A is an output bus and $\overline{OE}$ A controls the high-impedance state of DA0-DA17. If $\overline{OE}$ A is HIGH, Port A is in a high-impedance state. If $\overline{OE}$ A is LOW while $\overline{CS}$ A is LOW and R/ $\overline{W}$ A is HIGH, Port A is in an active (low-impedance) state. | | A0, A1, A2 | Addresses | I | When $\overline{CS}A$ is asserted, A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> and R/ $\overline{W}A$ are used to select one of six internal resources. | | DB0-DB17 | Data B | I/O | Data inputs & outputs for the 18-bit Port B bus. | | R/W̄B | Read/Write B | I | This pin controls the read or write direction of Port B. If $R/\overline{W}B$ is LOW, Data B input data is written into Port B. If $R/\overline{W}B$ is HIGH, Data B output data is read from Port B. In bypass mode, when $R/\overline{W}B$ is LOW, message is written into $B{\to}A$ output register. If $R/\overline{W}B$ is HIGH, message is read from $A{\to}B$ output register. | | CLKB | Clock B | _ | Clock B is typically a free running clock. Data is read or written into Port B on the rising edge of CLKB. | | ĒΝΒ | Enable B | I | When $\overline{\text{EN}}\text{B}$ is LOW, data can be read or written to Port B. When $\overline{\text{EN}}\text{B}$ is HIGH, no data transfers occur. | | ОЕв | Output Enable B | I | When $R/\overline{W}B$ is HIGH, Port B is an output bus and $\overline{OE}B$ controls the high-impedance state of DB0-DB17. If OEB is HIGH, Port B is in a high-impedance state. If $\overline{OE}B$ is LOW while $R/\overline{W}B$ is HIGH, Port B is in an active (low-impedance) state. | | ĒFав | A→B Empty Flag | 0 | When EFAB is LOW, the A→B FIFO is empty and further data reads from Port B are inhibited. When EFAB is HIGH, the FIFO is not empty. EFAB is synchronized to CLKB. In the bypass mode, EFAB HIGH indicates that data DA0-DA17 is available for passing through. After the data DB0-DB17 has been read, EFAB goes LOW. | | PAEAB | A→B<br>Programmable<br>Almost-Empty Flag | 0 | When PAEAB is LOW, the A→B FIFO is almost empty. An almost empty FIFO contains less than or equal to the offset programmed into PAEAB Register. When PAEAB is HIGH, the A→B FIFO contains more than offset in PAEAB Register. The default offset value for PAEAB Register is 8. PAEAB is synchronized to CLKB. | | PAFAB | A→B<br>Programmable<br>Almost-Full Flag | 0 | When PAFAB is LOW, the A→B FIFO is almost full. An almost full FIFO contains greater than the FIFO depth minus the offset programmed into PAFAB Register. When PAFAB is HIGH, the A→B FIFO contains less than or equal to the depth minus the offset in PAFAB Register. The default offset value for PAFAB Register is 8. PAFAB is synchronized to CLKA. | | FFAB | A→B Full Flag | 0 | When FFAB is LOW, the A→B FIFO is full and further data writes into Port A are inhibited. When FFAB is HIGH, the FIFO is not full. FFAB is synchronized to CLKA. In bypass mode, FFAB tells Port A that a message is waiting in Port B's output register. If FFAB is LOW, a bypass message is in the register. If FFAB is HIGH, Port B has read the message and another message can be written into Port A. | | ЕFва | B→A Empty Flag | 0 | When EFBA is LOW, the B→A FIFO is empty and further data reads from Port A are inhibited. When EFBA is HIGH, the FIFO is not empty. EFBA is synchronized to CLKA. In the bypass mode, EFBA HIGH indicates that data DB0-DB17 is available for passing through. After the data DA0-DA17 has been read, EFBA goes LOW on the following cycle. | | РАЕва | B→A<br>Programmable<br>Almost-Empty Flag | 0 | When PAEBA is LOW, the B→A FIFO is almost empty. An almost empty FIFO contains less than or equal to the offset programmed into PAEBA Register. When PAEBA is HIGH, the B→A FIFO contains more than offset in PAEBA Register. The default offset value for PAEBA Register is 8. PAEBA is synchronized to CLKA. | | РАГва | B→A<br>Programmable<br>Almost-Full Flag | 0 | When PAFBA is LOW, the B→A FIFO is almost full. An almost full FIFO contains greater than the FIFO depth minus the offset programmed into PAFBA Register. When PAFBA is HIGH, the B→A FIFO contains less than or equal to the depth minus the offset in PAFBA Register. The default offset value for PAFBA Register is 8. PAFBA is synchronized to CLKB. | 2704 tbl 01 ## **PIN DESCRIPTION (Continued)** | Symbol | Name | I/O | Description | |--------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FFBA | B→A Full Flag | 0 | When FFBA is LOW, the B→A FIFO is full and further data writes into Port B are inhibited. When FFBA is HIGH, the FIFO is not full. FFBA is synchronized to CLKB. In bypass mode, FFBA tells Port B that a message is waiting in Port A's output register. If FFBA is LOW, a bypass message is in the register. If FFBA is HIGH, Port A has read the message and another message can be written into Port B. | | BYPB | Port B Bypass<br>Flag | 0 | This flag informs Port B that the Synchronous BiFIFO is in bypass mode. When BYPB is LOW, Port A has placed the FIFO into bypass mode. If $\overline{\text{BYP}}$ B is HIGH, the Synchronous BiFIFO passes data into memory. $\overline{\text{BYP}}$ B is synchronized to CLKB. | | RS | Reset | - 1 | A LOW on this pin will perform a reset of all Synchronous BiFIFO functions. | | Vcc | Power | | There are three +5V power pins for the PLCC and PGA packages and two for the TQFP. | | GND | Ground | | There are seven ground pins for the PLCC and PGA packages and four for the TQFP. | #### 2704 tbl 02 # **ABSOLUTE MAXIMUM RATINGS(1)** | Symbol | Rating | Com'l. | Mil. | Unit | |--------|-----------------------------------------|--------------|--------------|------| | VTERM | Terminal Voltage with Respect to Ground | -0.5 to +7.0 | -0.5 to +7.0 | V | | ТА | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | Tstg | Storage<br>Temperature | -55 to +125 | -65 to +150 | °C | | lout | DC Output Current | 50 | 50 | mA | # NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # RECOMMENDED DC OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|--------------------|------|------|------|------| | VCC | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | GND | Supply Voltage | 0 | 0 | 0 | V | | VIH | Input High Voltage | 2.0 | _ | _ | V | | VIL <sup>(1)</sup> | Input Low Voltage | _ | _ | 0.8 | V | NOTE: 1. 1.5V undershoots are allowed for 10ns once per cycle. 2704 tbl 04 # **CAPACITANCE** (TA = +25°C, F = 1.0MHz) | Symbol | Parameter | Conditions | Max. | Unit | |-----------------------|--------------------|------------|------|------| | CIN <sup>(2)</sup> | Input Capacitance | VIN = 0V | 10 | pF | | COUT <sup>(1,2)</sup> | Output Capacitance | VOUT = 0V | 10 | pF | #### NOTES: With output deselected. Characterized values, not currently tested. 2704 tbl 05 #### DC ELECTRICAL CHARACTERISTICS (Commercial: VCC = $5V \pm 10\%$ , TA = $0^{\circ}$ C to $+70^{\circ}$ C) | | | IDT72615L<br>IDT72605L<br>Commercial<br>tclk = 20, 25, 35, 50ns | | | | | | |--------------------|--------------------------------------|-----------------------------------------------------------------|------|------|------|--|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | IIL <sup>(1)</sup> | Input Leakage Current (Any Input) | -1 | _ | 1 | μΑ | | | | IOL <sup>(2)</sup> | Output Leakage Current | -10 | _ | 10 | μΑ | | | | Voн | Output Logic "1" Voltage Iout = -2mA | 2.4 | _ | _ | V | | | | Vol | Output Logic "0" Voltage IOUT = 8mA | _ | _ | 0.4 | V | | | | Icc <sup>(3)</sup> | Average Vcc Power Supply Current | _ | _ | 230 | mA | | | #### NOTES: 1. Measurements with $0.4V \le VIN \le VCC$ . - 2. $\overline{\text{OEA}}, \overline{\text{OEB}} \ge \text{ViH}; \ 0.4 \le \text{Vout} \le \text{Vcc}.$ - 3. Tested with outputs open. Testing frequency f=20MHz 2704 tbl 06 # **AC TEST CONDITIONS** | In Pulse Levels | GND to 3.0V | |-------------------------------|--------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure 2 | 2704 tbl 07 # or equivalent circuit Figure 2. Output Load \* Includes jig and scope capacitances. # **AC ELECTRICAL CHARACTERISTICS** (Commercial: $VCC = 5V\pm10\%$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ) | | | | 5L20 | | 5L25 | | 5L35 | | 5L50 | | | |-------------|----------------------------------------------------------------|----------|----------------|------|----------------|------|----------------|------|----------------|-------------|------------------------------------| | Cumbal | Doromotor | | 5L20 | | 5L25 | | 5L35 | | 05L50 | 115:4 | Timina Fiauros | | Symbol fclk | Parameter Clock frequency | Min. | <b>Max.</b> 50 | Min. | <b>Max.</b> | Min. | <b>Max.</b> 28 | Min. | <b>Max.</b> 20 | Unit<br>MHz | Timing Figures | | | Clock cycle time | 20 | | | <del>4</del> 0 | 35 | | 50 | | | 4,5,6,7 | | tCLK | • | - | | | | | | | | ns | | | tCLKH | Clock HIGH time | 8 | | 10 | | 14 | | 20 | | ns | 4,5,6,7,12,13,14,15 | | tCLKL | Clock LOW time | 8 | _ | 10 | | 14 | _ | 20 | | ns | 4,5,6,7,12,13,14,15 | | trs | Reset pulse width | 20 | _ | 25 | | 35 | | 50 | | ns | 3 | | trss | Reset set-up time | 12 | _ | 15 | | 21 | | 30 | _ | ns | 3 | | trsr | Reset recovery time | 12 | | 15 | _ | 21 | _ | 30 | _ | ns | 3 | | trsf | Reset to flags in intial state | _ | 27 | _ | 28 | _ | 35 | _ | 50 | ns | 3 | | tA | Data access time | 3 | 10 | 3 | 15 | 3 | 21 | 3 | 25 | ns | 5,7,8,9,10,11 | | tcs | Control signal set-up time <sup>(1)</sup> | 6 | _ | 6 | _ | 8 | _ | 10 | _ | ns | 4,5,6,7,8,9,10,11,<br>12, 13,14,15 | | tcH | Control signal hold time <sup>(1)</sup> | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | 4,5,6,7,10,11,12,<br>13, 14,15 | | tDS | Data set-up time | 6 | _ | 6 | _ | 8 | _ | 10 | _ | ns | 4,6,8,9,10,11 | | tDH | Data hold time | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | 4,6 | | tOE | Output Enable LOW to output data valid <sup>(2)</sup> | 3 | 10 | 3 | 13 | 3 | 20 | 3 | 28 | ns | 5,7,8,9,10,11 | | tOLZ | Output Enable LOW to data bus at Low-Z <sup>(2)</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | 5,7,8,9,10,11 | | tonz | Output Enable HIGH to data bus at High-Z <sup>(2)</sup> | 3 | 10 | 3 | 13 | 3 | 20 | 3 | 28 | ns | 5,7,10,11 | | tFF | Clock to Full Flag time | <b> </b> | 10 | _ | 15 | _ | 21 | _ | 30 | ns | 4,6,10,11 | | tEF | Clock to Empty Flag time | _ | 10 | _ | 15 | _ | 21 | _ | 30 | ns | 5,7,8,9,10,11 | | tPAE | Clock to Programmable<br>Almost Empty Flag time | _ | 12 | _ | 15 | _ | 21 | _ | 30 | ns | 12,14 | | tPAF | Clock to Programmable<br>Almost Full Flag time | _ | 12 | _ | 15 | _ | 21 | _ | 30 | ns | 13,15 | | tSKEW1 | Skew between CLKA & CLKB for Empty/Full Flags <sup>(2)</sup> | 10 | _ | 12 | _ | 17 | _ | 20 | _ | ns | 4,5,6,7,8,9,10,11 | | tskew2 | Skew between CLKA & CLKB for Programmable Flags <sup>(2)</sup> | 17 | _ | 19 | _ | 25 | _ | 34 | _ | ns | 4, 7,12,13,14,15 | - 1. Control signals refer to $\overline{\text{CS}}\text{A}$ , $R/\overline{W}\text{A}$ , $\overline{\text{EN}}\text{A}$ , A2, A1, A0, $R/\overline{W}\text{B}$ , $\overline{\text{EN}}\text{B}$ . - 2. Minimum values are guaranteed by design. 2704 tbl 08 #### **FUNCTIONAL DESCRIPTION** IDTs SyncBiFIFO is versatile for both multiprocessor and peripheral applications. Data can be stored or retrieved from two sources simultaneously. The SyncBiFIFO has registers on all inputs and outputs. Data is only transferred into the I/O registers on clock edges, hence the interfaces are synchronous. Two Dual-Port FIFO memory arrays are contained in the SyncBiFIFO; one data buffer for each direction. Each port has its own independent clock. Data transfers to the I/O registers are gated by the enable signals. The transfer direction for each port is controlled independently by a read/write signal. Individual output enable signals control whether the SyncBiFIFO is driving the data lines of a port or whether those data lines are in a high-impedance state. The processor connected to Port A of the BiFIFO can send or receive messages directly to the Port B device using the 18-bit bypass path. The SyncBiFIFO can be used in multiples of 18-bits. In a 36-to 36-bit configuration, two SyncBiFIFOs operate in parallel. Both devices are programmed simultaneously, 18 data bits to each device. This configuration can be extended to wider bus widths (54- to 54-bits, 72- to 72-bits, etc.) by adding more SyncBiFIFOs to the configuration. Figure 1 shows multiple SyncBiFIFOs configured for multiprocessor communication. The microprocessor or microcontroller connected to Port A controls all operations of the SyncBiFIFO. Thus, all Port A interface pins are inputs driven by the controlling processor. Port B interfaces with a second processor. The Port B control pins are inputs driven by the second processor. #### RESET Reset is accomplished whenever the Reset (RS) input is taken to a LOW state with $\overline{CS}A$ , $\overline{EN}A$ and $\overline{EN}B$ HIGH. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. The $A \rightarrow B$ and $B \rightarrow A$ FIFO Empty Flags ( $\overline{EF}AB$ , $\overline{EF}BA$ ) and Programmable Almost Empty Flags ( $\overline{PAE}AB$ , $\overline{PAE}BA$ ) will be set to LOW after tRSF. The $A \rightarrow B$ and $B \rightarrow A$ FIFO Full Flags ( $\overline{FF}AB$ , $\overline{FF}BA$ ) and Programmable Almost Full Flags ( $\overline{PAF}AB$ , $\overline{PAF}BA$ ) will be set to HIGH after tRSF. After the reset, the offsets of the Almost-Empty Flags and Almost-Full Flags for the $A \rightarrow B$ and $B \rightarrow A$ FIFO offset default to 8. #### PORT A INTERFACE The SyncBiFIFO is straightforward to use in micro-processor-based systems because each port has a standard microprocessor control set. Port A interfaces with microprocessor through the three address pins (A2-A0) and a Chip Select $\overline{CSA}$ pins. When $\overline{CSA}$ is asserted, A2,A1,A0 and R/WA are used to select one of six internal resources (Table 1). With A2=0 and A1=0, A0 determines whether data can be read out of output register or be written into the FIFO (A0=0), or the data can pass through the FIFO through the bypass path (A0=1). With A2=1, four programmable flags (two A $\rightarrow$ B FIFO programmable flags and two B $\rightarrow$ A FIFO programmable flags) can be selected: the A $\rightarrow$ B FIFO Almost-Empty Flag Offset (A1=0, A0=0), A $\rightarrow$ B FIFO Almost-Full Flag Offset (A1=0, A0=1), B $\rightarrow$ A FIFO Almost-Empty Flag Offset (A1=1, A0=0), B $\rightarrow$ A FIFO Almost-Full Flag Offset (A1=1, A0=1). Port A is disabled when CSA is deasserted and data A is in high-impedance state. #### NOTES: - 1. Upper SyncBiFIFO only is used in 18- to 18-bit configuration. - 2. Control A Consists of R/WA, ENA, OEA, CSA, A2, A1, A0. Control B consists of R/WB, ENB, OEB. Figure 1. 36- to 36-bit Processor Interface Configuration. | <u>CS</u> A | R/W̄A | ĒΝΑ | ŌĒA | Data A<br>I/O | Port A Operation | |-------------|-------|-----|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | I | Data A is written on CLKA $\neq$ . This write cycle immediately following low-impedance cycle is prohibited. Note that even though OE <sub>A</sub> = 0, a LOW logic level on R/W <sub>A</sub> , once qualified by a rising edge on CLK <sub>A</sub> , will put Data A into a high-impedance state. | | 0 | 0 | 0 | 1 | I | Data A is written on CLKA ≠ | | 0 | 0 | 1 | Х | 1 | Data A is ignored | | 0 | 1 | 0 | 0 | 0 | Data is read <sup>(1)</sup> from RAM array to output register on CLKA ≠, Data A is low-impedance | | 0 | 1 | 0 | 1 | 0 | Data is read <sup>(1)</sup> from RAM array to output register on CLKA ≠, Data A is high-impedance | | 0 | 1 | 1 | 0 | 0 | Output register does not change <sup>(2)</sup> , Data A is low-impedance | | 0 | 1 | 1 | 1 | 0 | Output register does not change <sup>(2)</sup> , Data A is high-impedance | | 1 | 0 | Х | Х | 1 | Data A is ignored <sup>(3)</sup> | | 1 | 1 | Χ | Х | 0 | Data A is high-impedance <sup>(3)</sup> | 2704 tbl 09 - 1. When A2A1A0 = 000, the next B→A FIFO value is read out of the output register and the read pointer advances. If A2A1A0 = 001, the bypass path is selected and bypass data from the Port B input register is read from the Port A output register. If A2A1A00 = 1XX, a flag offset register is selected and its offset is read out through Port A output register. - 2. Regardless of the condition of A₂A₁A₀, the data in the Port A output register does not change and the B→A read pointer does not advance. - 3. If CSA# is HIGH, then BYPB is HIGH. No bypass occur under this condition. Table 1. Port A Operation Control Signals #### **BYPASS PATH** The bypass paths provide direct communication between Port A and Port B. There are two full 18-bit bypass paths, one in each direction. During a bypass operation, data is passed directly between the input and output registers, and the FIFO memory is undisturbed. Port A initiates and terminates all bypass operations. The bypass flag, $\overline{BYP}B$ , is asserted to inform Port B that a bypass operation is beginning. The bypass flag state is controlled by the Port A controls, although the $\overline{BYP}B$ signal is synchronized to $\overline{CLKB}$ . So, $\overline{BYP}B$ is asserted on the next rising edge of $\overline{CLKB}$ when A2A1A0=001and CSA is LOW. When Port A returns to normal FIFO mode (A2A1A0=000 or CSA is HIGH), $\overline{BYP}B$ is deasserted on the next $\overline{CLKB}$ rising edge. Once the SyncBiFIFO is in bypass mode, all data transfers are controlled by the standard Port A (R/ $\overline{W}$ A, $\overline{CLK}$ A, $\overline{EN}$ A, $\overline{OE}$ A) and Port B (R/ $\overline{W}$ B, $\overline{CLK}$ B, $\overline{EN}$ B, $\overline{OE}$ B) interface pins. Each bypass path can be considered as a one word deep FIFO. Data is held in each input register until it is read. Since the controls of each port operate independently, Port A can be reading bypass data at the same time Port B is reading bypass data. When R/WA and ENA is LOW, data on pins DA0-DA17 is written into Port A input register. Following the rising edge of CLKA for this write, the A→B Full Flag (FFAB) goes LOW. Subsequent writes into Port A are blocked by internal logic until FFAB goes HIGH again. On the next CLKB rising edge, the A→B Empty Flag (EFAB) goes HIGH indicating to Port B that data is available. Once R/WB is HIGH and ENB is LOW, data is read into the Port B output register. $\overline{OE}B$ still controls whether Port B is in a high-impedance state. When $\overline{OE}B$ is LOW, the output register data appears at DB0-DB17. $\overline{EF}AB$ goes LOW following the $\overline{CLK}B$ rising edge for this read. FFAB goes HIGH on the next $\overline{CLK}A$ rising edge, letting Port A know that another word can be written through the bypass path. Bypass data transfers from Port B to Port A work in a similar manner with $\overline{\text{EFB}}\text{A}$ and $\overline{\text{FFB}}\text{A}$ indicating the Port A output register state. When the Port A address changes from bypass mode (A2A1A0=001) to FIFO mode (A2A1A0=000) on the rising edge of $\overline{\text{CLK}}$ A, the data held in the Port B output register may be overwritten. Unless Port A monitors the $\overline{\text{BYP}}$ B pin and waits for Port B to clock out the last bypass word, data from the A $\rightarrow$ B FIFO will overwrite data in the Port B output register. $\overline{\text{BYP}}$ B will go HIGH on the rising edge of $\overline{\text{CLK}}$ B signifying that Port B has finished its last bypass operation. Port B must read any bypass data in the output register on this last $\overline{\text{CLK}}$ B clock or it is lost and the SyncBiFIFO returns to FIFO operations. It is especially important to monitor $\overline{\text{BYP}}$ B when $\overline{\text{CLK}}$ B is much slower than $\overline{\text{CLK}}$ A to avoid this condition. $\overline{\text{BYP}}$ B will also go HIGH after $\overline{\text{CS}}$ A is brought HIGH; in this manner the Port B bypass data may also be lost. Since the Port A processor controls $\overline{CS}A$ and the bypass mode, this scenario can be handled for $B \rightarrow A$ bypass data. The Port A processor must be set up to read the last bypass word before leaving bypass mode. | <del>CS</del> A | A <sub>2</sub> | <b>A</b> 1 | Ao | Read | Write | | | |-----------------|----------------|------------|----|--------------------------------------|-----------|--|--| | 0 | 0 | 0 | 0 | B→A FIFO | A→B FIFO | | | | 0 | 0 | 0 | 1 | 18-bit Byr | oass Path | | | | 0 | 1 | 0 | 0 | A→B FIFO Almost-Empty<br>Flag Offset | | | | | 0 | 1 | 0 | 1 | A→B FIFO Almost-Full<br>Flag Offset | | | | | 0 | 1 | 1 | 0 | B→A FIFO Almost-Empty<br>Flag Offset | | | | | 0 | 1 | 1 | 1 | B→A FIFO Almost-Full<br>Flag Offset | | | | | 1 | Х | Х | Х | Port A D | Disabled | | | 2704 tbl 10 Table 2. Accessing Port A Resources Using CSA, A2, A1, and A0. #### PORT A CONTROL SIGNALS The Port A control signals pins dictate the various operations shown in Table 2. Port A is accessed when $\overline{CS}A$ is LOW, and is inactive if $\overline{CS}A$ is HIGH. R/WA and $\overline{EN}A$ lines determine when Data A can be written or read. If R/WA and $\overline{EN}A$ are LOW, data is written into input register on the LOW-to-HIGH transition of $\overline{CLK}A$ . If R/WA is HIGH and $\overline{OE}A$ is LOW, data comes out of bus and is read from output register into three-state buffer. Refer to pin descriptions for more information. ### PROGRAMMABLE FLAGS The IDT SyncBiFIFO has eight flags: four flags for A $\rightarrow$ B FIFO ( $\overline{\text{EF}}$ AB, $\overline{\text{PAE}}$ AB, $\overline{\text{PAF}}$ AB, $\overline{\text{FF}}$ AB), and four flags for B $\rightarrow$ A FIFO ( $\overline{\text{EF}}$ BA, $\overline{\text{PAE}}$ BA, $\overline{\text{PAF}}$ BA, $\overline{\text{FF}}$ BA). The Empty and Full flags are fixed, while the Almost Empty and Almost Full offsets can be set to any depth through the Flag Offset Registers (see Table 3). The flags are asserted at the depths shown in the Flag Truth Table (Table 4). After reset, the programmable flag offsets are set to 8. This means the Almost Empty flags are asserted at Empty +8 words deep, and the Almost Full flags are asserted at Full -8 words deep. The PAEAB is synchronized to CLKB, while PAEAB is synchronized to CLKA; and PAEBA is synchronized to CLKA, while PAEBA is synchronized to CLKB. If the minimum time (tskew2) between a rising CLKB and a rising CLKA is met, the flag will change state on the current clock; otherwise, the flag may not change state until the next clock rising edge. For the specific flag timings, refer to Figures 12-15. #### PORT B CONTROL SIGNALS The Port B control signal pins dictate the various operations shown in Table 5. Port B is independent of $\overline{CSA}$ . R/WB and $\overline{ENB}$ lines determine when Data can be written or read in Port B. If R/WB and $\overline{ENB}$ are LOW, data is written into input register, and on LOW-to-HIGH transition of $\overline{CLKB}$ data is written into | | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|----|----|---|---|----|-------|--------|--------|---------|--------|------|---| | PAEAB Register | Х | Х | Х | Х | Х | Х | Х | Х | Χ | | A→ | B FIF | O Alm | ost-En | npty F | lag Of | fset | | | | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAFAB Register | X | Х | Х | Х | Х | Х | Х | Х | Х | | A- | →B FI | FO Alr | nost-F | ull Fla | g Offs | et | | | | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAEBA Register | X | Х | Х | Х | Х | Х | Х | Х | Χ | | B→ | A FIF | O Alm | ost-En | npty F | lag Of | fset | | | | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAFBA Register | X | Х | Х | Х | Х | Х | Х | Χ | Χ | | B- | →A FI | FO Alr | nost-F | ull Fla | g Offs | et | | NOTE: 2704 tbl 11 Table 3. Flag Offset Register Format. | | of Words<br>IFO | | | | | |------|-----------------|------|------|------|------| | From | То | ĒĒ | PAE | PAF | FF | | 0 | 0 | LOW | LOW | HIGH | HIGH | | 1 | n | HIGH | LOW | HIGH | HIGH | | n+1 | D-(m+1) | HIGH | HIGH | HIGH | HIGH | | D-m | D-1 | HIGH | HIGH | LOW | HIGH | | D | D | HIGH | HIGH | LOW | LOW | NOTES 2704 tbl 12 n = Programmable Empty Offset (PAEAB Register or PAEBA Register) $m = Programmable Full Offset (\overline{PAFAB} Register or \overline{PAFBA} Register)$ Table 4. Internal Flag Truth Table. <sup>1.</sup> Bit 8 must be set to 0 for the IDT72605 (256 x 18) Synchronous BiFIFO. D = FIFO Depth (IDT72605 = 256 words, IDT72615= 512 words) input register and the FIFO memory. If $R/\overline{W}B$ is HIGH and $\overline{OE}B$ is LOW, data comes out of bus and is read from output register into three-state buffer. In bypass mode, if $R/\overline{W}B$ is LOW, bypass messages are transferred into $B\to A$ output register. If $R/\overline{W}A$ is HIGH, bypass messages are transferred into $A\to B$ output register. Refer to pin descriptions for more information. | | | | Data B | | |------|-----|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/WB | ĒNв | ОEв | I/O | Port B Operation | | 0 | 0 | 0 | _ | Data B is written on CLKB $\uparrow$ . This write cycle immediately following output low-impedance cycle is prohibited. Note that even though $\overline{OE}_B = 0$ , a LOW logic level on $R/\overline{W}_B$ , once qualified by a rising edge on CLK <sub>B</sub> , will put Data B into a high-impedance state. | | 0 | 0 | 1 | I | Data B is written on CLKB ↑. | | 0 | 1 | Х | I | Data B is ignored | | 1 | 0 | 0 | 0 | Data is read <sup>(1)</sup> from RAM array to output register on CLKB ≠, Data B is LOW impedance | | 1 | 0 | 1 | 0 | Data is read <sup>(1)</sup> from RAM array to output register on CLKB ≠, Data B is HIGH impedance | | 1 | 1 | 0 | 0 | Output register does not change <sup>(2)</sup> , Data B is low-impedance | | 1 | 1 | 1 | 0 | Output register does not change <sup>(2)</sup> , Data B is high-impedance | #### NOTES: 2704 tbl 13 Table 5. Port B Operation Control Signals. <sup>1.</sup> When A₂A1A₀ = 000 or 1XX, the next A→B FIFO value is read out of the output register and the read pointer advances. If A₂A1A₀ = 001, the bypass path is selected and bypass data is read from the Port B output register. <sup>2.</sup> Regardless of the condition of A₂A₁A₀, the data in the Port B output register does not change and the A→B read pointer does not advance. Figure 3. Reset Timing tCLKH tCLKL CLKA R/WA $\overline{\text{CS}}_{\text{A}}$ NO OPERATION tcH $\overline{\text{EN}}_{\text{A}}$ FFAB **◆**tos **→** Dao-Da17 DATA IN VALID tskew1 NO READ OPERATION READ 2704 drw 08 Figure 4. Port A ( $A\rightarrow B$ ) Write Timing Figure 5. Port A (B→A) Read Timing Figure 6. Port B (B $\rightarrow$ A) Write Timing Figure 7. Port B (A $\rightarrow$ B) Read Timing When tskew1 ≥ minimum specification, tfrL(Max.) = tclk + tskew1 tskew1 < minimum specification, tfrL(Max.) = 2tclk + tskew1 or tclk + tskew1 The Latency Timing applies only at the Empty Boundary (EF = LOW). Figure 8. $A \rightarrow B$ First Data Word Latency after Reset for Simultaneous Read and Write When tskew1 ≥ minimum specification, tFRL(Max.) = tclk + tskew1 tskew1 < minimum specification, tFRL(Max.) = 2tclk + tskew1 The Latency Timing apply only at the Empty Boundary (EF = LOW). Figure 9. $B \rightarrow A$ First Data Word Latency after Reset for Simultaneous Read and Write - 1. When CSA is brought HIGH, A→B Bypass mode will switch to FIFO mode on the following CLKA LOW-to-HIGH transition. - 2. After the bypass operation is completed, the BYPB goes from LOW-to-HIGH; this will reset all bypass flags. The bypass path becomes available for the next bypass operation. - When A-side changed from bypass mode into FIFO mode, B-side only has one cycle to read the bypass data. On the next cycle, B-side will be forced back to FIFO mode. Figure 10. $A\rightarrow B$ Bypass Timing - 1. When $\overline{\text{CS}}_{A}$ is brought HIGH, A $\rightarrow$ B Bypass mode will switch to FIFO mode on the following CLKA going LOW-to-HIGH. - 2. After the bypass operation is completed, the BYPs goes from LOW-to-HIGH; this will reset all bypass flags. The bypass path becomes available for the next bypass operation. - 3. When A-side changed from bypass mode into FIFO mode, B-side only has one cycle to read the bypass data. On the next cycle, B-side will be forced back to FIFO mode. Figure 11. B→A Bypass Timing - 1. tskew2 the minimum time between a rising CLKA edge and a rising CLKB edge for PAEAB to change during that clock cycle. If the time between the rising edge of CLKA and the rising edge of CLKB is less than tskew, then PAEAB may not go HIGH until the next CLKB rising edge. - 2. If a read is performed on this rising edge of the read clock, there will be Empty + (n + 1) words in the FIFO when PAE goes LOW. Figure 12. A→B Programmable Almost-Empty Flag Timing #### NOTES: - 1. tskew2 is the minimum time between a rising CLKB edge and a rising CLKA edge for PAFAB to change during that clock cycle. If the time between the rising edge of CLKB and the rising edge of CLKB is less than tskew2, then PAFAB may not go HIGH until the next CLKB rising edge. - 2. If a write is performed on this rising edge of the write clock, there will be Full (m + 1) words in the FIFO when PAF goes LOW. Figure 13. A $\rightarrow$ B Programmable Almost-Full Flag Timing - 1. tskew2 is the minimum time between a rising CLKB edge and a rising CLKA edge for PAEBA to change during that clock cycle. If the time between the rising edge of CLKB and the rising edge of CLKB is less than tskew2, then PAEBA may not go HIGH until the next CLKA rising edge. - 2. If a read is performed on this rising edge of the read clock, there will be Empty + (n 1) words in the FIFO when PAE goes LOW. Figure 14. B→A Programmable Almost-Empty Flag Timing #### NOTES: - 1. tskew2 is the minimum time between a rising CLKa edge and a rising CLKa edge for PAFBA to change during that clock cycle. If the time between the rising edge of CLKa and the rising edge of CLKa is less than tskew2, then PAFBA may not go HIGH until the next CLKa rising edge. - 2. If a write is performed on this rising edge of the write clock, there will be Full (m + 1) words in the FIFO when PAF goes LOW. Figure 15. B→A Programmable Almost-Full Flag Timing # **ORDERING INFORMATION** 2704 drw 20