

DS001-1 (v2.3) November 1, 2001

# Spartan-II 2.5V FPGA Family: Introduction and Ordering Information

#### **Preliminary Product Specification**

# Introduction

The Spartan<sup>™</sup>-II 2.5V Field-Programmable Gate Array family gives users high performance, abundant logic resources, and a rich feature set, all at an exceptionally low price. The six-member family offers densities ranging from 15,000 to 200,000 system gates, as shown in Table 1. System performance is supported up to 200 MHz.

Spartan-II devices deliver more gates, I/Os, and features per dollar than other FPGAs by combining advanced process technology with a streamlined Virtex-based architecture. Features include block RAM (to 56K bits), distributed RAM (to 75,264 bits), 16 selectable I/O standards, and four DLLs. Fast, predictable interconnect means that successive design iterations continue to meet timing requirements.

The Spartan-II family is a superior alternative to mask-programmed ASICs. The FPGA avoids the initial cost, lengthy development cycles, and inherent risk of conventional ASICs. Also, FPGA programmability permits design upgrades in the field with no hardware replacement necessary (impossible with ASICs).

# **Features**

- Second generation ASIC replacement technology
  - Densities as high as 5,292 logic cells with up to 200,000 system gates
  - Streamlined features based on Virtex architecture
  - Unlimited reprogrammability
  - Very low cost

| • | System | level | features |
|---|--------|-------|----------|
|---|--------|-------|----------|

- SelectRAM+<sup>™</sup> hierarchical memory:
  - 16 bits/LUT distributed RAM
  - Configurable 4K bit block RAM
  - Fast interfaces to external RAM
- Fully PCI compliant
- Low-power segmented routing architecture
- Full readback ability for verification/observability
- Dedicated carry logic for high-speed arithmetic
- Dedicated multiplier support
- Cascade chain for wide-input functions
- Abundant registers/latches with enable, set, reset
- Four dedicated DLLs for advanced clock control
- Four primary low-skew global clock distribution nets
- IEEE 1149.1 compatible boundary scan logic
- Versatile I/O and packaging
  - Low cost packages available in all densities
  - Family footprint compatibility in common packages
  - 16 high-performance interface standards
  - Hot swap Compact PCI friendly
  - Zero hold time simplifies system timing
  - Fully supported by powerful Xilinx development system
  - Foundation ISE Series: Fully integrated software
    - Alliance Series: For use with third-party tools
  - Fully automatic mapping, placement, and routing

| Device  | Logic<br>Cells | System Gates<br>(Logic and RAM) | CLB<br>Array<br>(R x C) | Total<br>CLBs | Maximum<br>Available<br>User I/O <sup>(1)</sup> | Total<br>Distributed RAM<br>Bits | Total<br>Block RAM<br>Bits |
|---------|----------------|---------------------------------|-------------------------|---------------|-------------------------------------------------|----------------------------------|----------------------------|
| XC2S15  | 432            | 15,000                          | 8 x 12                  | 96            | 86                                              | 6,144                            | 16K                        |
| XC2S30  | 972            | 30,000                          | 12 x 18                 | 216           | 132                                             | 13,824                           | 24K                        |
| XC2S50  | 1,728          | 50,000                          | 16 x 24                 | 384           | 176                                             | 24,576                           | 32K                        |
| XC2S100 | 2,700          | 100,000                         | 20 x 30                 | 600           | 196                                             | 38,400                           | 40K                        |
| XC2S150 | 3,888          | 150,000                         | 24 x 36                 | 864           | 260                                             | 55,296                           | 48K                        |
| XC2S200 | 5,292          | 200,000                         | 28 x 42                 | 1,176         | 284                                             | 75,264                           | 56K                        |

#### Table 1: Spartan-II FPGA Family Members

#### Notes:

1. All user I/O counts do not include the four global clock/user input pins. See details in Table 3, page 3.

© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

### **General Overview**

The Spartan-II family of FPGAs have a regular, flexible, programmable architecture of Configurable Logic Blocks (CLBs), surrounded by a perimeter of programmable Input/Output Blocks (IOBs). There are four Delay-Locked Loops (DLLs), one at each corner of the die. Two columns of block RAM lie on opposite sides of the die, between the CLBs and the IOB columns. These functional elements are interconnected by a powerful hierarchy of versatile routing channels (see Figure 1).

Spartan-II FPGAs are customized by loading configuration data into internal static memory cells. Unlimited reprogramming cycles are possible with this approach. Stored values in these cells determine logic functions and interconnections implemented in the FPGA. Configuration data can be read from an external serial PROM (master serial mode), or written into the FPGA in slave serial, slave parallel, or Boundary Scan modes. Spartan-II FPGAs are typically used in high-volume applications where the versatility of a fast programmable solution adds benefits. Spartan-II FPGAs are ideal for shortening product development cycles while offering a cost-effective solution for high volume production.

Spartan-II FPGAs achieve high-performance, low-cost operation through advanced architecture and semiconductor technology. Spartan-II devices provide system clock rates up to 200 MHz. Spartan-II FPGAs offer the most cost-effective solution while maintaining leading edge performance. In addition to the conventional benefits of high-volume programmable logic solutions, Spartan-II FPGAs also offer on-chip synchronous single-port and dual-port RAM (block and distributed form), DLL clock drivers, programmable set and reset on all flip-flops, fast carry logic, and many other features.

The Xilinx XC17S00A PROM family is recommended for serial configuration of Spartan-II FPGAs. The In-System Programmable (ISP) XC18V00 PROM family is recommended for parallel or serial configuration.



Figure 1: Basic Spartan-II Family FPGA Block Diagram

# Spartan-II Product Availability

Table 2 shows the package and speed grades available for Spartan-II family devices. Table 3 shows the maximum user I/Os available on the device and the number of user I/Os available for each device/package combination. The four global clock pins are usable as additional user I/Os when not used as a global clock pin. These pins are not included in user I/O counts.

|         | Pins | 100             | 144             | 144               | 208             | 256               | 456               |  |
|---------|------|-----------------|-----------------|-------------------|-----------------|-------------------|-------------------|--|
|         | Туре | Plastic<br>VQFP | Plastic<br>TQFP | Chip Scale<br>BGA | Plastic<br>PQFP | Fine Pitch<br>BGA | Fine Pitch<br>BGA |  |
| Device  | Code | VQ100           | TQ144           | CS144             | PQ208           | FG256             | FG456             |  |
| XC2S15  | -5   | C, I            | C, I            | C, I              | -               | -                 | -                 |  |
| _       | -6   | С               | С               | С                 | -               | -                 | -                 |  |
| XC2S30  | -5   | C, I            | C, I            | C, I              | C, I            | -                 | -                 |  |
|         | -6   | С               | С               | С                 | С               | -                 | -                 |  |
| XC2S50  | -5   | -               | C, I            | -                 | C, I            | C, I              | -                 |  |
|         | -6   | -               | С               | -                 | С               | С                 | -                 |  |
| XC2S100 | -5   | -               | C, I            | -                 | C, I            | C, I              | C, I              |  |
|         | -6   | -               | С               | -                 | С               | С                 | С                 |  |
| XC2S150 | -5   | -               | -               | -                 | C, I            | C, I              | C, I              |  |
|         | -6   | -               | -               | -                 | С               | С                 | С                 |  |
| XC2S200 | -5   | -               | -               | -                 | C, I            | C, I              | C, I              |  |
|         | -6   | -               | -               | -                 | С               | С                 | С                 |  |

#### Notes:

1. C = Commercial,  $T_J = 0^{\circ}$  to +85°C; I = Industrial,  $T_J = -40^{\circ}$ C to +100°C.

#### Table 3: Spartan-II User I/O Chart<sup>(1)</sup>

| Device  | Maximum  | Available User I/O According to Package Type |       |       |       |       |       |  |  |  |
|---------|----------|----------------------------------------------|-------|-------|-------|-------|-------|--|--|--|
|         | User I/O | VQ100                                        | TQ144 | CS144 | PQ208 | FG256 | FG456 |  |  |  |
| XC2S15  | 86       | 60                                           | 86    | 86    | -     | -     | -     |  |  |  |
| XC2S30  | 132      | 60                                           | 92    | 92    | 132   | -     | -     |  |  |  |
| XC2S50  | 176      | -                                            | 92    | -     | 140   | 176   | -     |  |  |  |
| XC2S100 | 196      | -                                            | 92    | -     | 140   | 176   | 196   |  |  |  |
| XC2S150 | 260      | -                                            | -     | -     | 140   | 176   | 260   |  |  |  |
| XC2S200 | 284      | -                                            | -     | -     | 140   | 176   | 284   |  |  |  |

#### Notes:

1. All user I/O counts do not include the four global clock/user input pins.

PN 011311

**XILINX**<sup>®</sup>

# **Ordering Information**



## **Device Ordering Options**

| Device  |    | Speed Grade          |   | Number of Pins / Package Type |                               | Temperature Range (T <sub>J</sub> ) |                 |  |
|---------|----|----------------------|---|-------------------------------|-------------------------------|-------------------------------------|-----------------|--|
| XC2S15  | -5 | Standard Performance |   | VQ100                         | 100-pin Plastic Very Thin QFP | C = Commercial                      | 0°C to +85°C    |  |
| XC2S30  | -6 | Higher Performance   |   | CS144                         | 144-ball Chip-Scale BGA       | I = Industrial                      | -40°C to +100°C |  |
| XC2S50  |    |                      | _ | TQ144                         | 144-pin Plastic Thin QFP      |                                     |                 |  |
| XC2S100 |    |                      |   | PQ208                         | 208-pin Plastic QFP           |                                     |                 |  |
| XC2S150 |    |                      |   | FG256                         | 256-ball Fine Pitch BGA       |                                     |                 |  |
| XC2S200 |    |                      |   | FG456                         | 456-ball Fine Pitch BGA       |                                     |                 |  |

# **Revision History**

| Version No. | Date     | Description                                                                                                   |
|-------------|----------|---------------------------------------------------------------------------------------------------------------|
| 2.0         | 09/18/00 | Sectioned the Spartan-II Family data sheet into four modules. Added industrial temperature range information. |
| 2.1         | 10/31/00 | Removed Power down feature.                                                                                   |
| 2.2         | 03/05/01 | Added statement on PROMs.                                                                                     |
| 2.3         | 11/01/01 | Update Product Availability chart. Minor text edits.                                                          |

# **The Spartan-II Family Data Sheet**

- DS001-1, Spartan-II 2.5V FPGA Family: Introduction and Ordering Information (Module 1)
- DS001-2, Spartan-II 2.5V FPGA Family: Functional Description (Module 2)
- DS001-3, Spartan-II 2.5V FPGA Family: DC and Switching Characteristics (Module 3)
- DS001-4, Spartan-II 2.5V FPGA Family: Pinout Tables (Module 4)