## 3.3V 28Mbps-2.5Gbps AnyRate™ CLOCK AND DATA RECOVERY

PRELIMINARY SY87702L

#### **FEATURES**

- 3.3V power supply
- Complies with Bellcore, ITU/CCITT and ANSI specifications for applications such as OC-1, OC-3, OC-12, OC-48\*, and ATM
- Compatible with FDDI, Gigabit Ethernet, Fibre Channel, 2X Fibre Channel, SMPTE 259 and 292, and proprietary applications
- Low power
- Clock and data recovery from 28Mbps up to 2.5Gbps NRZ data stream
- Selectable reference frequencies via programmable multiplier
- Differential PECL and CML high-speed serial outputs
- Line receiver input: no external buffering needed
- **■** Link fault indication
- 100K ECL compatible I/O
- Available in 64-Pin EP-TQFP package

#### **DESCRIPTION**

The SY87702L is a complete Clock Recovery and Data retiming integrated circuit for data rates from 28Mbps up to 2.5Gbps NRZ. The device is ideally suited for SONET/SDH/ATM, Fibre Channel, and Gigabit Ethernet applications, as well as other high-speed data transmission applications.

Clock recovery and data retiming is performed by synchronizing the on-chip VCO directly to the incoming data stream. The VCO center frequency is controlled by the reference clock frequency and the selected divide ratio. On-chip clock generation is performed through the use of a frequency multiplier PLL and can be used as a Clock Multiplier Unit (CMU). The integrated CMU can provide this clock signal at the TCLK outputs. Additionally, the TCLK output can be selected to provide a copy of the RCLK frequency.

For SONET/SDH applications, the SY87702L includes a Link Fault Detection circuit. This circuit, enabled by the output of an optical module driving the CD input low, causes the recovery PLL of the SY87702L to lock to the reference clock's multiplied frequency under Loss-of-Signal conditions. This low jitter clock is provided at the RCLK outputs and is at the same frequency as that provided at the TCLK output.

#### **APPLICATIONS**

- Transponders and section repeaters
- Multiplexer's: access, add drop (ADM), and terminal (TM)
- SONET/SDH/ATM: -based transmission systems, modules, and test equipment
- Terabit routers and broadband cross-connects
- Fibre optic test equipment
- HDTV switching and transmission

<sup>\*</sup>Meets OC-48 Jitter Tolerance and Transfer

## SYSTEM BLOCK DIAGRAM



## **FUNCTIONAL BLOCK DIAGRAM**



<sup>\*</sup> Do not connect.

#### **PIN CONFIGURATION**



#### **FUNCTIONAL DESCRIPTION**

#### **Clock Recovery**

Clock Recovery, as shown in the block diagram, generates a clock that is at the same frequency as the incoming data bit rate at the Serial Data input. The clock is phase aligned by a PLL so that it samples the data in the center of the data eye pattern.

The phase relationship between the edge transitions of the data and those of the generated clock are compared by a phase/frequency detector. Output pulses from the detector indicate the required direction of phase correction. These pulses are smoothed by an integral loop filter. The output of the loop filter controls the frequency of the Voltage Controlled Oscillator (VCO), which generates the recovered clock.

Frequency stability, without incoming data, is guaranteed by an alternate reference input (REFCLK) that the PLL locks onto when data is lost. If the Frequency of the incoming signal varies by greater than approximately 1000ppm with respect to the synthesizer frequency, the PLL will be declared out of lock, and the PLL will lock to the multiplied frequency of the reference clock.

The loop filter transfer function is optimized to enable the PLL to track the jitter, yet tolerate the minimum transition density expected in a received SONET data signal. This transfer function yields a 30µs data stream of continuous 1's or 0's for random incoming NRZ data.

The total loop dynamics of the clock recovery PLL provides jitter tolerance which is better than the specified tolerance in GR-253-CORE.

#### **PIN NAMES**

#### **INPUTS**

#### RDIN± [Serial Data Input] – Differential PECL

This differential input accepts the receive serial data stream. An internal receive PLL recovers the embedded clock (RCLK) and data (RDOUT) information. The incoming data rate can be within one of ten frequency ranges, or can be one of five specific frequencies, depending on the state of the FREQSEL and VCOSEL pins. The RDIN– pin has an internal  $75 \mathrm{K}\Omega$  resistor tied to  $V_{CC}$ .

#### REFCLK± [Reference Clock] – Differential PECL

This input is used as the reference for the internal frequency synthesizer and the "training" frequency for the receiver PLL to keep it centered in the absence of data coming in on the RDIN input. The input frequency to REFCLK is limited to 325MHz or less, depending on the setting on the DIVSEL signals. The REFCLK– pin has an internal  $75 \mathrm{K}\Omega$  resistor tied to  $V_{\mathrm{CC}}$ .

#### CD [Carrier Detect] - PECL Input

This input controls the recovery function of the Receive PLL and can be driven by the carrier detect output of optical modules or from external transition detection circuitry. When this input is HIGH, the input data stream (RDIN) is recovered normally by the Receive PLL. When this input is LOW, the data on the RDIN input will be internally forced to a constant LOW, the data output RDOUT will remain LOW, the Link Fault Indicator output LFIN forced LOW, and the clock recovery PLL forced to lock onto the clock frequency generated from REFCLK.

#### VCOSEL1, VCOSEL2 [VCO Select] - TTL Inputs

These inputs select the VCO frequency range via either one of three wide-band PLLs, or a SONET/SDH specific narrow-band PLL. Only the selected PLL is enabled. All other PLL's are disabled. Please refer to Table 1.

| VCOSEL1 | VCOSEL2 | Choice           |
|---------|---------|------------------|
| 0       | 0       | SONET/SDH        |
| 0       | 1       | 1.8 to 2.5GHz    |
| 1       | 0       | 1.25 to 1.8GHz   |
| 1       | 1       | 0.650 to 1.30GHz |

Table. 1

## FREQSEL1, ..., FREQSEL3 [Frequency Select] – TTL Inputs

These inputs select the output clock frequency range, as shown in Table 2.

| FREQSEL1 | FREQSEL2 | FREQSEL3 | VCOCLK<br>Divider |
|----------|----------|----------|-------------------|
| 0        | 0        | 0        | 1                 |
| 0        | 0        | 1        | 2                 |
| 0        | 1        | 0        | 4                 |
| 0        | 1        | 1        | 6                 |
| 1        | 0        | 0        | 8                 |
| 1        | 0        | 1        | 12                |
| 1        | 1        | 0        | 16                |
| 1        | 1        | 1        | 24                |

Table 2.

#### DIVSEL1, ..., DIVSEL3 [Divider Select] - TTL Inputs

These inputs select the ratio between the output clock frequency (RCLK/TCLK) and the REFCLK input frequency as shown in Table 3. Please note that the divide by 32 selection, "011", is only available for use when FREQSEL are set to "000."

| DIVSEL1 | DIVSEL2 | DIVSEL3 | REFCLK<br>Multiplier |
|---------|---------|---------|----------------------|
| 0       | 0       | 0       | 1                    |
| 0       | 0       | 1       | 2                    |
| 0       | 1       | 0       | 4                    |
| 0       | 1       | 1       | 32                   |
| 1       | 0       | 0       | 8                    |
| 1       | 0       | 1       | 10                   |
| 1       | 1       | 0       | 16                   |
| 1       | 1       | 1       | 20                   |

Table 3.

#### CLKSEL [Clock Select] - TTL Input

This input is used to select either the recovered clock of the receiver PLL (CLKSEL = HIGH) or the clock of the frequency synthesizer (CLKSEL = LOW) to the TCLK outputs.

#### **ENPECL [Enable PECL]** – TTL Input

This input, when HIGH (ENPECL = 1), enables the differential PECL outputs TCLKE± RDOUTE±, and RCLKE±. It also disables the CML outputs, by setting TCLKC+, RDOUTC+, and RCLKC+ logic HIGH and setting TCLKC-, RDOUTC-, and RCLKC- logic LOW.

When set LOW (ENPECL = 0), this signal enables the differential CML outputs TCLKC $\pm$ , RDOUTC $\pm$ , and RCLKC $\pm$ . It also disables the PECL outputs by setting TCLKE+, RDOUTE+, and RCLKE+ logic HIGH and setting TCLKE-, RDOUTE-, and RCLKE- logic LOW.

#### **OUTPUTS**

#### LFIN [Link Fault Indicate] - O.C. TTL Output

This output indicates the status of the input data stream RDIN. LFIN will go HIGH if CD is HIGH and RDIN is within the frequency range of the Receive PLL (as per ALRSEL). LFIN is an asynchronous output.

#### RDOUTE± [Receive Data Out] - Differential PECL

These ECL 100K outputs represent the recovered data from the input data stream (RDIN). This recovered data is sampled on the falling edge of RCLK.

#### RDOUTC± [Receive Data Out] – Differential CML

This is the CML version of RDOUTE±.

#### RCLKE± [Receive Clock Out] - Differential PECL

These ECL 100K outputs represent the recovered clock used to sample the recovered data (RDOUT).

#### RCLKC± [Receive Clock Out] – Differential CML

This is the CML version of RCLKE±.

#### TCLKE± [Transmit Clock Out] - Differential PECL

These ECL 100K outputs represent either the recovered clock (CLKSEL = HIGH) used to sample the recovered data (RDOUT) or the transmit clock of the frequency synthesizer (CLKSEL = LOW).

#### TCLKC± [Transmit Clock Out] - Differential CML

This is the CML version of TCLKE±.

#### **INPUTS/OUTPUTS**

#### PLLSN+, PLLSN- [Clock Synthesis Loop Filter]

External loop filter pins for the clock synthesis narrowband PLL.

#### PLLSW+, PLLSW- [Clock Synthesis Loop Filter]

External loop filter pins for the clock synthesis wide-band PLLs.

#### PLLRN+, PLLRN- [Clock Recovery Loop Filter]

External loop filter pins for the clock recovery narrow-band PLL.

#### PLLRW+, PLLRW- [Clock Recovery Loop Filter]

External loop filter pins for the clock recovery wide-band PLLs.

#### **OTHERS**

VCC Supply Voltage
VCCO Output Supply Voltage
VCCA Analog Supply Voltage
GND Ground

GNDA Analog Ground
NC These pins are for factory test.

These pins are for factory test, and are to be left unconnected during normal use.

#### **DESCRIPTION**

#### General

The SY87702L is a complete clock and data recovery circuit, capable of dealing with NRZ data rates from 28Mbps through to 2.5Gbps. A reference PLL is used as a frequency synthesizer, both to multiply a clock to the desired transmit rate, and to train the recovery PLL in preparation for actual data recovery.

#### **VCO Selection**

SY87702L has four complete VCO circuits. Depending of the application and the frequency range, any one of these four perform data recovery.

As indicated by the VCO selection table, there are three general purpose VCOs, covering one of three frequency

ranges. However, to extend the range of the device, the output of the VCO may be divided down.

In the case of the two highest frequency VCO, this divisor is always set to 1. For the lowest frequency VCO, the FREQSEL pins select which divisor, and hence, which range of frequencies the VCO will work over.

In addition, for SONET/SDH applications, there is a narrow band, extremely low jitter PLL. It also uses the FREQSEL divisor to choose the correct SONET/SDH frequency.

The various combinations of FREQSEL and VCOSEL are not arbitrary, but are limited to the subset shown in Table 4, where the range column indicates frequency in Mbps.

| VCOSEL1 | VCOSEL2 | FREQSEL1 | FREQSEL2 | FREQSEL3 | Range (Mbps)            |
|---------|---------|----------|----------|----------|-------------------------|
| 0       | 0       | 0        | 0        | 0        | 2488 (OC48)             |
| 0       | 0       | 0        | 0        | 1        | 1244                    |
| 0       | 0       | 0        | 1        | 0        | 622 (OC12)              |
| 0       | 0       | 1        | 0        | 0        | 311                     |
| 0       | 0       | 1        | 1        | 0        | 155 (OC3)               |
| 0       | 1       | 0        | 0        | 0        | 1800–2500               |
| 0       | 1       | 0        | 0        | 1        | 900–1250 <sup>(1)</sup> |
| 1       | 0       | 0        | 0        | 0        | 1250–1800               |
| 1       | 1       | 0        | 0        | 0        | 650–1300 <sup>(2)</sup> |
| 1       | 1       | 0        | 0        | 1        | 325–650 <sup>(3)</sup>  |
| 1       | 1       | 0        | 1        | 0        | 163–325                 |
| 1       | 1       | 0        | 1        | 1        | 109–216                 |
| 1       | 1       | 1        | 0        | 0        | 82–162                  |
| 1       | 1       | 1        | 0        | 1        | 55–108                  |
| 1       | 1       | 1        | 1        | 0        | 41–81                   |
| 1       | 1       | 1        | 1        | 1        | 28–54                   |

Table 4.<sup>(4)</sup>

#### NOTES:

- 1. Suggested range for Fibre Channel applications.
- 2. REFCLK multiplier of 2 is not allowed in this range.
- 3. REFCLK multiplier of 1 is not allowed in this range.
- Combinations of VCOSEL and FREQSEL other then those in this table result in undefined behavior, and should not be used.

## LOOP FILTER COMPONENTS(1)

## **CML OUTPUT DIAGRAM**



 $R1 = 1.2k\Omega$ 

 $C1 = 1.0 \mu F$  (X7R Dielectric)

Figure 1. R1 Filter Component



 $R2 = 1.8k\Omega$ 

 $C2 = 1.0 \mu F$  (X7R Dielectric)

Figure 2. R2 Filter Component

#### NOTE:

 ${\bf 1.} \ \ {\bf Suggested \ Values.} \ \ {\bf Values \ may \ vary \ for \ different \ applications.}$ 



Figure 3.  $50\Omega$  Load CML Output



Figure 4.  $100\Omega$  Load CML Output

## **TIMING WAVEFORMS**



## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol              | Parameter                             | Rating                  | Unit |
|---------------------|---------------------------------------|-------------------------|------|
| V <sub>CC</sub>     | Power Supply Voltage                  | -0.5 to +7.0            | V    |
| V <sub>IN</sub>     | Input Voltage                         | –0.5 to V <sub>CC</sub> | V    |
| I <sub>OUT</sub>    | ECL Output Current —Continuous —Surge | 50<br>100               | mA   |
| I <sub>CMLOUT</sub> | CML Output Current                    | 30                      | mA   |
| T <sub>store</sub>  | Storage Temperature Range             | -65 to +150             | °C   |
| T <sub>A</sub>      | Operating Temperature Range           | -40 to +85              | °C   |

#### NOTE:

#### DC ELECTRICAL CHARACTERISTICS

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ; GND = GNDA = 0V;  $T_A = -40$ °C to +85°C

| Symbol          | Parameter            | Min. | Тур. | Max. | Unit | Condition |
|-----------------|----------------------|------|------|------|------|-----------|
| V <sub>CC</sub> | Power Supply Voltage | 3.15 | 3.3  | 3.45 | ٧    |           |
| I <sub>CC</sub> | Power Supply Current | _    | 400  | _    | mA   |           |

#### 100K PECL DC ELECTRICAL CHARACTERISTICS

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ; GND = GNDA = 0V;  $T_A = -40$ °C to +85°C

| Symbol          | Parameter           | Min.                    | Тур. | Max.                    | Unit | Condition                          |
|-----------------|---------------------|-------------------------|------|-------------------------|------|------------------------------------|
| V <sub>IH</sub> | Input HIGH Voltage  | V <sub>CC</sub> – 1.165 | _    | V <sub>CC</sub> - 0.880 | V    |                                    |
| V <sub>IL</sub> | Input LOW Voltage   | V <sub>CC</sub> – 1.810 | _    | V <sub>CC</sub> – 1.475 | V    |                                    |
| I <sub>IL</sub> | Input LOW Current   | 0.5                     | _    | _                       | μΑ   | $V_{IN} = V_{IL}(Min)$             |
| V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> – 1.075 | _    | V <sub>CC</sub> - 0.830 | V    | 50 $\Omega$ to V <sub>CC</sub> –2V |
| V <sub>OL</sub> | Output LOW Voltage  | V <sub>CC</sub> – 1.860 | _    | V <sub>CC</sub> – 1.570 | V    | 50 $\Omega$ to V <sub>CC</sub> –2V |

## CML DC ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ; GND = GNDA = 0V;  $T_A = -40$ °C to +85°C

| Symbol          | Parameter           | Min. | Тур.                                               | Max. | Unit | Condition                                        |
|-----------------|---------------------|------|----------------------------------------------------|------|------|--------------------------------------------------|
| V <sub>OH</sub> | Output HIGH Voltage | -    | V <sub>CC</sub> - 0.025                            | _    | V    |                                                  |
| V <sub>OL</sub> | Output LOW Voltage  | _    | V <sub>CC</sub> - 0.400<br>V <sub>CC</sub> - 0.200 | _    | V    | 100 $\Omega$ Environment 50 $\Omega$ Environment |

#### NOTE

1. Actual voltage levels and differential swing will depend on customer termination scheme. Typically, a 400mV swing is available in the 100Ω environment and a 200mV swing in the 50Ω environment. Refer to the "CML Output" diagram for more details.

<sup>1.</sup> Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.

## TTL DC ELECTRICAL CHARACTERISTICS

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ; GND = GNDA = 0V;  $T_A = -40$ °C to +85°C

| Symbol           | Parameter              | Min. | Тур. | Max.        | Unit     | Condition                                                                 |
|------------------|------------------------|------|------|-------------|----------|---------------------------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage     | 2.0  | _    |             | V        |                                                                           |
| $V_{IL}$         | Input LOW Voltage      |      | _    | 0.8         | V        |                                                                           |
| I <sub>IH</sub>  | Input HIGH Current     |      |      | +20<br>+100 | μA<br>μA | $V_{IN}$ = 2.7V, $V_{CC}$ = Max.<br>$V_{IN}$ = $V_{CC}$ , $V_{CC}$ = Max. |
| I <sub>IL</sub>  | Input LOW Current      | _    | _    | -300        | μΑ       | $V_{IN} = 0.5V$ , $V_{CC} = Max$ .                                        |
| I <sub>OLK</sub> | Output Leakage Current |      | _    | 500         | μΑ       | $V_{OUT} = V_{CC}$                                                        |
| V <sub>OL</sub>  | Output LOW Voltage     |      | _    | 0.5         | V        | I <sub>OL</sub> = 4mA                                                     |

## **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ; GND = GNDA = 0V;  $T_A = -40$ °C to +85°C

| Symbol            | Parameter                                | Min. | Тур. | Max.  | Unit    | Condition                  |
|-------------------|------------------------------------------|------|------|-------|---------|----------------------------|
|                   | RCLK, TCLK Output Jitter <sup>(1)</sup>  | _    | _    | 0.010 | UI rms  | REFCLK Multiplier = 16     |
|                   | Lock Range/Training Range                | 1000 | _    | _     | ppm     |                            |
|                   | Acquisition Lock Time                    | _    | 15   | _     | μs      | > 25% transition density   |
|                   | RDIN Maximum Data Rate                   | 2.5  | _    | _     | Gbps    |                            |
|                   | REFCLK Maximum Frequency                 | _    | _    | 325   | MHz     |                            |
| t <sub>CPWH</sub> | REFCLK Pulse Width High                  | 1.2  | _    | _     | ns      |                            |
| t <sub>CPWL</sub> | REFCLK Pulse Width Low                   | 1.2  | _    | _     | ns      |                            |
| t <sub>IRF</sub>  | REFCLK Input Rise/Fall Time (20% to 80%) | _    | _    | 1.0   | ns      |                            |
| t <sub>ODC</sub>  | Output Duty Cycle (RCLK/TCLK)            | 45   | _    | 55    | % of UI |                            |
| t <sub>RE</sub>   | ECL Output Rise/Fall Time (20% to 80%)   | _    | 200  | 300   | ps      | $50\Omega$ to $V_{CC}$ –2V |
| t <sub>RC</sub>   | CML Output Rise/Fall Time (20% to 80%)   | _    | 65   | 120   | ps      | No Load                    |
| t <sub>DV</sub>   | Data Valid                               | 100  | _    | _     | ps      |                            |
| t <sub>DH</sub>   | Data Hold                                | 100  |      | _     | ps      |                            |

#### NOTE:

1. Except at OC-48.

## **EVALUATION BOARD SCHEMATIC**



## **EVALUATION BOARD I/O TERMINATION SCHEMES**



#### NOTES:

- 1. For AC coupling, include capacitors C19 thru C31, C33, C35 and C37.
- 2. If DC coupling, remove resistors R36 thru R43.
- 3. For  $50\Omega$  CML systems, include resistors R24–R29.
- 4. For  $100\Omega$  CML systems, see Figure 3.

## REFCLK INPUTS

# NC (FUTURE REV. OUTPUT)





## PRODUCT ORDERING CODE

| Ordering   | Package | Operating  |
|------------|---------|------------|
| Code       | Type    | Range      |
| SY87702LHI | H64-1   | Industrial |

## 64 LEAD EPAD H QUAD FLATPACK (H64-1)



Micrel

#### MICREL-SYNERGY 3250 SCOTT BOULEVARD SANTA CLARA CA 95054 USA

TEL + 1 (408) 980-9191 FAX + 1 (408) 914-7878 WEB http://www.micrel.com

This information is believed to be accurate and reliable, however no responsibility is assumed by Micrel for its use nor for any infringement of patents or other rights of third parties resulting from its use. No license is granted by implication or otherwise under any patent or patent right of Micrel Inc.

© 2000 Micrel Incorporated