

# CAT28C65A/CAT28C65AI

### 64K-Bit CMOS E2PROM

### **FEATURES**

- Fast Read Access Times: 150/200/250ns
- Low Power CMOS Dissipation:
  - -Active: 30mA Max. -Standby: 100µA Max.
- Simple Write Operation:
  - -On-Chip Address and Data Latches
  - -Self-Timed Write Cycle with Auto-Clear
- Fast Nonvolatile Write Cycle:
  - -10ms Max (5ms available)
- CMOS and TTL Compatible I/O

- Automatic Page Write Operation:
  - -1 to 32 Bytes in 10ms
  - -Page Load Timer
- End of Write Detection:
  - -DATA Polling
  - -RDY/BUSY Pin
- Hardware Write Protection
- 10,000 Program/Erase Cycles
- 10 Year Data Retention

### DESCRIPTION

The CAT28C65A/CAT28C65AI is a fast, low power, 5V-only CMOS E<sup>2</sup>PROM organized as 8K x 8 bits. It requires a simple interface for in-system programming. On-chip address and data latches, self-timed write cycle with auto-clear and V<sub>CC</sub> power up/down write protection eliminate additional timing and protection hardware. DATA Polling and a RDY/BUSY pin signal the start and end of the self-timed write cycle. Addition-

ally, the CAT28C65A/CAT28C65Al features hardware write protection.

The CAT28C65A/CAT28C65AI is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 10,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 28 pin DIP and SO or 32 pin PLCC packages.

#### **BLOCK DIAGRAM**



7-33

TD 5095

#### PIN CONFIGURATION **DIP Package** SO Package RDY/BUSY [ •1 □ Vcc RDY/BUSY -1 28 🗖 VCC □ WE A<sub>12</sub> 🗀 2 27 A<sub>12</sub> 口 2 27 🗀 WE A7 🗖 3 26 □ NC A7 ☐ 3 26 🗆 NC A<sub>6</sub> 🗆 A<sub>6</sub> □ □ A8 4 25 🗀 A8 A<sub>5</sub> 5 24 □ A9 A5 🗆 5 24 🗀 A9 A4 🗖 A4 🗀 6 23 ☐ A<sub>11</sub> 23 🗀 A<sub>11</sub> 6 A3 🗀 ゴ値 7 22 🗖 ŌĒ 22 A<sub>3</sub> □ 7 □ A<sub>10</sub> 8 21 A<sub>2</sub> □ 8 21 🗖 A<sub>10</sub> A<sub>2</sub> [ 9 20 ᆸᅋ A<sub>1</sub> 🗆 A1 🗀 9 20 口证 10 19 1/07 A<sub>0</sub> 口 10 19 🗀 1/07 **∞** □ 1/00 🗀 11 1/06 1/00 🗖 11 18 🗀 1/06 1/01 口 12 17 1/05 1/01 🗆 17 | 1/05 12 1/02 🖂 13 □ 1/0<sub>4</sub> 16 1/02 🗖 13 16 🗀 1/04 Vss 더 15 □ 1/O<sub>3</sub> V<sub>SS</sub> □ 14 15 🗀 1/03 **PLCC Package** /BUSY A12 NC NC NC NC 3 2 1 32 31 30 □ A8 A<sub>6</sub> [ 6 A<sub>5</sub> □ □ A<sub>9</sub> A4 🗆 7 27 □ A<sub>11</sub> 26 🗖 NC 8 A<sub>3</sub> □ A<sub>2</sub> $\square$ 9 TOP VIEW 25 🗀 ÖE 24 🗖 A<sub>10</sub> 10 A1 🗆 23 🗖 CE A<sub>0</sub> □ 11 NC [ 12 22 | 1/07 1/00 □ 21 1/06 14 15 16 17 18 19 20 5095 FHD F01

### **PIN FUNCTIONS**

| Pin Name                           | Function            |
|------------------------------------|---------------------|
| A <sub>0</sub> -A <sub>12</sub>    | Address Inputs      |
| I/O <sub>0</sub> –I/O <sub>7</sub> | Data Inputs/Outputs |
| RDY/BUSY                           | Ready/BUSY Status   |
| CE                                 | Chip Enable         |
| ŌE                                 | Output Enable       |
| WE                                 | Write Enable        |
| Vcc                                | 5V Supply           |
| Vss                                | Ground              |
| NC                                 | No Connect          |

### **MODE SELECTION**

| Mode                       | CE            | WE       | ŌĒ | I/O              | Power   |
|----------------------------|---------------|----------|----|------------------|---------|
| Read                       | L             | Н        | L  | D <sub>оит</sub> | ACTIVE  |
| Byte Write (WE Controlled) | Ĺ             | $\nabla$ | Н  | DiN              | ACTIVE  |
| Byte Write (CE Controlled) | $\overline{}$ | L        | Н  | DiN              | ACTIVE  |
| Standby, and Write Inhibit | Н             | х        | Х  | High-Z           | STANDBY |
| Read and Write Inhibit     | Х             | Н        | Н  | High-Z           | ACTIVE  |

### CAPACITANCE TA = 25°C, f = 1.0 MHz, V<sub>CC</sub> = 5V

| Symbol                          | Test                     | Max. | Units | Conditions           |
|---------------------------------|--------------------------|------|-------|----------------------|
| C <sub>I/O</sub> <sup>(1)</sup> | Input/Output Capacitance | 10   | pF    | $V_{VO} = 0V$        |
| C <sub>IN</sub> (1)             | Input Capacitance        | 6    | pF    | V <sub>IN</sub> = 0V |

Note

<sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter.

## **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias55°C to +125°C                                                     |
|------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                        |
| Voltage on Any Pin with Respect to Ground <sup>(2)</sup> 2.0V to +V <sub>CC</sub> + 2.0V |
| V <sub>CC</sub> with Respect to Ground–2.0V to +7.0V Package Power Dissipation           |
| Capability (Ta = 25°C)1.0W                                                               |
| Lead Soldering Temperature (10 secs)300°C                                                |
| Output Short Circuit Current <sup>(3)</sup> 100 mA                                       |

### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.

### RELIABILITY CHARACTERISTICS

| Symbol                          | Parameter          | Min.   | Max. | Units       | Test Method                   |
|---------------------------------|--------------------|--------|------|-------------|-------------------------------|
| N <sub>END</sub> <sup>(1)</sup> | Endurance          | 10,000 |      | Cycles/Byte | MIL-STD-883, Test Method 1033 |
| T <sub>DR</sub> <sup>(1)</sup>  | Data Retention     | 100    |      | Years       | MIL-STD-883, Test Method 1008 |
| V <sub>ZAP</sub> <sup>(1)</sup> | ESD Susceptibility | 2000   |      | Volts       | MIL-STD-883, Test Method 3015 |
| I <sub>LTH</sub> (1)(4)         | Latch-Up           | 100    |      | mA          | JEDEC Standard 17             |

### D.C. OPERATING CHARACTERISTICS

CAT28C65A  $T_A=0^{\circ}C$  to +70°C,  $V_{CC}=5V\pm10^{\circ}$ , unless otherwise specified. CAT28C65AI  $T_A=-40^{\circ}C$  to +85°C,  $V_{CC}=5V\pm10^{\circ}$ , unless otherwise specified.

|                                 |                                           |      | Limits           |                      |       |                                                                                         |
|---------------------------------|-------------------------------------------|------|------------------|----------------------|-------|-----------------------------------------------------------------------------------------|
| Symbol                          | Parameter                                 |      | Min. Typ. Max. U |                      | Units | <b>Test Conditions</b>                                                                  |
| lcc                             | V <sub>CC</sub> Current (Operating, TTL)  |      |                  | 40                   | mA    | CE = OE = V <sub>IL</sub> ,<br>f = 1/t <sub>RC</sub> min, All I/O's Open                |
| Iccc <sup>(5)</sup>             | V <sub>CC</sub> Current (Operating, CMOS) |      |                  | 30                   | mA    | $\overline{CE} = \overline{OE} = V_{ILC},$<br>f = 1/t <sub>RC</sub> min, All I/O's Open |
| I <sub>SB</sub>                 | V <sub>CC</sub> Current (Standby, TTL)    |      |                  | 1                    | mA    | CE = V <sub>IH</sub> , All I/O's Open                                                   |
| I <sub>SBC</sub> <sup>(6)</sup> | V <sub>CC</sub> Current (Standby, CMOS)   |      |                  | 100                  | μА    | CE = V <sub>IHC</sub> ,<br>All I/O's Open                                               |
| fLi                             | Input Leakage Current                     | -1   |                  | 1                    | μΑ    | $V_{IN} = GND$ to $V_{CC}$                                                              |
| lro                             | Output Leakage Current                    | -10  |                  | 10                   | μА    | $V_{OUT} = GND \text{ to } V_{CC},$ $\overline{CE} = V_{IH}$                            |
| V <sub>IH</sub> <sup>(6)</sup>  | High Level Input Voltage                  | 2.0  |                  | V <sub>CC</sub> +0.3 | V     |                                                                                         |
| V <sub>IL</sub> (5)             | Low Level Input Voltage                   | -0.3 |                  | 0.8                  | V     |                                                                                         |
| V <sub>OH</sub>                 | High Level Output Voltage                 | 2.4  |                  |                      | V     | Iон = -400µA                                                                            |
| V <sub>OL</sub>                 | Low Level Output Voltage                  |      |                  | 0.4                  | V     | I <sub>OL</sub> = 2.1mA                                                                 |
| Vwi                             | Write Inhibit Voltage                     | 3.0  |                  |                      | V     | V - V - V - V - V - V - V - V - V - V -                                                 |

#### Note:

- (1) This parameter is tested initially and after a design or process change that affects the parameter.
- (2) The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> +2.0V for periods of less than 20 ns.
- (3) Output shorted for no more than one second. No more than one output shorted at a time.
- (4) Latch-up protection is provided for stresses up to 100mA on address and data pins from -1V to V<sub>CC</sub> +1V.
- (5)  $V_{ILC} = -0.3V$  to +0.3V.
- (6)  $V_{iHC} = V_{CC} 0.3V$  to  $V_{CC} + 0.3V$ .

### A.C. CHARACTERISTICS, Read Cycle

CAT28C65A  $T_A=0^{\circ}C$  to +70°C,  $V_{CC}=5V\pm10^{\circ}$ , unless otherwise specified. CAT28C65AI  $T_A=-40^{\circ}C$  to +85°C,  $V_{CC}=5V\pm10^{\circ}$ , unless otherwise specified.

| Symbol                         |                                 | 28C65A-15<br>28C65AI-15 |      | 28C65A-20<br>28C65Al-20 |      | 28C65A-25<br>28C65Al-25 |      |       |
|--------------------------------|---------------------------------|-------------------------|------|-------------------------|------|-------------------------|------|-------|
|                                | Parameter                       | Min.                    | Max. | Min.                    | Max. | Min.                    | Max. | Units |
| tRC                            | Read Cycle Time                 | 150                     |      | 200                     |      | 250                     |      | ns    |
| tce                            | CE Access Time                  |                         | 150  |                         | 200  |                         | 250  | ns    |
| tAA                            | Address Access Time             |                         | 150  |                         | 200  |                         | 250  | ns    |
| toE                            | OE Access Time                  |                         | 70   |                         | 90   |                         | 90   | ns    |
| t <sub>LZ</sub> (1)            | CE Low to Active Output         | 10                      |      | 10                      |      | 10                      |      | ns    |
| toLZ <sup>(1)</sup>            | OE Low to Active Output         | 10                      |      | 10                      |      | 10                      |      | ns    |
| t <sub>HZ</sub> (1)(7)         | CE High to High-Z Output        |                         | 70   |                         | 90   |                         | 90   | ns    |
| t <sub>OHZ</sub> (1)(7)        | OE High to High-Z Output        |                         | 70   |                         | 90   |                         | 90   | ns    |
| t <sub>OH</sub> <sup>(1)</sup> | Output Hold from Address Change | 20                      |      | 20                      |      | 20                      |      | ns    |

Figure 1. A.C. Testing Input/Output Waveform<sup>(8)</sup>



Figure 2. A.C. Testing Load Circuit (example)



C<sub>L</sub> INCLUDES JIG CAPACITANCE

5096 FHD F04

Note:

(1) This parameter is tested initially and after a design or process change that affects the parameter.

(7) Output floating (High-Z) is defined as the state when the external data line is no longer driven by the output buffer.

(8) Input rise and fall times (10% and 90%) < 10 ns.

### A.C. CHARACTERISTICS, Write Cycle

CAT28C65A  $T_A$  = 0°C to +70°C,  $V_{CC}$  = 5V ±10%, unless otherwise specified. CAT28C65Al  $T_A$  = -40°C to +85°C,  $V_{CC}$  = 5V ±10%, unless otherwise specified.

|                                |                                     | 28C65A-15<br>28C65AI-15 |      | 28C65A-20<br>28C65AI-20 |      | 28C65A-25<br>28C65AI-25 |      |       |
|--------------------------------|-------------------------------------|-------------------------|------|-------------------------|------|-------------------------|------|-------|
| Symbol                         | Parameter                           | Min.                    | Max. | Min.                    | Max. | Min.                    | Max. | Units |
| twc                            | Write Cycle Time                    |                         | 10   |                         | 10   |                         | 10   | ms    |
| tas                            | Address Setup Time                  | 0                       |      | 0                       |      | 0                       |      | ns    |
| t <sub>AH</sub>                | Address Hold Time                   | 100                     |      | 120                     |      | 100                     |      | ns    |
| tcs                            | Write Setup Time                    | 0                       |      | 0                       |      | 0                       |      | ns    |
| tch                            | Write Hold Time                     | 0                       |      | 0                       |      | 0                       |      | ns    |
| t <sub>CW</sub> <sup>(9)</sup> | CE Pulse Time                       | 150                     |      | 150                     |      | 150                     |      | ns    |
| toes                           | OE Setup Time                       | 10                      |      | 10                      |      | 10                      |      | ns    |
| toeh                           | OE Hold Time                        | 10                      |      | 10                      |      | 10                      |      | ns    |
| twp <sup>(9)</sup>             | WE Pulse Width                      | 150                     |      | 150                     |      | 150                     |      | ns    |
| t <sub>DS</sub>                | Data Setup Time                     | 70                      |      | 70                      |      | 70                      |      | ns    |
| t <sub>DH</sub>                | Data Hold Time                      | 0                       |      | 0                       |      | 0                       |      | ns    |
| t <sub>INIT</sub> (1)          | Write Inhibit Period After Power-up | 5                       | 20   | 5                       | 20   | 5                       | 20   | ms    |
| t <sub>BLC</sub> (1)(10)       | Byte Load Cycle Time                | 10                      | 100  | 10                      | 100  | 10                      | 100  | μs    |
| t <sub>DB</sub>                | Time to Device Busy                 |                         | 120  |                         | 120  |                         | 120  | ns    |

#### Note:

A write pulse of less than 20ns duration will not initiate a write cycle.

<sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter.

<sup>(10)</sup> A timer of duration t<sub>BLC</sub> max. begins with every LOW to HIGH transition of WE. If allowed to time out, a page or byte write will begin; however a transition from HIGH to LOW within t<sub>BLC</sub> max. stops the timer.

### **DEVICE OPERATION**

#### Read

Data stored in the CAT28C65A/CAT28C65Al is transferred to the data bus when  $\overline{WE}$  is held high, and both  $\overline{OE}$  and  $\overline{CE}$  are held low. The data bus is set to a high impedance state when either  $\overline{CE}$  or  $\overline{OE}$  goes high. This

2-line control architecture can be used to eliminate bus contention in a system environment.

### **Byte Write**

A write cycle is executed when both  $\overline{CE}$  and  $\overline{WE}$  are low, and  $\overline{OE}$  is high. Write cycles can be initiated using either  $\overline{WE}$  or  $\overline{CE}$ , with the address input being latched on the

Figure 3. Read Cycle



5096 FHD F05

Figure 4. Byte Write Cycle [WE Controlled] **ADDRESS** tcs -toestOEH WE <-t<sub>DB</sub> → tBLC. HIGH-Z HIGH-Z RDY/BUSY HIGH-Z DATA OUT DATA IN DATA VALID 5095 FHD F06

falling edge of WE or CE, whichever occurs last. Data, conversely, is latched on the rising edge of WE or CE, whichever occurs first. Once initiated, a byte write cycle automatically erases the addressed byte and the new data is written within 10 ms.

#### Page Write

The page write mode of the CAT28C65A/CAT28C65Al (essentially an extended BYTE WRITE mode) allows from 1 to 32 bytes of data to be programmed within a

single E<sup>2</sup>PROM write cycle. This effectively reduces the byte-write time by a factor of 32.

Following an initial WRITE operation ( $\overline{WE}$  pulsed low, for twp, and then high) the page write mode can begin by issuing sequential  $\overline{WE}$  pulses, which load the address and data bytes into a 32 byte temporary buffer. The page address where data is to be written, specified by bits  $A_5$  to  $A_{12}$ , is latched on the last falling edge of  $\overline{WE}$ . Each byte within the page is defined by address bits  $A_0$  to  $A_4$ 





(which can be loaded in any order) during the first and subsequent write cycles. Each successive byte load cycle must begin within t<sub>BLC MIN</sub> of the rising edge of the preceding WE pulse. There is no page write window limitation as long as WE is pulsed low within t<sub>BLC MIN</sub>.

Upon completion of the page write sequence, WE must stay high a minimum of tBLC MAX for the internal automatic program cycle to commence. This programming cycle consists of an erase cycle, which erases any data that existed in each addressed cell, and a write cycle, which writes new data back into the cell. A page write will only write data to the locations that were addressed and will not rewrite the entire page.

### **DATA** Polling

DATA polling is provided to indicate the completion of a byte write cycle. Once a byte write cycle is initiated, attempting to read the last byte written will output the complement of that data on I/O<sub>7</sub> (I/O<sub>0</sub>–I/O<sub>6</sub> are indeterminate) until the programming cycle is complete. Upon completion of the self-timed byte write cycle, all I/O's will output true data during a read cycle.

### Ready/BUSY (RDY/BUSY)

The RDY/BUSY pin is an open drain output which indicates device status during programming. It is pulled low during the write cycle and released at the end of programming. Several devices may be OR-tied to the same RDY/BUSY line.

#### HARDWARE DATA PROTECTION

The following is a list of hardware data protection features that are incorporated into the CAT28C65A/CAT28C65AI.

- (1)  $V_{CC}$  sense provides for write protection when  $V_{CC}$  falls below 3.0V min.
- (2) A power on delay mechanism, t<sub>INIT</sub> (see AC characteristics), provides a 5 to 20 ms delay before a write sequence, after V<sub>CC</sub> has reached 3.0V min.
- (3) Write inhibit is activated by holding any one of OE low, CE high or WE high.
- (4) Noise pulses of less than 20 ns on the WE or CE inputs will not result in a write cycle.

