## M390S1620DT1-C75 Organization : 16Mx72Composition : 16MX4 \*18 <sup>p</sup> Used component part #: K4S640432D-TC75 # of rows in module: 1 Row # of banks in component: 4 banks Feature: 1,700mil height & double sided PRefresh: 4K/64ms <sub>ρ</sub> Contents ; | Byte # | Function Described | Function Supported<br>-75 | Hex value<br>-75 | Note | |--------|------------------------------------------------------------|--------------------------------|------------------|---------| | | | | | | | 1 | Total # of bytes of SPD memory device | 256bytes (2K-bit) | 08h | | | 2 | Fundamental memory type | SDRAM | 04h | | | 3 | # of row address on this assembly | 12 | 0Ch | 1 | | 4 | # of column address on this assembly | 10 | 0Ah | 1 | | 5 | # of module rows on this assembly | 1 Row | 01h | | | 6 | Data width of this assembly | 72 bits | 48h | | | 7 | Data width of this assembly | - | 00h | | | 8 | Voltage interface standard of this assembly | LVTTL | 01h | | | 9 | SDRAM cycle time @CAS latency of 3 | 7.5ns | 75h | 2 | | 10 | SDRAM access time from clock @CAS latency of 3 | 5.4ns | 54h | 2 | | 11 | DIMM configuration type | ECC | 02h | | | 12 | Refresh rate & type | 15.625us, support self refresh | 80h | | | 13 | Primary SDRAM width | x4 | 04h | | | 14 | Error checking SDRAM width | x4 | 04h | | | 15 | Minimum clock delay for back-to-back random column address | tCCD = 1CLK | 01h | | | 16 | SDRAM device attributes : Burst lengths supported | 1, 2, 4, 8 & full page | 8Fh | | | 17 | SDRAM device attributes : # of banks on SDRAM device | 4 banks | 04h | | | 18 | SDRAM device attributes : CAS latency | 3 | 04h | | | 19 | SDRAM device attributes : CS latency | 0 CLK | 01h | | | 20 | SDRAM device attributes : Write latency | 0 CLK | 01h | | | | SDRAM module attributes | Registered/Buffered DQM, | | | | 21 | | address & control inputs | 1Fh | | | | | and On-Card PLL | | | | | SDRAM device attributes : General | +/- 10% voltage tolerance, | | | | 22 | | Burst Read Single bit Write | 0Eh | | | | | precharge all, auto precharge | 201 | | | 23 | SDRAM cycle time @CAS latency of 2 | - | 00h | 2 | | 24 | SDRAM access time from clock @CAS latency of 2 | - | 00h | 2 | | 25 | SDRAM cycle time @CAS latency of 1 | - | 00h | _ | | 26 | SDRAM access time from clock @CAS latency of 1 | - | 00h | | | 27 | Minimum row precharge time (=tRP) | 20ns | 14h | | | 28 | Minimum row active to row active delay (tRRD) | 15ns | 0Fh | | | 29 | Minimum RAS to CAS delay (=tRCD) | 20ns | 14h | | | 30 | Minimum activate precharge time (=tRAS) | 45ns | 2Dh | | | 31 | Module row density | 1 Row of 128MB | 20h | | | 32 | Command and address signal input setup time | 1.5ns | 15h | | | 33 | Command and address signal input hold time | 0.8ns | 08h | | | 34 | Data signal input setup time | 1.5ns | 15h | <u></u> | ## **SERIAL PRESENCE DETECT** ## PC133 Registered DIMM | Byte # | Function Described | Function Supported | Hex value | Note | |--------|---------------------------------------------------------------|--------------------|-----------|------| | | | -75 | -75 | Note | | 35 | Data signal input hold time | 0.8ns | 08h | | | 36~61 | Superset information (maybe used in future) | - | 00h | | | 62 | SPD data revision code | JEDEC2 | 02h | | | 63 | Checksum for bytes 0 ~ 62 | - | C6h | | | 64 | Manufacturer JEDEC ID code | Samsung | CEh | | | 65~71 | Manufacturer JEDEC ID code | Samsung | 00h | | | 72 | Manufacturing location | Onyang Korea | 01h | | | 73 | Manufacturer part # (Memory module) | М | 4Dh | | | 74 | Manufacturer part # (DIMM Configuration) | 3 | 33h | | | 75 | Manufacturer part # (Data bits) | Blank | 20h | | | 76 | Manufacturer part # (Data bits) | 9 | 39h | | | 77 | Manufacturer part # (Data bits) | 0 | 30h | | | 78 | Manufacturer part # (Mode & operating voltage) | S | 53h | | | 79 | Manufacturer part # (Module depth) | 1 | 31h | | | 80 | Manufacturer part # (Module depth) | 6 | 36h | | | 81 | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2 | 32h | | | 82 | Manufacturer part # (Composition component) | 0 | 30h | | | 83 | Manufacturer part # (Component revision) | D | 44h | | | 84 | Manufacturer part # (Package type) | Т | 54h | | | 85 | Manufacturer part # (PCB revision & type) | 1 | 31h | | | 86 | Manufacturer part # (Hyphen) | " _ " | 2Dh | | | 87 | Manufacturer part # (Power) | С | 43h | | | 88 | Manufacturer part # (Minimum cycle time) | 7 | 37h | | | 89 | Manufacturer part # (Minimum cycle time) | 5 | 35h | | | 90 | Manufacturer part # (TBD) | Blank | 20h | | | 91 | Manufacturer revision code (For PCB) | 1 | 31h | | | 92 | Manufacturer revision code (For component) | D-die (5th Gen.) | 44h | | | 93 | Manufacturing date (Week) | - | - | 3 | | 94 | Manufacturing date (Year) | - | - | 3 | | 95~98 | Assembly serial # | - | - | 4 | | 99~125 | Manufacturer specific data (may be used in future) | Undefined | - | 5 | | 126 | Reserved | 100MHz | 64h | | | 127 | Reserved | CLK0, CL-3, ConAP | 85h | | | 128+ | Unused storage locations | Undefined | - | 5 | **Note:** 1. The row select address is excluded in counting the total # of addresses. - 2. This value is based on the component specification. - 3. These bytes are programmed by code of Date Week & Date Year with BCD format. - 4. These bytes are programmed by Samsung's own Assembly Serial # system. All modules may have different unique serial #. - 5. These bytes are Undefined and can be used for Samsung's own purpose.