# IGITAL AUDIO

Signal Processor & Controller for Compact Disc Player

#### YM3815-H SPC-B

## ■ OUTLINE

The YH3815-H is a compact disc player signal processor (SGP) and servo controller CMOS LSI developed by Yamaha.

The YM3815-H carries out the digital filtering and other signal processing useful for optical pick-up EFM signal demodulation and erroneous signal detection and correction and improved audio quality, as well all servo control (e. g., focus, disc, tracking, feed).

It is used in conjunction with the serial input DAC PCM56 or PCM57(Burr-Brown)

#### **FUNCTIONS**

- 1. Simple external connection of a crystal activates reference clock oscillations and the necessary internal timing signals.
- 2. Digitalizes the EFM signal, and based on that carries out clock regeneration and synchronizing signal isolation.
- 3. EFM demodulates this digital signal.
- 4. Isolates the Q sub-code from the EFM demodulated signal, and after carrying out a CRC check, outputs it to an external microprocessor.
- 5. Outputs a frame phase difference signal derived from the replayed clock and the reference clock and controls the rotation speed of the disc motor.
- 6. Carries out tracking as well as feed servo control for calling up the beginning of a selection and for fast forward, etc., upon input of a command from an external microprocessor.
- 7. Uses EFM demodulated signal buffering to absorb fluctuations in the rotation of the disc and interfaces the external RAM and signals ( $\pm 4$  frame jitter absorption).
- 8. Carries out unscrambling and de-interleaving of EFM demodulated signals in a set order.
- 9. Detects erroneous signals and corrects them and performs flag processing as well (double-error correction).
  - Performs signal compensation, hold, and even muting.
- 10. Carries out digital filtering (signal break at 20 KHz) by doubling the sampling period (88.2 KHz for both the left and right channels), outputting a DAC signal. (Modes in which digital filtering is not carried out are also available.)

### **■ FEATURES**

- 1. Silicon gate CMOS construction
- 3. 5 V single power supply
- 2. 80 pin flat plastic package (saves space)

# ■ ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings

| ITEM                  | SYMBOL | RATING                   | UNITS |  |
|-----------------------|--------|--------------------------|-------|--|
| Supply voltage        | VDD    | -0.3 ~ +7.0              | V     |  |
| Input voltage         | Vi     | $-0.3 \sim V_{DD} + 0.5$ | v     |  |
| Operating temperature | Тор    | -20 ~ +75                | °C    |  |
| Storage temperature   | Tstg   | -50 ~ +125               | °C    |  |

## Recommended Operating Conditions

| ITEM                  | SYMBOL | MIN. | TYP. | MAX. | UNITS |
|-----------------------|--------|------|------|------|-------|
| Supply voltage        | VDD    | 4.75 | 5.00 | 5.25 | v     |
| Operating temperature | Тор    | 0    | 25   | 75   | °C    |

#### **Electrical Characteristics**

| ITEM                         | SYMBOL | CONDITIONS    | MIN. | TYP. | MAX. | UNITS | REMARKS  |
|------------------------------|--------|---------------|------|------|------|-------|----------|
| Supply current               | IDD    | $V_{DD} = 5V$ |      | 25   | 40   | mA    |          |
| Output high level voltage    | Voh    | IOH = 20μA    | 4.0  |      |      | v     |          |
| Output low level voltage     | Vol    | IOL = 1 mA    |      | 1    | 0.4  | v     |          |
| Input high level voltage (1) | ViHi   |               | 3.5  |      |      | v     | (Note 1) |
| Input low level voltage (1)  | VILI   |               |      |      | 1.5  | v     | (Note I) |
| Input high level voltage (2) | VIH2   |               | 2.0  |      |      | v     | (Note 2) |
| Input low level voltage (2)  | VIL2   |               |      |      | 0.8  | v     | (Note 2) |
| Input leakage current        | ILK    | $V_1 = 5V$    |      |      | 10   | μА    |          |

Condition: VDD =  $5.0V \pm 5\%$ , Top =  $+0 \sim 70$ °C

Note 1: Applicable to terminals 3.VCOI 8.EFM1 14.FZC 15.FRF 16.HF 17.TER. Note 2: Applicable to terminals 33.RCK 38.DIN 39.SCK 54.D8-61.D1.

# ■ OUTLINE DIMENSIONS



## **■ BLOCK DIAGRAM**

