| Horizon <sup>™</sup><br>Communications Controller<br>for MIPS <sup>®</sup> Processor<br>MV96340 | H |
|-------------------------------------------------------------------------------------------------|---|
|-------------------------------------------------------------------------------------------------|---|

# Horizon™

# **PRODUCT OVERVIEW**

The Marvell<sup>®</sup> Horizon<sup>™</sup> MV96340 communications controller is the third generation of the industry-leading Horizon<sup>™</sup> solution for converged applications including integrated access devices, edge routers, media gateways, and Voice-over-IP (VoIP) equipment. Based on the Marvell Discovery<sup>™</sup>-II system controllers, the Horizon MV96340 communications controller integrates a MIPS<sup>®</sup> SysAD bus interface, a DDR SDRAM memory controller, dual 32-bit /single 64-bit PCI/PCI-X bridges, two 10/100/1000 Ethernet Media Access Controllers (MACs) with a set of eight, high-speed, multi-protocol WAN interfaces, and a NetGX<sup>™</sup> co-processor, supported by a full set of security, ATM and packet processing software. Supporting the most advanced MIPS processors, the Marvell Horizon MV96340 communications controller presents the most complete solution available today for implementing next-generation, high-performance, scalable, and affordable architectures for a large variety of converged, secured and end-to-end Quality of Service (QoS) applications.





## **FEATURES**

- Internal X-bar interconnect fabric

   High throughput, fully concurrent and non-blocking architecture
- 64-bit MIPS CPU bus interface
   125 MHz SvsAD LVCMOS and HSTL bus modes
- High-performance 64-bit DDR SDRAM controller
- 133 MHz ECC protected memory interface
- 8 GB address space
- 4-way bank interleaving and 16 open pages
- 32-bit device controller
  - Five chip selects with programmable timing, interfacing a broad range of synchronous and asynchronous devices
- High-performance PCI 2.2/66 MHz or PCI-X 1.0/133 MHz interfaces
  - Dual 32-bit or single 64-bit configurable
  - Programmable PCI bus arbiters
- Two 10/100/1000 Mbps Gigabit Ethernet (GbE) MACs
  - MII and RGMII interfaces
  - Eight entry priority queuing on receive and transmit
  - TCP/UDP/IP hardware checksum on receive and transmit

## BENEFITS

- Allows overall system performance optimization and full throughputs utilization
- Supports all 64-bit MIPS processors, allowing customers to choose the right performance and cost solution for their architecture
- Supports the industry-standard DDR SDRAM, allowing customers to easily migrate from existing SDR SDRAM solutions and resolve memory bottlenecks
- Simple and versatile local bus to support a wide range of peripheral devices
- Allow customer to use readily available PCI-based ASICs and off-the-shelf solutions to fully utilize the interface performance
- Combined with Marvell Alaska<sup>®</sup> PHYs, customers can migrate from 10/100 ports to emerging Gigabit interfaces



# FEATURES

I

- Four channel independent DMA controller
   All channels can move data from any-to-any interface simultaneously
- Eight 55 Mbps Multi-Protocol Serial Controllers (MPSC)
  - Support HDLC, BiSync, UART and transparent modes
  - Time slot assigner for eight serial and two control channels

### Integrated NetGX co-processor

- 200 MHz 32-bit customized RISC processor
- 16/24-bit ISA provides excellent code density and efficiency
- 8 Kb I-cache, 2K D-cache, 4 KB of integrated SRAM
- Cryptographic HW engine
   Dedicated hardware controlled by the NetGX<sup>™</sup> co-processor
  - AES, DES and 3DES encryption, SHA1 and MD5 authentication
- Comprehensive software infrastructure
   Fully ICSE certified NetGX software libraries for IPSec and ATM
  - Readily available SDK tool chain for software development
- System integration
  - 80 multi-purpose I/O pins and two wire serial interface
- Advanced 0.18-micron process
  - 1.8V core, 1.8V/2.5V/3.3V CPU interface and 3.3V I/O
  - 5V tolerant PCI interfaces
  - 805 BGA package, 1 mm pitch

## BENEFITS

- Offloads host CPU or integrated co-processor from having to move large data buffers between I/O and memory
- Provide design flexibility with hardware support for most common WAN protocols running at T1/E1 and T3/E3 line speeds
- Allows customer development of highly tuned security, ATM and packet processing system architecture, offloading the host CPU, and improving overall system performance at a reduced cost
- Significantly accelerates most common IPSec algorithms, enabling higher performance than all available off-the-shelf solutions at no added cost
- Minimizes customers' software development and shortens time-to-market
- · Lowers overall system cost, power and complexity
- Provides flexible architecture that works well with a wide range of off-the-shelf solutions



Fig 2. Horizon<sup>™</sup> Multi-Service Router Applications Diagram

**THE MARVELL ADVANTAGE:** The Marvell Horizon communications controllers for MIPS processor comes with a complete set of hardware and software development tools to assist network hardware engineers with product evaluation. Marvell's worldwide field applications engineers collaborate closely with network equipment vendors to develop and deliver new competitive products to market on time. Marvell utilizes recognized world-leading semiconductor foundry and packaging services to reliably deliver high-volume and low cost total solutions.

For more information, visit our website at www.marvell.com.



Marvell Semiconductor, Inc.

700 First Avenue Sunnyvale, CA 94089 Phone 408.222.2500 www.marvell.com Copyright © 2003, Marvell. All rights reserved. Marvell, the Marvell logo, Moving Forward Faster, Alaska, and GalNet are registered trademarks of Marvell. Discovery, Fastwriter, GalTis, Horizon, Libertas, Link Street, NetGX, PHY Advantage, Prestera, Raise The Technology Bar, UniMAC, Virtual Cable Tester, and Yukon are trademarks of Marvell. All other trademarks are the property of their respective owners.

MV96340-001 07/03