# DS8629 120 MHz Divide-by-100 Prescaler #### **General Description** The DS8629 is a fixed ratio counter combining ECL and Low Power Schottky technology on a single monolithic substrate. This provides high frequency capability and TTL compatibility. A single 5.2V ±10% supply is needed. The device can be operated in a single-ended or differential input mode, with the signal source typically capacitively coupled to the input. An input amplifier is included to allow use of extremely small amplitude, high frequency signals. The output of the device is a square wave of frequency four = f<sub>IN</sub>/100 for the DS8629. The output is standard Low Power Schottky. #### **Features** - High Frequency, dc—120 MHz—small input amplitude - Sine wave input 30 MHz < f<sub>IN</sub> < 120 MHz - TTL compatible output - May be used with TTL input - Single supply operation 5.2V ±10% - Single ended or differential input modes - Positive or negative-edge triggered - Count down sequence avoids broadcast FM IF harmonics TL/F/7539-1 TL/F/7539-2 Order Number DS8629N See NS Package Number N08E ## **Typical Applications** High Frequency—Single-Ended Input \*rTERM is the termination impedance TL/F/7539-3 8-13 #### Absolute Maximum Ratings (Note 1) if Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage 5V Input Voltage Output Voltage 5.5V -65°C to +150°C Storage Temperature Range Lead Temperature (Soldering, 10 sec.) 300°C #### **Operating Conditions** Unita Max Supply Voltage (V<sub>CC</sub>) 4.68 5.72 Temperature (T<sub>A</sub>) 0 +70 °C ### Electrical Characteristics (Notes 2 and 3) | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |-----------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|-----|------|-------| | V <sub>IN1(p-p)</sub> | input Voltage (Peak-To-Peak) | Single-Ended @ 120 MHz | | 200 | | 1000 | mV | | V <sub>IN2(p-p)</sub> | Input Voitage (Peak-To-Peak) | Differential @ 120 MHz | | 100 | | 1000 | m۷ | | fSINE | Input Frequency with Sine Wave | V <sub>IN</sub> = 600 mVp-p | | 30 | | 120 | MHz | | fTTL | Input Frequency with TTL Input | | | 0 | | 120 | MHz | | dv | Minimum Slew Rate of<br>Square Wave Input | V <sub>IN</sub> = 600 mVp-p | | | | 100 | V/µs | | V <sub>OH</sub> | Logical "1" Output Voltage | $V_{CC}=$ Min, $I_{OH}=-10~\mu$ A<br>$V_{CC}=$ Min, $I_{OH}=-400~\mu$ A<br>$V_{CC}=$ Min, $I_{OH}=-1.6~m$ A | | 2.9<br>2.4<br>2.0 | | | >>> | | los | Output Short-Circuit Current | V <sub>CC</sub> = Max | | -10 | | -40 | mA | | V <sub>OL</sub> | Logical "0" Output Voltage | V <sub>CC</sub> = Min | I <sub>OL</sub> = 8 mA DS8629 | | | 0.5 | ٧ | | lcc | Supply Current | V <sub>CC</sub> = Max | DS8629 | | 90 | 135 | mA | | Z <sub>IN</sub> | Input Impedance | $V_{IN} = 0.1 V_{p-p}$ to 1 $V_{p-p}$<br>Freq. = 120 MHz | | 100 | 200 | 350 | Ω | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified, min/max limits apply across the 0°C to 70°C range. All typical values are for T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5.2V. Note 3: All currents into device pins shown as positive, out of device pins negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. #### **Application Hints** #### **OPERATING NOTES** Two ground and two $V_{CC}$ connections are provided separating the ECL and buffer/amplifier stages from the TTL section, isolating the noise transients inherent in the TTL structure. In most cases, shorting the two grounds externally to a good ground plane and the $V_{CC}$ 's to a wide $V_{CC}$ bus will provide sufficient isolation. All components used in the circuit layout should be suitable for the frequencies involved and leads should be kept short to minimize stray inductance. A well by-passed voltage source should be used. The signal source is usually capacitively coupled to the input. At higher frequencies a 0.01 $\mu F$ input capacitor (C1) is usually sufficient, with larger values used at the lower frequencies. If the input signal is likely to be interrupted, it may be desirable to connect a 100 k $\Omega$ resistor between one input and ground to stabilize the device. In the single-ended mode, it is preferable to connect the resistor to the unused input. In the differential mode, the resistor can be connected to either input. The addition of the 100 k $\Omega$ pull-down resistor causes a loss of input sensitivity, but prevents circuit oscillations under no signal (open circuit) conditions. In addition, in the single ended mode, a capacitor of 0.01 $\mu F$ (C2) should be connected between the unused input and the ground plane to provide a good high frequency bypass. The capacitor should be made larger for lower frequencies. The input waveform may be sinusoidal, but below about 30 MHz the operation of the circuit becomes dependent on the slew rate of the input rather than amplitude. A square wave input with a slew rate of greater than 100 V/ $\mu s$ will permit correct operation down to lower frequencies, provided the proper input coupling capacitor is provided. If it is desired to use a TTL input signal source, the unused input should have a 10 $k\Omega$ resistor added to ground and the input coupling capacitor should be eliminated with the TTL source dc coupled to the input. The device can be used in phase-locked loop applications such as FM radio or other communications bands to prescale the input frequency down to a more usable level. A digital frequency display system can also be derived separately or in conjunction with a phase-locked loop, and it can extend the useful range of many inexpensive frequency counters to 160 MHz (typically).