# 27HC191/27HC291 ### 16K (2K x 8) High Speed CMOS UV Erasable PROM #### **FEATURES** - Bipolar performance - -35ns Access time available - CMOS technology for low power consumption -65mA Active current - -100μA Standby current (low power option) - OTP (one time programming) available - Auto-insertion-compatible plastic packages - Auto ID™ aids automated programming - Two programming algorithms allow improved programming times - -Fast programming - -Express - Organized in 2K x 8: bipolar PROM pinouts - -24-pin Dual-in-line package - -28-pin Chip carrier (leadless or plastic) - Extended temperature ranges available: - -Commercial: 0° C to 70° C - -Industrial; -40° C to 85° C - -Military\*\*: -55° C to 125° C #### **DESCRIPTION** The Microchip Technology Inc 27HC191 and 27HC291 are CMOS 16K bit ultraviolet light Erasable (electrically) Programmable Read Only Memory. The devices are organized into 2K words of 8 bits each. Advanced CMOS technology allows bipolar speed with a significant reduction in power. A low power option (L) allows further reduction in the standby power requirement to 100μA. The 27HC191/27HC291 EPROMS are fully tested and then erased before shipment. This ensures the highest possible yield to the customer pattern. The 27HC191/27HC291 are configured in a standard bipolar PROM pinout which allows an easy upgrade for present 16K Bipolar PROM users. The 27HC191 is packaged in a standard 600 mil DIP and the 27HC291 is packaged in a 300 mil DIP. One Time Programming (OTP) is available for low cost (plastic) applications. The 27HC191/ 27HC291 allow DSP and other high performance microprocessors to run at full speed without the need of wait states. CMOS design and processing make this part suitable for applications where reliability and reduced power consumption are essential. \*\*See 27HC191/27HC291 Military Data Sheet DS60008 | PIN FUNCTION TABLE | | | | | | | | | |-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Name | Function | | | | | | | | | A0 - A10 CS1/VPP CS2/VFY CS2/PGM O0 - O7 VCC VSS NC | Address Inputs Chip Select/Program Voltage Chip Select/Program Verify Chip Select/Program Data Output +5V Power Supply Ground No Connection; No Internal Connection Not Used; No External Connection Is Allowed | | | | | | | | ## ELECTRICAL CHARACTERISTICS Maximum Ratings\* Vcc and input voltages w.r.t. Vss...-0.6V to +7.25V CS1/VPP voltage w.r.t. during programming ......-0.6V to +14V Voltage on A9 w.r.t. Vss...-0.6V to +13.5V Output voltage w.r.t.Vss...-0.6V to Vcc+1.0V Temperature under bias ....-65' C to 125' C Storage temperature ....-65' C to 150' C Maximum exposure to UV .....7258Wsec/cm² ESD Protection on all pins .....2kV \*Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ## READ OPERATION DC Characteristics Vcc= +5V ±10% Commercial: Tamb= 0° C to +70° C Industrial: Tamb= -40° C to +85° C | Parameter | Part* | Status | Symbol | Min | Max | Units | Conditions | |----------------------------------|------------------|--------------------------------------|--------------|-------------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------| | Input Voltages | all | Logic "1"<br>Logic "0" | VIH<br>VIL | 2.0<br>-0.1 | Vcc+1<br>0.8 | V | | | Input Leakage | all | | lu | -10 | 10 | μА | Vin= 0V to Vcc | | Output Voltages | all | Logic "1"<br>Logic "0" | Vol<br>Vol | 2.4 | 0.45 | V | IOH = -4mA<br>IOL = 16mA | | Output Leakage | all | | lLO | -10 | 10 | μА | Vour= 0V to Vcc | | Input Capacitance | all | | Cin | | 6 | pF | Vin = 0V; Tamb = 25° C;<br>f = 1MHz | | Output<br>Capacitance | all | | Соит | | 12 | pF | Vουτ = 0V;Tamb = 25° C;<br>f = 1MHz | | Power Suppy<br>Current, Active | S,L<br>SX,LX | TTL input<br>TTL input | loca<br>loca | | 70<br>80 | mA<br>mA | Vcc = 5.5V; f = 2MHz;<br>CS1/VPP = VIL;<br>CS2/VFY = CS2/PGM = VIH;<br>lout = 0mA;<br>VIL = -0.1V to 0.8V;<br>VIH = 2.0V to Vcc;<br>Note 1 | | Power Supply<br>Current, Standby | S<br>SX | | Icc(s)1 | | 40<br>45 | mA<br>mA | | | Power Supply<br>Current, Standby | L<br>LX<br>L, LX | TTL input<br>TTL input<br>CMOS input | ICC(S)2 | | 2<br>3<br>100 | mA<br>mA<br>μA | CS1/VPP = Vcc ±0.2V | <sup>\*</sup> Parts: S = Standard Power; L = Low Power; X = Industrial Temp Range; Notes: (1) AC Power component above 2 MHz: 4mA/5MHz **READ OPERATION AC Characteristics** AC Testing Waveform: Output Load: $V_{IH}$ = 3.0V and $V_{IL}$ = 0.0V; $V_{OH}$ = $V_{OL}$ = 1.5V 1 TTL Load +30 pF Input Rise and Fall Times: 5 nsec Ambient Temperature: Commercial: Tamb= 0° C to 70° C Industrial: Tamb= -40° C to 85° C | Parameter | Part* | Sym | 27HC191/<br>27HC291-35 | | 27HC191/<br>27HC291-40 | | 27HC191/<br>27HC291-45 | | 27HC191/<br>27HC291-55 | | Units | Conditions | |----------------------------------------------------------------|-------|------|------------------------|----------|------------------------|----------|------------------------|----------|------------------------|----------|-------|------------| | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | Address to Output Delay | all | tacc | | 35 | | 40 | | 45 | | 55 | ns | | | CS to Output Delay | S | tos1 | | 25<br>35 | | 30<br>40 | | 30<br>45 | | 40<br>55 | ns | Note 1 | | CS to O/P High<br>Impedance | all | toff | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 40 | ns | Note 2 | | Output Hold from<br>Address or CS, which-<br>ever occurs first | all | tон | 0 | | 0 | | 0 | | 0 | | ns | | \*Parts: S = Standard Power; L = Low Power Note 1: tos1, tos2 to be specified from CS1/VPP, CS2/VFY and CS2/PGM, whichever occurs last Note 2: toFF is specified from CS1/VPP, CS2/VFY, or CS2/PGM whichever occurs first ### 27HC191/27HC291 #### ■ 6103201 0004808 9 I MICROCHIP TECHNOLOGY INC PROGRAMMING DC Characteristics Ambient Temperature: Tamb = 25° C ±5° C T-46-13-29 For CSt/VPP and Vcc Voltages refer to Programming Algorithms 55E D= | Parameter | Status | Symbol | Min | Max | Units | Conditions | |----------------------------------|------------------------|------------|-------------|--------------|----------|---------------------------| | Input Voltages | Logic "1"<br>Logic "0" | VIH<br>VIL | 2.0<br>-0.1 | Vcc+1<br>0.8 | <b>V</b> | | | Input Leakage | | lu | -10 | 10 | μА | VIN = 0V to VCC | | Output Voltages | Logic "1"<br>Logic "0" | Voн<br>Vol | 2.4 | 0.45 | V | IOH = - 4mA<br>IOL = 16mA | | Vcc Current,<br>program & verify | | lcc | | 65 | mA | | | VPP Current,<br>program | | ÎPP • | | 30 | mA | <del></del> | | A9 Product Identification | | VH | 11.5 | 12.5 | V | | PROGRAMMING AC Characteristics AC Testing Waveform; VIH = 2.4V and VIL = 0.45V; VOH = 2.0V; VOL = 0.8V Output Load: Output Load: 1 TTL Load + 100 pF Ambient Temperature: Tamb = 25° C ±5° C for Program, Program Verify and Program Inhibit Modes For CSI/VPP and Vcc Voltages, refer to Programming Algorithms | Parameter | Symbol | Min | Max | Units | Remarks | |----------------------------|--------|------|-------|-------|----------------| | Address Set-Up Time | tas | 2 | | μs | | | Data Set-Up Time | tos | 2 | | μs | | | Data Hold Time | toн | 2 | | μѕ | | | Address Hold Time | tah | 0 | | μs | | | Float Delay (3) | tor | 0 | 130 | ns | | | Vcc Set-Up Time | tvcs | 2 | | μs | | | Program Pulse Width (1) | tPW | 0.95 | 1.05 | ms | 1 ms typical | | Program Pulse Width(1) | tPW | 95 | 105 | με | 100 μs typical | | Data Valid Set-Up Time | tov | 2 | | μs | | | VPP Set-Up Time | tvps | 2 | | μѕ | <del></del> | | Overprogram Pulse Width(2) | topw | 2.85 | 78.75 | ms | | | Verify Set-up Time | tvry | | 100 | ns | | Notes: (1) For Express algorithm, initial programming width tolerance is 100 $\mu$ sec $\pm 5\%$ . For fast programming algorithm, initial program pulse width tolerance is 1 msec $\pm 5\%$ . <sup>(2)</sup> For fast programming algorithm, the length of the overprogram pulse may vary from 2.85 to 78.75 msec as a function of the iteration counter value. <sup>(3)</sup> This parameter is only sampled and not 100% tested. Output float is defined as the point where data is no longer driven (see timing diagram). #### **PACKAGING** The 27HC191/27HC291 is available in a variety of packages: - -Cerdip DIP (27HC191 only) - -Plastic Leaded Chip carrier - -Plastic DIP (27HC191 only) - -Ceramic Leadless Chip Carrier - -Skinny Cerdip DIP (27HC291 only) - -Skinny Plastic DIP (27HC291 only) #### **FUNCTIONAL DESCRIPTION** The 27HC191/27HC291 has the following functional modes: - Operation: The 27HC191/27HC291 can be activated for data read, be put in standby mode to lower its power consumption or have the outputs disabled. - —Programming: To receive its permanent data, the 27HC191/27HC291 must be programmed. Both a program and program/verify procedure is available. It can be programmed with Fast or Express algorithm. The programming equipment can automatically recognize the device type and manufacturer using the identity mode. | Operation Mode | CS <sub>3</sub> /<br>PGM | CS2/<br>VFY | CS <sub>1</sub> / | A9 | O0 - O7 | |-----------------|--------------------------|-------------|-------------------|-----|---------------| | Read | VIH | VIH | VIL | Х | Data Out | | Standby | х | X | ViH | x | High Z | | Standby | х | VIL | х | х | High Z | | Standby | VIL | X | х | x | High Z | | Program | VIL | VIH | VH | х | Data In | | Program Verify | VIH | VIL | VH | Ιx | Data Out | | Program Inhibit | l VIH | VIH | VH | l x | High Z | | Identity | ViH | ViH | VIL | VH | Identity Code | | 1 | | | ı | ı | ı | X = Don't care #### **Operation** - Read - Standby - Output Disable For the general characteristics in these operation modes, refer to the table above. 3-45 DS11128C-5 #### MICROCHIP TECHNOLOGY INC 55E D #### **Read Mode** For timing and AC characteristics refer to the table Read Waveforms and Read Operation AC characteristics. The 27HC191/27HC291 memory data is accessed when: -the chip is selected by setting the CS1/VPP pin low, CS2/VFY high, and CS3/PGM high. For Read operation on the Low Power version, once the addresses are stable, the address access time (tACC) is equal to the delay from the last CS to be brought active to output (tcs2). A faster CS access time (tcs1) is available on the standard part to provide the additional time for the decoding of the CS signals. #### Standby Mode The standby mode is entered when $\overline{CS}_1/VPP$ is high or when $CS_2/\overline{VFY}$ is low or $CS_3/\overline{PGM}$ is low. When any one of the conditions is met, the supply current will drop from 65mA to 100µA on the low power part and to 35mA on the standard part. #### **Programming/Verification** The 27HC191/27HC291 has to be programmed, and afterward the programmed information verified. The Identity Code can be read to properly set up automatic equipment. Multiple devices in parallel can be programmed using the programming and inhibit modes. #### **Programming Algorithm** Two programming algorithms are available: fast programming and Express. The fast programming algorithm is the industry standard programming mode that requires both an initial programming pulse and overprogramming pulses. A flowchart is shown in Figure 1. The Express algorithm has been developed to improve programming throughput times in a production environment. Up to 10 pulses of 100 usec each are applied until the byte is verified. No overprogramming is required. A flow chart of the algorithm is shown in Figure 2. The programming mode is entered when: - -Vcc is brought to the proper level - -CS1/VPP is brought to the proper VH level - -CS2/VFY is high - -CS3/PGM is pulsed low Since the erase state is "1" in the array, programming of a "0" is required. The address of the memory location to be programmed is set via pins A0-A10, and the data is presented to pins O0-O7. When data and address are stable, a low going pulse on the CS3/PGM line programs that memory location. #### <u>Verify</u> T-46-13-29 After the array has been programmed, it must be verified to make sure that all the bits have been correctly programmed. This mode is entered when all the following conditions are met; - -Vcc is at the proper level - -- CS1/VPP is at the proper VH level - —CS2/VFY pin is low —CS3/PGM pin is high #### **Inhibit Mode** When programming multiple devices in parallel with different data only CS3/PGM need to be under separate control to each device. By pulsing the CS3/PGM line low on a particular device, that device will be programmed and all other devices with CS3/PGM held high will not be programmed with data although address and data are available on their input pins. #### **Identity Mode** In this mode specific data is read from the device that identifies the manufacturer as Microchip Technology, and the device type. This mode is entered when pin A9 is taken to VH (11.5 to 12.5 V). The CS1\VPP pin must be at VIL and CS2/VFY and CS3/PGM at VIH. A0 is used to access the two non-erasable bytes whose data appears on O0-O7. | Pin | input | Output | | | | | | | | | | |-----------------------------|------------|--------|--------|--------|--------|----|-----|---|----|-------------|--| | Identity<br> <br> | AO | O<br>7 | O<br>6 | O<br>5 | O<br>4 | Оз | 0 2 | 0 | 00 | H<br>e<br>x | | | Manufacturer<br>Device Type | VIL<br>VIH | 0 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 29<br>15 | | #### **Erasure** Windowed products offer the ability to erase the memory array. The memory matrix is erased to the all "1"s state as a result of being exposed to ultra-violet light at wavelenghts ≤4000 Angstroms (Å). The recommended procedure is to expose the erasure window of device to a commercial shortwave UV source emitting at 2537 Å with an intensity of 12000μW/cm² at 1". The erasure time at that distance is about 15 to 20 minutes. Note: Fluorescent lights and sunlight emit rays at the specified wavelengths. The erasure time is about 3 years or 1 week resp. in these cases. To prevent loss of data, an opaque label should be placed over the erasure 3 #### **SALES AND SUPPORT** To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.