## **DUAL FULL-BRIDGE PWM MOTOR DRIVER** ### | Output Current, I <sub>OUT</sub> ±800 mA* | |----------------------------------------------------| | Logic Supply Voltage, V <sub>CC</sub> <b>7.0 V</b> | | Logic Input Voltage Range, | | V <sub>IN</sub> 0.3 V to V <sub>CC</sub> + 0.3 V | | Sense Voltage, V <sub>SENSE</sub> 1.0 V | | Reference Output Current, | | I <sub>REF OUT</sub> | | Package Power Dissipation, | | P <sub>D</sub> See Graph | | Operating Temperature Range, | | T <sub>A</sub> 20°C to +85°C | | Junction Temperature, T <sub>J</sub> +150°C† | | Storage Temperature Range, | | <sup>∞</sup> T <sub>S</sub> 55°C to +150°C | | | - \* Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a junction tempera ture of 150°C. - † Fault conditions that produce excessive junction temperature will activate the device's thermal shutdown circuitry. These conditions can be tolerated but should be avoided. Designed for pulse-width modulated (PWM) current control of bipolar stepper motors, the A3962SLB is capable of continuous output currents to $\pm 800$ mA and operating voltages to 30 V. Internal fixed off-time PWM current-control circuitry can be used to regulate the maximum load current to a desired value. An internal precision voltage reference is provided to improve motor peak-current control accuracy. The peak load current limit is set by the user's selection of an external resistor divider and current-sensing resistors. The fixed off-time pulse duration is set by user-selected external RC timing networks. The capacitor in the RC timing network also determines a user-selectable blanking window that prevents false triggering of the PWM current control circuitry during switching transitions. This eliminates the need for two external RC filter networks on the current-sensing comparator inputs. For each bridge the PHASE input controls load current polarity by selecting the appropriate source and sink driver pair. For each bridge the ENABLE input, when held high, disables the output drivers. Special power-up sequencing is not required. Internal circuit protection includes thermal shutdown with hysteresis, transient-suppression diodes, and crossover-current protection. The A3962SLB is supplied in a 20-lead plastic SOIC with copper heat sink tabs. The power tab is at ground potential and needs no electrical isolation. ### **FEATURES** - ±800 mA Continuous Output Current Rating - 30 V Output Voltage Rating - Internal PWM Current Control, Saturated Sink Drivers - Internally Generated Precision 2.5 V Reference - Internal Transient-Suppression Diodes - Internal Thermal-Shutdown Circuitry - Crossover-Current Protection, UVLO Protection - Automotive Capable Always order by complete part number: A3962SLB TRUTH TABLE | ENABLE | PHASE | OUTA | OUTB | |--------|-------|------|------| | Н | Х | Off | Off | | L | Н | Н | L | | L | L | L | Н | X = Irrelevant Dwg. GP-019-1 ## FUNCTIONAL BLOCK DIAGRAM AND TYPICAL BIPOLAR STEPPER MOTOR APPLICATION 115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 Copyright © 1995 Allegro MicroSystems, Inc. # ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 30 V, $V_{CC}$ = 4.75 V to 5.25 V, $V_{SENSE}$ = 0 V, 30 k $\Omega$ & 1000 pF RC to Ground (unless noted otherwise) | | | | Limits | | | | |----------------|--------|-----------------|--------|------|------|-------| | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | | | | | | | | ### **Output Drivers** | Load Supply Voltage Range | V <sub>BB</sub> | Operating, $I_{OUT} = \pm 800$ mA, L = 3 mH | 5.0 | _ | 30 | ٧ | |-----------------------------|----------------------|---------------------------------------------|-----|------|--------------------|----| | Output Sustaining Voltage | V <sub>CE(sus)</sub> | I <sub>OUT</sub> = ±800 mA, L = 3 mH | _ | _ | 30 +V <sub>F</sub> | ٧ | | Output Leakage Current | I <sub>CEX</sub> | V <sub>OUT</sub> = V <sub>BB</sub> | _ | <1.0 | 50 | μΑ | | | | V <sub>OUT</sub> = 0 V | _ | <1.0 | -50 | μΑ | | Output Saturation Voltage | V <sub>CE(SAT)</sub> | Source Driver, I <sub>OUT</sub> = -500 mA | _ | 1.0 | 1.2 | ٧ | | | | Source Driver, I <sub>OUT</sub> = -750 mA | _ | 1.1 | 1.5 | ٧ | | | | Source Driver, I <sub>OUT</sub> = -800 mA | _ | _ | 1.7 | ٧ | | | | Sink Driver, I <sub>OUT</sub> = +500 mA | _ | 0.3 | 0.6 | ٧ | | | | Sink Driver, I <sub>OUT</sub> = +750 mA | _ | 0.5 | 1.2 | ٧ | | | | Sink Driver, I <sub>OUT</sub> = +800 mA | _ | _ | 1.5 | ٧ | | Clamp Diode Forward Voltage | V <sub>F</sub> | I <sub>F</sub> = 500 mA | _ | 1.1 | 1.4 | ٧ | | (Sink or Source) | | I <sub>F</sub> = 750 mA | | 1.3 | 1.6 | ٧ | | | | I <sub>F</sub> = 800 mA | | _ | 1.7 | ٧ | | Motor Supply Current | I <sub>BB(ON)</sub> | V <sub>ENABLE</sub> = 0.8 V | _ | 5.0 | 7.0 | mA | | (No Load) | I <sub>BB(OFF)</sub> | V <sub>ENABLE</sub> = 2.4 V | _ | 5.0 | 7.0 | mA | | | | | | | | | ### **Control Logic** | Logic Supply Voltage Range | V <sub>CC</sub> | Operating | 4.75 | _ | 5.25 | <b>V</b> | |----------------------------|--------------------|-------------------------|------|-------|------|----------| | Logic Input Voltage | V <sub>IN(1)</sub> | | 2.4 | | | <b>V</b> | | | V <sub>IN(0)</sub> | | _ | _ | 0.8 | ٧ | | Logic Input Current | I <sub>IN(1)</sub> | V <sub>IN</sub> = 2.4 V | | <1.0 | 20 | μΑ | | | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0.8 V | _ | <-2.0 | -200 | μΑ | Continued next page... # DUAL FULL BRIDGE PNNNOTORDRIVER # ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 30 V, $V_{CC}$ = 4.75 V to 5.25 V, $V_{SENSE}$ = 0 V, 30 k $\Omega$ & 1000 pF RC to Ground (unless noted otherwise) (cont.) | | | | Limits | | | | |----------------|--------|-----------------|--------|------|------|-------| | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Units | ### **Control Logic (Continued)** | Reference Output Voltage | V <sub>REF OUT</sub> | $V_{CC} = 5.0 \text{ V}, I_{REF OUT} = 90 \text{ to } 900 \mu\text{A}$ | 2.45 | 2.50 | 2.55 | V | |----------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|------|------|------|-------| | Reference Output Current | I <sub>REF OUT</sub> | $3 \text{ k}\Omega \le R_D = R_1 + R_2 \le 15 \text{ k}\Omega$ | 150 | _ | 900 | μΑ | | Ref. Input Offset Current | Ios | V <sub>REF IN</sub> = 1 V | -2.5 | 0 | 1.0 | μΑ | | Comparator Input Offset Volt. | V <sub>IO</sub> | V <sub>REF</sub> = 0 V | -6.0 | 0 | 6.0 | mV | | Comparator Input Volt. Range | $V_{REF}$ | Operating | -0.3 | _ | 1.0 | ٧ | | PWM RC Fixed Off-time | t <sub>OFF RC</sub> | $C_T = 1000 \text{ pF}, R_T = 30 \text{ k}\Omega$ | 27 | 30 | 33 | μs | | PWM Propagation Delay Time | t <sub>PWM</sub> | Comparator Trip to Source OFF | _ | 1.2 | 2.0 | μs | | PWM Minimum On Time | t <sub>ON (min)</sub> | $C_T = 1000 \text{ pF} \pm 5\%, R_T \ge 15 \text{ k}\Omega, V_{CC} = 5 \text{ V}$ | _ | 2.5 | 3.6 | μs | | Propagation Delay Times | t <sub>pd</sub> | I <sub>OUT</sub> = ±800 mA, 50% to 90%: | | | | | | | | ENABLE ON to Source ON | _ | 3.2 | _ | μs | | | | ENABLE OFF to Source OFF | _ | 1.2 | _ | μs | | | | ENABLE ON to Sink ON | _ | 3.2 | _ | μs | | | | ENABLE OFF to Sink OFF | _ | 0.7 | _ | μs | | | | PHASE Change to Sink ON | _ | 3.2 | _ | μs | | | | PHASE Change to Source ON | _ | 3.2 | _ | μs | | | | PHASE Change to Sink OFF | _ | 0.7 | _ | μs | | | | PHASE Change to Source OFF | _ | 1.2 | _ | μs | | Thermal Shutdown Temp. | TJ | | _ | 165 | _ | °C | | Thermal Shutdown Hysteresis | ΔT <sub>J</sub> | | _ | 15 | | °C | | UVLO Disable Threshold | | | 2.5 | 2.7 | 2.9 | ٧ | | UVLO Hysteresis | | | 0.7 | 0.9 | 1.1 | V | | Logic Supply Current | I <sub>CC(ON)</sub> | V <sub>ENABLE1</sub> = V <sub>ENABLE2</sub> = 0.8 V | _ | 60 | 85 | mA | | | I <sub>CC(OFF)</sub> | V <sub>ENABLE1</sub> = V <sub>ENABLE2</sub> = 2.4 V | _ | 11 | 17 | mA | | Logic Supply Current Temperature Coefficient | $\Delta I_{CC(ON)}$ | V <sub>ENABLE 1</sub> = V <sub>ENABLE 2</sub> = 0.8 V | _ | 0.18 | _ | mA/°C | NOTES: 1. Typical Data is for design information only. 2. Negative current is defined as coming out of (sourcing) the specified device terminal. 115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 #### **FUNCTIONAL DESCRIPTION** Internal PWM Current Control. The A3962SLB contains a fixed off-time pulse-width modulated (PWM) current-control circuit that can be used to limit the load current to a desired value. The peak value of the current limiting (I\_TRIP) is set by the selection of an external current-sensing resistor (R\_S) and reference input voltage (V\_REF IN). The internal circuitry compares the voltage across the external sense resistor to the voltage on the reference input terminal (V\_REF IN) resulting in a transconductance function approximated by: $$I_{TRIP} \approx \frac{V_{REF \, IN}}{R_S}$$ The reference input voltage is typically set with a resistor divider from $V_{REF\,OUT}.$ To ensure proper operation of the voltage reference, the resistor divider $(R_D=R_1+R_2)$ should have an impedance of 3 k $\Omega$ to 15 k $\Omega$ . Within this range, a low impedance will minimize the effect of the REF IN input offset current. The current-control circuitry limits the load current as follows: when the load current reaches $I_{TRIP}$ , the comparator resets a latch that turns off the selected source driver. The load inductance causes the current to recirculate through the sink driver and flyback diode. For each bridge, the user selects an external resistor $(R_T)$ and capacitor $(C_T)$ to determine the time period $(t_{OFF}=R_TC_T)$ during which the source driver remains disabled (see "RC Fixed Off-time" below). The range of recommended values for $C_T$ and $R_T$ are 1000 pF to 1500 pF and 15 k $\Omega$ to 100 k $\Omega$ respectively. For optimal load current regulation, $C_T$ is normally set to 1000 pF (see "Load Current Regulation" below). At the end of the RC interval, the source driver is enabled allowing the load current to increase again. The PWM cycle repeats, maintaining the peak load current at the desired value. **RC Blanking.** In addition to determining the fixed off-time of the PWM control circuit, the $C_T$ component sets the comparator blanking time. This function blanks the output of the comparator when the outputs are switched by the internal current-control circuitry (or by the PHASE or ENABLE inputs). The comparator output is blanked to prevent false over-current detections due to reverse-recovery currents of the clamp diodes, and/or switching transients related to distributed capacitance in the load. During internal PWM operation, at the end of the $t_{\text{OFF}}$ time, the comparator's output is blanked and $C_{\text{T}}$ begins to be charged from approximately 1.1 volts by an internal current source of approximately 1 mA. The comparator output remains blanked until the voltage on $C_{\text{T}}$ reaches approximately 3.0 volts. When a transition of the PHASE input occurs, $C_T$ is discharged to near ground during the crossover delay time (the crossover delay time is present to prevent simultaneous conduction of the source and sink drivers). After the crossover delay, $C_T$ is charged by an internal current source of approximately 1 mA. The comparator output remains blanked until the voltage on $C_T$ reaches approximately 3.0 volts. When the device is disabled, via the ENABLE input, $C_T$ is discharged to near ground. When the device is re-enabled, $C_T$ is charged by an internal current source of approximately 1 mA. The comparator output remains blanked until the voltage on $C_T$ reaches approximately 3.0 volts. The minimum recommended value for $C_T$ is 1000 pF. This value ensures that the blanking time is sufficient to avoid false trips of the comparator under normal operating conditions. For optimal regulation of the load current, the above value for $C_T$ is recommended and the value of $R_T$ can be sized to determine $t_{OFF}$ . For more information regarding load current regulation, see below. **Load Current Regulation.** Because the device operates in a slow decay mode (2-quadrant PWM mode), there is a limit to the lowest level that the PWM current control circuitry can regulate load current. The limitation is due to the minimum PWM duty cycle, which is a function of the user-selected value of $t_{\rm OFF}$ and the minimum on-time pulse $t_{\rm ON(min)}$ max that occurs each time the PWM latch is reset. If the motor is not rotating, as in the case of a stepper motor in hold/detent mode, a brush dc motor when stalled or at startup, the worst case value of current regulation can be approximated by: $$I_{AVG} \approx \frac{ [(V_{BB} - V_{SAT(SOURCE+SINK)}) t_{ON(min)} max] - (1.05 (V_{SAT(SINK)} + V_F) t_{OFF})}{1.05 (t_{ON(min)} max + t_{OFF}) R_{LOAD}}$$ ### 3962 DUAL FULL-BRIDGE PWM MOTOR DRIVER where $t_{OFF} = R_T C_T$ , $R_{LOAD}$ is the series resistance of the load, $V_{BB}$ is the motor supply voltage and $t_{ON(min)}$ max is specified in the electrical characteristics table. When the motor is rotating, the back EMF generated will influence the above relationship. For brush dc motor applications, the current regulation is improved. For stepper motor applications when the motor is rotating, the effect is dependent on the polarity and magnitude of the motor's back EMF. The following procedure can be used to evaluate the worst case internal PWM load current regulation in the system: Set $V_{\text{REF}}$ to 0 volts. With the load connected and the PWM current control operating in slow decay mode, use an oscilloscope to measure the time the output is low (sink ON) for the output that is chopping. This is the typical minimum on time ( $t_{\text{ON}(\text{min})}$ typ) for the device. The $C_T$ then should be increased until the measured value of $t_{\text{ON}(\text{min})}$ is equal to $t_{\text{ON}(\text{min})}$ max as specified in the electrical characteristics table. When the new value of $C_T$ has been set, the value of $R_T$ should be decreased so the value for $t_{\text{OFF}} = R_T C_T$ (with the artificially increased value of $C_T$ ) is equal to the nominal design value. The worst-case load-current regulation then can be measured in the system under operating conditions. **PWM of the Phase and Enable Inputs.** The PHASE and ENABLE inputs can be pulse width modulated to regulate load current. Typical propagation delays from the PHASE and ENABLE inputs to transitions of the power outputs are specified in the electrical characteristics table. If the internal PWM current control is used, the comparator blanking function is active during phase and enable transitions. This eliminates false tripping of the overcurrent comparator caused by switching transients (see "RC Blanking" above). **Enable PWM.** Toggling the ENABLE input turns ON and OFF the selected source and sink drivers. The corresponding pair of flyback and ground clamp diodes conduct after the drivers are disabled, resulting in fast current decay. When the device is enabled the internal current control circuitry will be active and can be used to limit the load current in a slow decay mode. **Phase PWM.** Toggling the PHASE terminal selects which sink/source pair is enabled, producing a load current that varies with the duty cycle and remains continuous at all times. This can have added benefits in bidirectional brush dc servo motor applications as the transfer function between the duty cycle on the PHASE input and the average voltage applied to the motor is more linear than in the case of ENABLE PWM control (which produces a discontinuous current at low current levels). **Miscellaneous Information.** An internally generated dead time prevents crossover currents that can occur when switching phase. Thermal protection circuitry turns OFF all drivers should the junction temperature reach 165°C (typical). This is intended only to protect the device from failures due to excessive junction temperatures and should not imply that output short circuits are permitted. The hysteresis of the thermal shutdown circuit is approximately 15°C. ### **APPLICATION NOTES** **Current Sensing.** The actual peak load current ( $I_{PEAK}$ ) will be above the calculated value of $I_{TRIP}$ due to delays in the turn off of the drivers. The amount of overshoot can be approximated by: $$I_{OS} \approx \frac{ \left( V_{BB} - \left[ \left( I_{TRIP} \bullet R_{LOAD} \right) + V_{BEMF} \right] \right) \, t_{PWM} }{L_{LOAD}}$$ where $V_{BB}$ is the motor supply voltage, $V_{BEMF}$ is the back-EMF voltage of the load, $R_{LOAD}$ and $L_{LOAD}$ are the resistance and inductance of the load respectively, and t $_{PWM}$ is specified in the electrical characteristics table. To minimize current sensing inaccuracies caused by ground trace IR drops, each current-sensing resistor should have a separate return to the ground terminal of the device. For low-value sense resistors, the IR drops in the PCB can be significant and should be taken into account. The use of sockets should be avoided as their contact resistance can cause variations in the effective value of $\rm R_{\rm S}.$ Generally, larger values of $R_{\rm S}$ reduce the aforementioned effects but can result in excessive heating and power loss in the sense resistor. The selected value of $R_{\rm S}$ should not cause the absolute maximum voltage rating of 1.0 V, for the SENSE terminal, to be exceeded. The recommended value of $R_{\rm S}$ is in the range of: $$R_S \approx \frac{0.5}{I_{TRIP}max} \pm 50\%$$ 115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 ### 3962 DUAL FULL-BRIDGE PWM MOTOR DRIVER If desired, the reference input voltage can be filtered by placing a capacitor from REF $_{\rm IN}$ to ground. The ground return for this capacitor as well as R $_2$ should be independent from the high-current power-ground trace to avoid changes in REF $_{\rm IN}$ due to I•R drops. **Thermal Considerations.** For reliable operation it is recommended that the maximum junction temperature be kept below 110 to 125°C. The junction temperature can be measured best by attaching a thermocouple to the power tab/batwing of the device and measuring the tab temperature, $T_{TAB}$ . The junction temperature can then be approximated by using the formula: $$T_J \approx T_{TAB} + (I_{LOAD} 2 V_F R_{\theta JT})$$ where $V_F$ can be chosen from the electrical specification table for the given level of $I_{LOAD}$ . The value for $R_{\theta JT}$ is given in the package thermal resistance table for the appropriate package. The power dissipation of the batwing packages can be improved by 20 to 30% by adding a section of printed circuit board copper (typically 6 to 18 square centimeters) connected to the batwing terminals of the device. The thermal performance in applications that run at high load currents and/or high duty cycles can be improved by adding external diodes from each output to ground in parallel with the internal diodes. Fast recovery (≤200 ns) diodes should be used to minimize switching losses. The load supply terminal, $V_{BB}$ , should be decoupled with an electrolytic capacitor ( $\geq$ 47 $\mu$ F is recommended) placed as close to the device as is physically practical. To minimize the effect of system ground I•R drops on the logic and reference input signals the system ground should have a low-resistance return to the motor supply voltage. See also "Current Sensing" and "Thermal Considerations" above. **Fixed Off-Time Selection.** With increasing values of $t_{OFF}$ , switching losses will decrease, low-level load current regulation will improve, EMI will be reduced, the PWM frequency will decrease, and ripple current will increase. The value of $t_{OFF}$ can be chosen for optimization of these parameters. For applications where audible noise is a concern, typical values of $t_{OFF}$ are chosen to be in the range of 15 to 35 ms. ## **Dimensions in Inches** (for reference only) ## **Dimensions in Millimeters** (controlling dimensions) NOTES: 1. Webbed lead frame. Leads 5, 6, 15, and 16 are internally one piece. - 2. Lead spacing tolerance is non-cumulative. - 3. Exact body and lead configuration at vendor's option within limits shown. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of its products. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use. 115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000