**CONTROLLER MANUAL** # F<sup>2</sup>MC-8L 8-BIT MICROCONTROLLER MB89570 Series HARDWARE MANUAL # F<sup>2</sup>MC-8L 8-BIT MICROCONTROLLER MB89570 Series HARDWARE MANUAL #### **PREFACE** #### ■ Purpose and Intended Reader of This Manual The MB89570 series is a product developed as one of the 8-bit microcontroller general-purpose versions of F<sup>2</sup>MC-8L family is battery controlled applications using SM bus. This series can be used widely for devices from consumer products to industrial equipment. This manual describes the functions and operations of the MB89570 series for engineers who develop products using microcontrollers of the MB89570 series. For details on various instruction sets used, see "F<sup>2</sup>MC-8L Programming Manual". #### ■ Trademark F<sup>2</sup>MC is the abbreviation of FUJITSU Flexible Microcontroller. Other system and product names in this manual are trademarks of respective companies or organizations. The symbols ™ and ® are sometimes omitted in this manual. #### ■ The I<sup>2</sup>C Licence Purchase of FUJITSU I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. #### ■ Organization of This Manual This manual is organized into the following 19 chapters. #### **CHAPTER1 "OVERVIEW"** This chapter describes the features and basic specifications of the MB89570 series. #### CHAPTER2 "HANDLING DEVICE" This chapter describes the precautions to be taken when using the MB89570 series. #### CHAPTER3 "CPU" This chapter describes the functions and operations of the CPU. #### CHAPTER4 "I/O PORT" This chapter describes the functions and operations of the I/O port. #### **CHAPTER5 "TIMEBASE TIMER"** This chapter describes the functions and operations of the timebase timer. #### **CHAPTER6 "WATCHDOG TIMER"** This chapter describes the functions and operations of the watchdog timer. #### CHAPTER7 "WATCH PRESCALER" This chapter describes the functions and operations of the watch prescaler. #### **CHAPTER8 "8/16-BIT TIMER/COUNTER"** This chapter describes the functions and operations of the 8/16-bit timer/counter. #### CHAPTER9 "16-BIT TIMER/COUNTER" This chapter describes the functions and operations of the 16-bit timer/counter. #### CHAPTER10 "EXTERNAL INTERRUPTS (EDGES)" This chapter describes the functions and operations of the external interrupt circuit (edge). #### CHAPTER11 "A/D CONVERTER" This chapter describes the functions and operations of the A/D converter. #### CHAPTER12 "D/A CONVERTER" This chapter describes the functions and operations of the D/A converter. #### CHAPTER13 "COMPARATOR" This chapter describes the functions and operations of the comparator. #### CHAPTER14 "UART/SIO" This chapter describes the functions and operations of the UART/SIO. #### CHAPTER15 "I2C" This chapter describes the functions and operations of the I<sup>2</sup>C. #### CHAPTER16 "MULTI-ADDRESS I2C" This chapter describes the functions and operations of the multi-address I<sup>2</sup>C. #### **CHAPTER17 "BRIDGE CIRCUIT"** This chapter describes the functions and operations of a bridge circuit. #### CHAPTER18 "LCD CONTROLLER/DRIVER" This chapter describes the functions and operations of the LCD controller/driver. #### **CHAPTER19 "WILD REGISTER FUNCTION"** This chapter describes the functions and operations of the wild register function. #### "APPENDIX" his appendix includes I/O maps, instruction lists, and other information. - 1. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. - 2. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. - 3. The contents of this document may not be reproduced or copied without the permission of FUJITSU, I td. - 4. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). #### **CAUTION:** Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. - Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. - 6. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. ### **READING THIS MANUAL** #### ■ Notations of the Register Name and Pin Name #### O Notations of the register name and bit name Prohibit ( $\underline{\mathsf{TBTC}}$ : $\underline{\mathsf{TBIE}} = \underline{\mathsf{0}}$ ) the interrupt request output of the timebase timer. Accept an interrupt if the interrupt is permitted (CCR: I=1). Current state Bit abbreviation #### O Notations of a double-purpose pin #### P10/AN5 pin Some pins can be used by switching their functions using, for example, settings by a program. Each double-purpose pin is represented by separating the name of each function using "/". Register abbreviation #### ■ Documents and Development Tools Required for Development Items necessary for the development of this product are as follows. To obtain the necessary documents and development tools, contact a company sales representative. #### O Manuals required for development #### [Check field] - ☐ F<sup>2</sup>MC-8L MB89570 series data sheet (provides a table of electrical characteristics and various examples of this product) - $\Box$ F<sup>2</sup>MC-8L Programming Manual (manual including instructions for the F<sup>2</sup>MC-8L family) - \* FR/F<sup>2</sup>MC Family Softune C Compiler Manual (required only if C language is used for development) (manual describing how to develop and activate programs in the C language) - \* FR/F<sup>2</sup>MC Family Softune Assembler Manual for V3 (manual describing program development using the assembler language) - \* FR/F<sup>2</sup>MC Family Softune Linkage Kit Manual for V3 (manual describing functions and operations of the assembler, linker, and library manager Manuals with the \* mark are attached to each product. Other manuals, such as those for development, are attached to respective products. Software required for development #### [Check field] | Softune V3 Workbench | |-------------------------------------------------------------------------------------------------| | Softune V3 for personal ICE (required only if the evaluation is performed for the personal-ICE) | | Softune V3 for compact ICE (required only if the evaluation is performed for the compact-ICE) | The type of software product is dependent on the OS to be used. For details, see the F<sup>2</sup>MC Development Tool Catalog or Product Guide. | What is needed for evaluation on the one-time PROM microcomputer (if the programming operation is performed at your side) | | | |---------------------------------------------------------------------------------------------------------------------------|--|--| | [Check field] | | | #### O Development tools #### [Check field] | | MB89PV570 | (piggyback/evaluation | device) | |--|-----------|-----------------------|---------| |--|-----------|-----------------------|---------| □ Development tool | Main unit | Pod | Probe | |----------------------|-----|------------| | MB2141A + MB2144-508 | | MB2144-203 | To use a the other development environment, contact respective makers. #### **O** References - "F<sup>2</sup>MC Development Tool Catalog" - "Microcomputer Product Guide" # **CONTENTS** | CHAP | TER 1 OVERVIEW | 1 | |------|---------------------------------------------------------------------------|----| | 1.1 | MB89570 Series Features | 2 | | 1.2 | Product Lineup in the MB89570 Series | 5 | | 1.3 | Differences of Various Product and Precautions for Selecting the Products | 7 | | 1.4 | Block Diagram of the MB89570 Series | 8 | | 1.5 | Pin Assignment | 9 | | 1.6 | Package Dimensions | 10 | | 1.7 | Pin Description | 13 | | 1.8 | I/O Circuit Type | 18 | | CHAP | TER 2 HANDLING DEVICE | 23 | | 2.1 | Notes on Handling Devices | 24 | | CHAP | TER 3 CPU | 25 | | 3.1 | Memory Space | 26 | | 3.1. | .1 Special Areas | 28 | | 3.1. | .2 Storing 16-bit Data in Memory | 30 | | 3.2 | Dedicated Registers | 32 | | 3.2. | 2.1 Condition Code Register (CCR) | 34 | | 3.2. | .2 Register Bank Pointer (RP) | 37 | | 3.3 | General-purpose Registers | 38 | | 3.4 | Interrupts | 40 | | 3.4. | .1 Interrupt Level Setting Registers (ILR1, ILR2, ILR3, ILR4) | 42 | | 3.4. | .2 Interrupt Processing | 44 | | 3.4. | .3 Multiple Interrupts | 46 | | 3.4. | 1 0 | | | 3.4. | | | | 3.4. | .6 Stack Area for Interrupt Processing | 49 | | 3.5 | Resets | | | 3.5. | .1 Reset Flag Register (RSFR) | 52 | | 3.6 | External Reset Pin | | | 3.6. | 7.1 Reset Operation | | | 3.6. | 3 | | | 3.7 | Clock | | | 3.7. | | | | 3.7. | | | | 3.7. | | | | 3.7. | | | | 3.7. | | | | 3.8 | Standby Mode (Low Power Consumption) | | | 3.8. | , | | | 3.8. | ' | | | 3.8. | · | | | 3.8. | 4 Watch Mode | 77 | | 3.8 | 5 Standby Control Register (STBC) | 78 | |------|-----------------------------------------|-----| | 3.8 | State Transition Diagram 1 (Dual Clock) | 80 | | 3.8 | 7 Notes on Using Standby Mode | 83 | | 3.9 | Memory Access Mode | 85 | | CHAP | ER 4 I/O PORT | 87 | | 4.1 | Overview of the I/O Port | 88 | | 4.2 | Port 0 | | | 4.2 | 1 Registers of Port 0 (PDR0, DDR0) | 93 | | 4.2 | | | | 4.3 | Port 1 | | | 4.3 | 1 Registers of the Port 1 (PDR1, DDR1) | 98 | | 4.3 | | | | 4.4 | Port 2 | 102 | | 4.4 | 1 Registers of Port 2 (PDR2, DDR2) | 104 | | 4.4 | 2 Operation of Port 2 | 106 | | 4.5 | Port 3 | 108 | | 4.5 | 1 Register of Port 3 (PDR3) | 111 | | 4.5 | • , | | | 4.6 | Port 4 | 113 | | 4.6 | | | | 4.6 | • , | | | 4.7 | Port 5 | | | 4.7 | 1 Registers of the Port 5 (PDR5, DDR5) | 119 | | 4.7 | | | | 4.8 | Port 6 | 123 | | 4.8 | 1 Register the Port 6 (PDR6) | 125 | | 4.8 | | | | 4.9 | Port 7 | 128 | | 4.9 | | | | 4.9 | | | | 4.10 | Port 8 | | | | .1 Registers of Port 8 (PDR8, DDR8) | | | | .2 Operation of Port 8 | | | | Port 9 | | | | .1 Registers of Port 9 (PDR9, DDR9) | | | | .2 Operation of Port 9 | | | | Port A | | | | .1 Register of Port A (PDRA) | | | | .2 Operation of the Port A | | | | Port B | | | | .1 Register of Port B (PDRB) | | | | 2.2 Operation of Port B | | | | Program Example of the I/O Ports | | | CHAP | ER 5 TIMEBASE TIMER | 159 | | 5.1 | Overview of the Timebase Timer | | | 5.2 | Configuration of the Timebase Timer | | | | | | | 5.3 | Timebase Timer Control Register (TBTC) | 164 | |------|-----------------------------------------------------------------|-----| | 5.4 | Timebase Timer Interrupt | 166 | | 5.5 | Operation of the Timebase Timer | 167 | | 5.6 | Notes on Using the Timebase Timer | 169 | | 5.7 | Program Example of the Timebase Timer | 171 | | СНАР | PTER 6 WATCHDOG TIMER | 173 | | 6.1 | Overview of the Watchdog Timer | 174 | | 6.2 | Configuration of the Watchdog Timer | 175 | | 6.3 | Watchdog Timer Control Register (WDTC) | 177 | | 6.4 | Operation of the Watchdog Timer | | | 6.5 | Notes on Using the Watchdog Timer | | | 6.6 | Program Example of the Watchdog Timer | 182 | | СНАР | PTER 7 WATCH PRESCALER | 185 | | 7.1 | Overview of the Watch Prescaler | 186 | | 7.2 | Configuration of the Watch Prescaler | 188 | | 7.3 | Watch Prescaler Control Register (WPCR) | 190 | | 7.4 | Watch Prescaler Interrupt | 192 | | 7.5 | Operation of the Watch Prescaler | 193 | | 7.6 | Notes on Using the Watch Prescaler | 195 | | 7.7 | Program Example of the Watch Prescaler | 196 | | СНАР | PTER 8 8/16-BIT TIMER/COUNTER | 199 | | 8.1 | Overview of the 8/16-bit Timer/Counter | 200 | | 8.2 | Configuration of the 8/16-bit Timer/Counter | 203 | | 8.3 | Pins of the 8/16-bit Timer/Counter | 205 | | 8.4 | Registers of the 8/16-bit Timer/Counter | 207 | | 8.4 | 4.1 Timer 1 Control Register (T1CR) | 208 | | 8.4 | 4.2 Timer 2 Control Register (T2CR) | 211 | | 8.4 | 4.3 Timer 1 Data Register (T1DR) | 214 | | 8.4 | 4.4 Timer 2 Data Register (T2DR) | 216 | | 8.5 | 8/16-bit Timer/Counter Interrupts | 218 | | 8.6 | Operation of the Interval Timer Function | 220 | | 8.7 | Operation of the Counter Function | | | 8.8 | Operation of the Square Wave Output Initial Setting Function | | | 8.9 | Operation of Stopping and Restarting the 8/16-bit Timer/Counter | | | 8.10 | | | | 8.11 | Notes on Using the 8/16-bit Timer/Counter | 229 | | СНАР | PTER 9 16-BIT TIMER/COUNTER | 233 | | 9.1 | Overview of the 16-bit Timer/Counter | | | 9.2 | Configuration of the 16-bit Timer/Counter | | | 9.3 | Pin of the 16-bit Timer/Counter | | | 9.4 | Registers of the 16-bit Timer/Counter | | | 9.4 | | | | 9.4 | 4.2 16-bit Timer Count Register (TCR) | | | 9.5 | 16-bit Timer/Counter Interrupts | 243 | | | 9.6 | Operation of the Interval Timer Function | 244 | |----|-------|-------------------------------------------------------|-----| | | 9.7 | Operation of the Counter Function | 246 | | | 9.8 | Status of the 16-bit Timer/Counter in Each Mode | 248 | | | 9.9 | Notes on Using the 16-bit Timer/Counter | 249 | | | 9.10 | Programe Example of the 16-bit Timer/Counter | 250 | | CF | ΙΔΡΤ | ER 10 EXTERNAL INTERRUPTS (EDGES) | 255 | | | | Overview of the External Interrupt Circuit | | | | | Configuration of the External Interrupt Circuit | | | | | Pins of the External Interrupt Circuit | | | | | Registers of the External Interrupt Circuit | | | | | .1 External Interrupt Control Register (EIC1 to EIC2) | | | | | External Interrupt Circuit Interrupts | | | | | Operation of the External Interrupt Circuit | | | CF | ΙΔΡΤ | ER 11 A/D CONVERTER | 265 | | | | Overview of the A/D Converter | | | | | Configuration of the A/D Converter | | | | | Pins of the A/D Converter | | | | | Registers of the A/D Converter | | | | | .1 A/D Control Register 1 (ADC1) | | | | | .2 A/D Control Register 2 (ADC2) | | | | | .3 A/D Data Registers (ADDH, ADDL) | | | | | .4 A/D Enable Registers 1 to 2 (ADEN 1 to 2) | | | | | A/D Converter Interrupt | | | | | Operation of the A/D Converter | | | | | Notes on Using the A/D Converter | | | | | Program Example of the A/D Converter | | | CL | IADT | ER 12 D/A CONVERTER | 200 | | | | Overview of the D/A Converter | | | | | | | | | | Configuration of the D/A Converter | | | | | Registers of the D/A Converter | | | | | .1 D/A Control Register | | | | | .2 D/A Data Registers 1 and 2 (DADR1, 2) | | | | | Operation of the D/A Converter | | | CL | IADT | ED 42 COMPADATOD | 207 | | | | TER 13 COMPARATOR | | | | 13.1 | Overview of the Comparator | | | | | Configuration of the Comparator | | | | | Pins of the Comparator | | | | | Registers of the Comparator | | | | | .1 Comparator Control Register 1 (COCR1) | | | | | .2 Comparator Status Register 1 (COSR1) | | | | | .3 Comparator Status Register 1 (COSR1) | | | | | .4 Comparator Interrupt Control Register 1 (CICR1) | 315 | | | 1.).4 | voluvaratoj viatua Neujajej & IVAONAL | / | | 13.4.6 Comparator Interrupt Control Register (CICR2) | 319 | |---------------------------------------------------------|-----| | 13.4.7 Comparator Status Register 3 (COSR3) | 321 | | 13.4.8 Comparator Status Register 4 (COSR4) | 323 | | 13.4.9 Comparator Input Allow Register (CIER) | 325 | | 13.5 Comparator Interrupts | 327 | | 13.6 Operation of the Parallel Discharge Control | 329 | | 13.7 Operation of the Sequential Discharge Control | 330 | | 13.8 Sample Application | 331 | | CHAPTER 14 UART/SIO | 333 | | 14.1 Overview of the UART/SIO | 334 | | 14.2 Configuration of the UART/SIO | 335 | | 14.3 Pins of the UART/SIO | 337 | | 14.4 Registers of the UART/SIO | 339 | | 14.4.1 Serial Mode Control Register 1 (SMC1) | 340 | | 14.4.2 Serial Mode Control Register 2 (SMC2) | 342 | | 14.4.3 Baud Rate Generator Reload Register (SRC) | 344 | | 14.4.4 Serial Status and Data Register (SSD) | 345 | | 14.4.5 Serial Input Data Register (SIDR) | 347 | | 14.4.6 Serial Output Data Register (SODR) | 348 | | 14.5 UART/SIO Interrupt | 349 | | 14.6 Operation of the UART/SIO | 350 | | 14.7 Operation of the Operation Mode 0 | | | 14.8 Operation of the Operation Mode 1 | 356 | | CHAPTER 15 I <sup>2</sup> C | 363 | | 15.1 Overview of the I <sup>2</sup> C | 364 | | 15.2 Configuration of the I <sup>2</sup> C | 366 | | 15.3 Pins of the I <sup>2</sup> C | 370 | | 15.4 Registers of the I <sup>2</sup> C | 372 | | 15.4.1 I <sup>2</sup> C Bus Status Register (IBSR) | 374 | | 15.4.2 I <sup>2</sup> C Bus Control Register (IBCR) | 376 | | 15.4.3 I <sup>2</sup> C Clock Control Register (ICCR) | 379 | | 15.4.4 I <sup>2</sup> C Address Register (IADR) | | | 15.4.5 I <sup>2</sup> C Data Register (IDAR) | | | 15.4.6 I <sup>2</sup> C Timeout Control Register (ITCR) | | | 15.4.7 I <sup>2</sup> C Timeout Status Register (ITSR) | | | 15.4.8 I <sup>2</sup> C Timeout Data Register (ITOD) | | | 15.4.9 I <sup>2</sup> C Timeout Clock Register (ITOC) | | | 15.4.10 I <sup>2</sup> C Master Timeout Register (IMTO) | | | 15.4.11 I <sup>2</sup> C Slave Timeout Register (ISTO) | | | 15.5 I <sup>2</sup> C Interrupts | | | 15.6 Operation of the I <sup>2</sup> C | | | 15.7 Notes on Using the I <sup>2</sup> C | | | 15.8 Operation of the Timeout Detection Function | 396 | | CHAPTER 16 MULTI-ADDRESS I <sup>2</sup> C | 401 | | 16.1 Overview of the Multi-address I <sup>2</sup> C | 402 | | 16.2 Configuration of the Multi-address I <sup>2</sup> C | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | 16.3 Pins of the Multi-address I <sup>2</sup> C | 408 | | 16.4 Registers of the Multi-address I <sup>2</sup> C | 410 | | 16.4.1 Multi-address I <sup>2</sup> C Bus Status Register (MBSR) | 412 | | 16.4.2 Multi-address I <sup>2</sup> C Bus Control Register (MBCR) | 414 | | 16.4.3 Multi-address I <sup>2</sup> C Clock Control Register (MCCR) | 417 | | 16.4.4 Multi-address I <sup>2</sup> C Address Registers (MADR1 to 6) | 419 | | 16.4.5 Multi-address I <sup>2</sup> C Data Register (MDAR) | | | 16.4.6 Multi-address I <sup>2</sup> C Timeout Control Register (MTCR) | 421 | | 16.4.7 Multi-address I <sup>2</sup> C Timeout Status Register (MTSR) | 423 | | 16.4.8 Multi-address I <sup>2</sup> C Timeout Data Register (MTOD) | 425 | | 16.4.9 Multi-address I <sup>2</sup> C Timeout Clock Register (MTOC) | | | 16.4.10 Multi-address I <sup>2</sup> C Master Timeout Register (MMTO) | | | 16.4.11 Multi-address I <sup>2</sup> C Slave Timeout Register (MSTO) | | | 16.4.12 Multi-address I <sup>2</sup> C ALERT Register (MALR) | | | 16.5 Multi-address I <sup>2</sup> C Interrupts | | | 16.6 Operation of the Multi-address I <sup>2</sup> C | | | 16.7 Notes on Using the Multi-address I <sup>2</sup> C | | | 16.8 Operation of the Timeout Detection Function | | | • | | | CHAPTER 17 BRIDGE CIRCUIT | 441 | | 17.1 Overview of the Bridge Circuit | | | 17.2 Configuration of the Bridge Circuit | | | 17.3 Pins of the Bridge Circuit | | | 17.4 Registers of the Bridge Circuit | | | 17.4.1 Bridge Circuit Selection Register 1 (BRSR1) | | | 17.4.2 Bridge Circuit Selection Register 2 (BRSR2) | | | 17.4.3 Bridge Circuit Selection Register 3 (BRSR3) | | | The Bridge Ground Golden Hogistor & (Britario) Illinois I | | | CHAPTER 18 LCD CONTROLLER DRIVER | 455 | | 18.1 Overview of the LCD Controller Driver | | | 18.2 Configuration of the LCD Controller Driver | | | 18.2.1 Internal Dividing Resistors of the LCD Controller Driver | | | 18.2.2 External Dividing Resistor of LCD Controller Driver | | | 18.3 Pins of the LCD Controller Driver | | | 18.4 Registers of the LCD Controller Driver | | | 18.4.1 LCDC Control Register 1 (LCR1) | | | 18.4.2 LCDC Control Register 2 (LCR2) | | | 18.4.3 LCDC Control Register 3 (LCR3) | | | 18.4.4 LCDC Control Register 4 (LCR4) | | | 18.5 LCD Display RAM in the LCD Controller Driver | | | 18.6 Operation of the LCD Controller Driver | | | 18.6.1 Output Waveforms during LCD Controller Driver Operation (1/2 Duty) | | | 18.6.2 Output Waveforms during LCD Controller Driver Operation (1/2 Duty) | | | 18.6.3 Output Waveforms During LCD Controller Driver Operation (1/3 Duty) | | | 10.0.3 Output wavelorms burning LOD Controller Driver Operation (1/4 Duty) | 485 | | CHARTER 10 WILD RECISTED FUNCTION | 400 | | CHAPTER 19 WILD REGISTER FUNCTION | | | 19.1 Overview of the Wild Register Function | 490 | | 19.2 Configuration of the Wild Register Function | 491 | |------------------------------------------------------------------------|-----| | 19.3 Registers of the Wild Register Function | 493 | | 19.3.1 Data Setting Registers (WRDR0 to 5) | 494 | | 19.3.2 Upper Address Setting Registers (WRARH0 to 5) | 496 | | 19.3.3 Lower Address Setting Registers (WRARL 0 to 5) | 498 | | 19.3.4 Address Comparison Enable Register (WREN) | 500 | | 19.4 Operation of the Wild Register Function | 502 | | APPENDIX | 503 | | APPENDIX A I/O Maps | 504 | | APPENDIX B Overview of Instructions | 510 | | B.1 Overview of F <sup>2</sup> MC-8L instructions | 511 | | B.2 Addressing | 514 | | B.3 Special Instructions | 518 | | B.4 Bit Manipulation Instructions (SETB, CLRB) | 521 | | B.5 F <sup>2</sup> MC-8L Instructions | 522 | | B.6 Instruction Map | 528 | | APPENDIX C Mask Options | 529 | | APPENDIX D One-time PROM and EPROM Microcontroller Write Specification | 530 | | APPENDIX E Pin Statuses of the MB89570 Series | 531 | | INDEX | 533 | This chapter describes the features and basic specifications of the MB89570 series. - 1.1 "MB89570 Series Features" - 1.2 "Product Lineup in the MB89570 Series" - 1.3 "Differences of Various Product and Precautions for Selecting the Products" - 1.4 "Block Diagram of the MB89570 Series" - 1.5 "Pin Assignment" - 1.6 "Package Dimensions" - 1.7 "Pin Description" - 1.8 "I/O Circuit Type" #### 1.1 MB89570 Series Features The MB89570 series is a general-purpose single chip microcontroller that contains, in addition to a compact instruction set, such rich peripheral functions as the dual clock control, 5-stage operation speed control, SM bus compliant I<sup>2</sup>C bus interface, comparator for battery control, 10-bit A/D converter, LCD controller/driver, and external interrupts. #### ■ MB89570 Series Features #### Package - LQFP package (0.5 mm pitch) - TQFP package (0.4 mm pitch) #### O High-speed operation at low voltage Minimum instruction execution time: 0.4 μs (for oscillator frequency 10 MHz) #### ○ F<sup>2</sup>MC-8L CPU core Instruction set appropriate to the controller - Multiplication/division instruction - 16-bit operation - · Branch instruction by the bit test - · Bit operation instructions, etc. #### O Dual clock control - Main clock: up to 10 MHz (4 clock operating speeds can be set. Oscillation stops in subclock mode) - subclock: 32.768 kHz (Operating clock in subclock mode) #### O Dual timer operation - 21-bit timebase timer - Watch prescaler (17 bits) #### O UART/serial interface • UART/SIO can be switched. #### O I<sup>2</sup>C - · SM bus compliant - Timeout can be detected. #### ○ Multi-address I<sup>2</sup>C - SM bus compliant - Timeout can be detected. - · 6 addresses support - ALERT function support #### O Bridge circuit • Three bus connection routes can be switched by the I<sup>2</sup>C/multi-address I<sup>2</sup>C (UART) #### O External interrupt External interrupt (4 x edge detection): Four inputs are independent and can be used for release from low-power mode (The rising edge, falling edge, and both edges can be selected for edge detection) #### O Comparator function - · A selecting circuit for battery control is contained. - A comparator capable of changing the hysteresis width is contained. #### ○ 10-bit A/D converter • 12 channels of A/D converters with the 10-bit resolution are contained. #### O 8-bit D/A converter 8-bit D/A converter x 2 channels #### O 16-bit timer counter Usable as an event counter #### ○ 8/16-bit timer/counter • Usable as 8-bit timer x 2 channels or 16-bit timer x 1 channel #### LCD controller/driver - 14SEG x 4COM (up to 56 pixels) - · Exclusively for segment output: 8 - For both of general purpose and LCD segment: 6 #### Low-power consumption (standby mode) - Stop mode (Almost no power consumption for stopping oscillation) - Sleep mode (about 1/3 of the normal power consumption to stop CPU) - Watch mode (Power consumption to stop operations other than the watch prescaler is very low) - Sub-mode #### O Up to 82 I/O ports - General purpose I/O port (N channel open-drain): 28 - General purpose I/O port (CMOS): 49 - General purpose input port (CMOS): 1 - General purpose output port (N channel open drain): 4 # 1.2 Product Lineup in the MB89570 Series 12 products are available in the MB89570 series. Table 1.2-1 "MB89570 Series Product Lineup" lists the products available and Table 1.2-2 "MB89570 Series CPU and Peripheral Functions" lists the CPU and peripheral functions. #### ■ Product Lineup in the MB89570 Series Table 1.2-1 MB89570 Series Product Lineup | | MB89PV570 <sup>(*1)</sup> | MB89P579A | MB89577 | |-----------------|---------------------------|-----------------------|--------------------| | ROM size | - | 60KB | 32KB | | RAM size | 3КВ | 3КВ | 3КВ | | Package | LQFP100 | LQFP100<br>TQFP100 | LQFP100<br>TQFP100 | | Classifications | Evaluation product | One Time PROM product | MASK product | <sup>\*1:</sup> In MB89PV570, only the evaluation function (function in which development tools can be used) is available. The piggyback function (function in which E<sup>2</sup>PROM can be mounted) cannot be used. #### ■ Selection of the Oscillation Stabilization Wait Time In MB89577, it is possible to select the initial value of the oscillator stabilization wait time when the mask ROM product is ordered. | Oscillation stabilization wait time selection | Remarks | |-----------------------------------------------|---------------------| | 2 <sup>14</sup> /F <sub>CH</sub> | 1.63 ms (If F=10Mz) | | 2 <sup>17</sup> /F <sub>CH</sub> | 13.1 ms (If F=10Mz) | | 2 <sup>18</sup> /F <sub>CH</sub> | 26.2 ms (If F=10Mz) | Table 1.2-2 MB89570 Series CPU and Peripheral Functions | Item | | Specifications | |---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU function | | Number of basic instructions: 136 Instruction bit length: 8 bits Instruction length: 1 to 3 bytes Data bit length: 1, 8, and 16-bit Minimum instruction execution time: 0.4 μs (at 10 MHz) Interrupt processing time: 3.6 μs (at 10 MHz) | | | Port | General purpose I/O port (N-ch open-drain): 28 General purpose I/O port (CMOS): 49 General purpose input only port (CMOS): 1 General purpose output only port (N-ch open-drain): 4 Total: 82 (maximum) | | | Timebase timer | 21-bit<br>Interrupt cycle for 10 MHz main clock (0.82 ms, 3.3 ms, 26.2 ms, 419.4 ms) | | | Watchdog timer | Reset generation cycle For 10 MHz of the main clock (minimum 209.7 ms) For 32. 768 kHz of the sub clock (minimum 500 ms) | | | SM bus compliant I <sup>2</sup> C bus | Support of the I <sup>2</sup> C bus of PHILIPS and the SM bus proposed by Intel I <sup>2</sup> C bus (SM bus compliant) x 1 channel Multi-address I <sup>2</sup> C bus (SM bus compliant) x 1 channel Master/slave sending/receiving. Slave general call address detection function. Bus error function. Arbitration function. Transfer direction detection function. Repeated generation and detection function of the start condition. Timeout detection function. ALERT function (only for the multi-address I <sup>2</sup> C) | | Peripheral function | UART/SIO | Data can be transferred in UART/SIO. Variable data length (7/8 bits), baud rate generator contained, transfer rate (1200 to 78125 bps at 10 MHz), full duplex with double buffers, NRZ transfer format, error detection function, and data transferable both in clock synchronous (SIO) and clock asynchronous (UART) modes | | | Comparator | A comparator that can change the hysteresis width is contained. The battery voltage, mounting/dismounting, and instantaneous interruption are detected, and the parallel and serial charging/discharging are controlled. The serial and parallel connection control is performed by software. | | | A/D converter | 10-bit x 12 channels | | | D/A converter | 8-bit x 2 channels | | | 16-bit timer/counter | 16-bit timer operation 16-bit event counter operation | | | 8/16-bit timer/counter | 8-bit timer x 2 channels (usable as 16-bit timer x 1 channel) | | | LCD controller/driver | Up to 14SEG x 4COM (The LCD output/N-ch open-drain I/O port can be selected) | | | External interrupt | 4 (Edges can be selected) | | St | andby mode | Sub-mode/sleep mode/watch mode/stop mode | # 1.3 Differences of Various Product and Precautions for Selecting the Products This section explains the differences among the models available in the MB89570 series and precautions when selecting various models. #### ■ Differences of Various Product and Precautions for Selecting the Products #### O Correspondence table between the package and the product type | | MB89PV570 | MB89P579A | MB89577 | |-----------------------------------------|-----------|--------------------|--------------------| | FPT-100P-M05<br>(LQF-100 0.5mm pitch) | No | Yes | Yes | | FTP-100-M18<br>(TQFP-100 0.4 mm pitch) | No | Yes | Yes | | MQP-100C-P02<br>(MQFP-100 0.5 mm pitch) | Yes | No <sup>(*1)</sup> | No <sup>(*1)</sup> | <sup>\*1:</sup> A pin pitch conversion socket (Sun Hayato) is available. 100SQF-100TQF-8L-FJ: for MQP-100C-P02 --> FPT-100P-M18 conversion #### Memory space Before evaluating products using piggyback products, check the differences between the piggyback products and the products actually used. #### Consumption current - When operating at a low speed, the power consumption of models with one-time PROM or EPROM is higher than that with mask ROM. However, the power consumption in sleep/stop mode are comparable for both. - For details on each package, see Section 1.6 "Package Dimensions". - For details on the power consumption, see the electric characteristics in "Data sheet". - · Operating voltage - The operating voltage is dependent on the product type. - For details, see "Data sheet". #### Mask option The options that can be selected and the methods of specifying are dependent on respective products. Before using the options, see Appendix C "Mask Options". # 1.4 Block Diagram of the MB89570 Series This section shows an overall block diagram of the MB89570 series. #### ■ Block Diagram of the MB89570 Series Figure 1.4-1 MB89570 Series Overall Block Diagram ### 1.5 Pin Assignment Figure 1.5-1 "MB89570 Series Pin Assignment" shows a pin assignment of the MB89570 series. **■** Pin Assignment of the MB89570 Series (FPT-100P-M05, FPT-100P-M18, MQP-100C-P02) /SW3 1X0A 1X1A 1X1A 1VCC 1P06 1P05 1P03 1P03 1P17AN11 1P17AN11 1P17AN1 1P17AN1 1P12AN6 1P17AN5 1P17AN5 1P17AN5 1P17AN5 1P10AN5 1P92/DA2 MODA □ 75 ☐ P86/AN1/SW2 2 X0 □ ☐ P85/AN0/SW1 74 X1 □ 3 □ AVSS 73 RSTX □ 72 □ P84/EC □ P83/INT3 Vss □ 5 71 P20/TO1 □ 70 □ P82/INT2 P21 □ 69 □ P81/INT1 P22 □ 8 68 □ P80/INT0 P23/TO2 □ 9 67 □ CVRH2 P24 □ 10 66 □ CVRH1 P25 🖂 11 65 □ CVRL P26 🖂 12 64 □ P77/VSI3 (TOP VIEW) P27 □ 13 63 ☐ P76/VOL3 P30/SCL1 □ 62 □ P75/VSI2 P31/SDA1 === 61 ☐ P74/VOL2 P32/ALERT □ 16 60 ☐ P73/VSI1 P33/SCL2/UCK3 □ 17 59 □ P72/VOL1 P34/SDA2/UI3 □ □ P71/DCIN2 58 P35/UO3 □ 57 ☐ P70/DCIN P40/SCL3/UCK1 □ 20 56 □ CVss P41/SDA3/UI1 [ 21 55 □ CVCC P42/SCL4/UCK2 □ 22 54 ☐ P65/SEG13/U01 P43/SDA4/UI2 □ 23 53 ☐ P64/SEG12/U02 BVCC □ 24 52 ☐ P63/SEG11 P50/ALR1 □ 25 51 ☐ P62/SEG10 P51/ALR2 | P52/ALR3 | P53/ACO | P54/OFB1 | P55/OFB2 | P56/OFB3 | P86/OFB3 | P87/V2 | P87/COM1 | P87/COM2 | P87/COM3 | P87/SEG02 | PA4/SEG04 | PA4/SEG04 | PA4/SEG04 | PA4/SEG05 | PA4/SEG05 | PA4/SEG06 | PA4/SEG06 | PA4/SEG06 | PA4/SEG06 | PA4/SEG06 | PA6/SEG06 Figure 1.5-1 MB89570 Series Pin Assignment # 1.6 Package Dimensions Three types of packages are available in the MB89570 series. #### ■ Package Dimensions of FPT-100P-M05 #### ■ Package Dimensions of FPT-100P-M18 | 100-pin plastic TQFP | Lead pitch | 0.40 mm | |----------------------|--------------------------------|--------------| | | Package width × package length | 12×12 mm | | | Lead shape | Gullwing | | | Sealing method | Plastic mold | | | Length of flat portion of pins | 1.20 mm MAX | | | | | | (FPT-100P-M18) | | | #### ■ Package Dimensions of MQP-100C-P02 | 100-pin ceramic MQFP | Lead pitch | 0.50 mm | |----------------------|--------------------------|----------| | | Lead shape | Straight | | | Motherboard material | Ceramic | | | Mounted package material | Plastic | | | | | | | | | | (MQP-100C-P02) | | | # 1.7 Pin Description Table 1.7-1 "Pin Description" provide pin function explanations. Alphabets in the I/O circuit field of Table 1.7-1 "Pin Description" correspond to those in the classification field of Table 1.8-1 "I/O Circuit Type". #### **■** Pin Description **Table 1.7-1 Pin Description** | Pin No. | Pin name | I/O Circuit<br>type | Function | | |---------|-----------|---------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------| | 1 | MODA | А | Pin to specify the operation mode | | | 2 | X0 | С | Die for or stal oscillator (may 10 MHz) | | | 3 | X1 | C | Pin for crystal oscillator (max 10 MHz) | | | 4 | RSTX | D | Reset I/O pin | | | 5 | Vss | _ | Power pin (GND) | | | 6 | P20/T01 | | General-purpose I/O port. This pin is used also for 8/16-bit timer output. | | | 7 | P21 | В | Canaral purpass I/O part | | | 8 | P22 | | General-purpose I/O port | General-purpose I/O port | | 9 | P23/T02 | | General-purpose I/O port. This pin is used also for 8/16-bit timer output. | | | 10 | P24 | | | | | 11 | P25 | | Conord number 1/O port | | | 12 | P26 | | General-purpose I/O port | | | 13 | P27 | | | | | 14 | P30/SCL1 | _ | General-purpose N-ch open-drain I/O port. This pin is also used for SCL1 I/O of the multi-address I <sup>2</sup> C. | | | 15 | P31/SDA1 | F | General-purpose N-ch open-drain I/O port. This pin is also used for SDA1 I/O of the multi-address I <sup>2</sup> C. | | | 16 | P32/ALERT | Н | General-purpose N-ch open-drain I/O port. This pin is also used for ALERT I/O of the multi-address I <sup>2</sup> C. | | **Table 1.7-1 Pin Description (Continued)** | Pin No. | Pin name | I/O Circuit<br>type | Function | |---------|---------------|---------------------|-------------------------------------------------------------------------------------------------------------------------| | 17 | P33/SCL2/UCK3 | G | General-purpose N-ch open-drain I/O port. This pin is also used for SCL2 I/O of I <sup>2</sup> C and UCK3 I/O of UART. | | 18 | P34/SDA2/UI3 | G | General-purpose N-ch open-drain I/O port. This pin is also used for SDA2 I/O of I <sup>2</sup> C and UI3 input of UART. | | 19 | P35/U03 | Н | General-purpose N-ch open-drain I/O port. This pin is also used for UO3 output of UART. | | 20 | P40/SCL3/UCK1 | | General-purpose N-ch open-drain I/O port. This pin is also used for SCL/UCK1 I/O of a bridge circuit. | | 21 | P41/SDA3/UI1 | G | General-purpose N-ch open-drain I/O port. This pin is also used for SDA3/UI1 I/O of a bridge circuit. | | 22 | P42/SCL4/UCK2 | 9 | General-purpose N-ch open-drain I/O port. This pin is also used for SCL4/UCK2 I/O of a bridge circuit. | | 23 | P43/SDA4/UI2 | | General-purpose N-ch open-drain I/O port. This pin is also used for SDA4/UI2 I/O of a bridge circuit. | | 24 | BVcc | _ | Power pin of a bridge circuit | | 25 | P50/ALR1 | | General-purpose I/O port. This pin is also used for alarm signal output when battery 1 runs down. | | 26 | P51/ALR2 | В | General-purpose I/O port. This pin is also used for alarm signal output when battery 2 runs down. | | 27 | P52/ALR3 | | General-purpose I/O port. This pin is also used for alarm signal output when battery 3 runs down. | | 28 | P53/AC0 | В | General-purpose I/O port. This pin is also used for AC power set signal output. | | 29 | P54/OFB1 | | General-purpose I/O port. This pin is also used for battery 1 discharge control signal output of the comparator. | | 30 | P55/OFB2 | В | General-purpose I/O port. This pin is also used for battery 2 discharge control signal output of the comparator. | | 31 | P56/OFB3 | | General-purpose I/O port. This pin is also used for battery 3 discharge control signal output of the comparator. | **Table 1.7-1 Pin Description (Continued)** | Pin No. | Pin name | I/O Circuit type | Function | |---------|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 32 | PB0/V0 | | | | 33 | PB1/V1 | | N-ch open-drain I/O pin | | 34 | PB2/V2 | -<br> | This pin is also used by the LCD driving power pin. | | 35 | PB3/V3 | - | | | 36 | PB4/COM0 | | | | 37 | PB5/COM1 | 1 | N-ch open-drain I/O pin | | 38 | PB6/COM2 | - J | This pin is also used by the LCD controller common output dedicated pin. | | 39 | PB7/COM3 | 1 | | | 40 | PA0/SEG00 | | | | 41 | PA1/SEG01 | | | | 42 | PA2/SEG02 | | N-ch open-drain I/O pin | | 43 | PA3/SEG03 | J | This pin is also used by the LCD controller segment output | | 44 | PA4/SEG04 | 1 | dedicated pin. | | 45 | PA5/SEG05 | 1 | | | 46 | PA6/SEG06 | - | | | 47 | Vcc | _ | Power supply pin | | 48 | PA7/SEG07 | J | N-ch open-drain I/O pin This pin is also used by the LCD controller segment output dedicated pin. | | 49 | PA60/SEG08 | | | | 50 | PA61/SEG09 | - | N-ch open-drain I/O pin | | 51 | PA62/SEG10 | - | This pin is also used by the LCD controller segment output pin. | | 52 | PA63/SEG11 | J | | | 53 | PA64/SEG12/<br>UO2 | | N-ch open-drain I/O pin This pin is also used by the LCD controller segment output | | 54 | PA65/SEG13/<br>UO1 | | pin/UART U0 pin. | | 55 | CVcc | | Comparator power supply pin | | 56 | CVss | _ | Power supply pin (GND) | | 57 | P70/DCIN | | General-purpose I/O port. | | 58 | P71/DCIN2 | - N | This pin is also used for AC power monitoring input of the comparator. | | 59 | P72/VOL1 | | General-purpose I/O port. This pin is also used for battery 1 power instantaneous interruption monitoring input of the comparator. | **Table 1.7-1 Pin Description (Continued)** | Pin No. | Pin name | I/O Circuit type | Function | |---------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 60 | P73/VS11 | | General-purpose I/O port This pin is also used for battery 1 indicator monitoring input of the comparator. | | 61 | P74/VOL2 | | General-purpose I/O port This pin is also used for battery 2 power instantaneous interruption monitoring input of the comparator. | | 62 | P75/VSI2 | N | General-purpose I/O port This pin is also used for battery 2 indicator monitoring input of the comparator. | | 63 | P76/VOL3 | | General-purpose I/O port This pin is also used for battery 3 power instantaneous interruption monitoring input of the comparator. | | 64 | P77/VSI3 | | General-purpose I/O port This pin is also used for battery 3 indicator monitoring input of the comparator. | | 65 | CVRL | | | | 66 | CVRH1 | _ | Standard power input pin of the comparator | | 67 | CVRH2 | | | | 68 | P80/INT0 | | | | 69 | P81/INT1 | K | General-purpose I/O port These pins are also used for external interrupts. | | 70 | P82/INT2 | | When an external interrupt occurs, it is hysteresis input. | | 71 | P83/INT3 | | | | 72 | P84/EC | 0 | General-purpose input port This pin is also used by EC of the 16-bit timer and 8/16-bit timer. | | 73 | AVss | _ | Power (GND) pin | | 74 | P85/AN0/SW1 | | | | 75 | P86/AN1/SW2 | L | General-purpose I/O port This pin is also used for analog input/comparator input. | | 76 | P87/AN2/SW3 | | The part of size and a straining input of input of input | | 77 | P90/AN3 | Е | General-purpose I/O port This pin is also used for analog input. | | 78 | P91/DA1 | _ M | General-purpose I/O port | | 79 | P92/DA2 | IVI | This pin is also used for D/A converter output. | | 80 | AVcc | _ | Power supply pin of the A/D and D/A converters | **Table 1.7-1 Pin Description (Continued)** | Pin No. | Pin name | I/O Circuit<br>type | Function | | | |---------|----------|---------------------|------------------------------------------|--|--| | 81 | P10/AN4 | | | | | | 82 | P11/AN5 | | | | | | 83 | P12/AN6 | | | | | | 84 | P13AN7 | E | General-purpose I/O port | | | | 85 | P14/AN8 | | This pin is also used for analog input. | | | | 86 | P15/AN9 | | | | | | 87 | P16/AN10 | | | | | | 88 | P17/AN11 | | | | | | 89 | AVR | _ | Reference input pin of the A/D converter | | | | 90 | P00 | | | | | | 91 | P01 | | General-purpose I/O port | | | | 92 | P02 | | | | | | 93 | P03 | | | | | | 94 | P04 | В | | | | | 95 | P05 | | | | | | 96 | P06 | | | | | | 97 | P07 | | | | | | 98 | Vcc | _ | Power supply pin | | | | 99 | X1A | 0 | Crystal agailleter pip (outh clock) | | | | 100 | X0A | С | Crystal oscillator pin (sub clock) | | | # 1.8 I/O Circuit Type Table 1.8-1 "I/O Circuit Type" list the I/O circuit forms. Alphabets in the classification field of Table 1.8-1 "I/O Circuit Type" correspond to those in the I/O circuit form field of Table 1.7-1 "Pin Description". # ■ I/O Circuit Type Table 1.8-1 I/O Circuit Type | Classification | Circuit | Remarks | |----------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | А | | CMOS input | | В | P-ch<br>N-ch | • CMOS I/O | | С | X1(X1A) N-ch P-ch X0(X0A) N-ch N-ch | Oscillation feedback resistor Main clock: approximately 1 MΩ Sub clock: approximately 4.5 MΩ | | D | R P-ch N-ch Input | <ul> <li>Reset input/output pin</li> <li>Output pull-up resistor (P-ch): approximately 50 kΩ</li> <li>Hysteresis input</li> </ul> | Table 1.8-1 I/O Circuit Type (Continued) | Classification | Circuit | Remarks | |----------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | E | P-ch N-ch Port input Analog input | CMOS I/O Analog input | | F | N-ch Port input 1 <sup>2</sup> C input | <ul> <li>N-ch open-drain output</li> <li>CMOS I/O</li> <li>I<sup>2</sup>C input</li> </ul> | | G | N-ch Port input I <sup>2</sup> C input UART input | <ul> <li>N-ch open-drain output</li> <li>CMOS I/O</li> <li>I<sup>2</sup>C input</li> <li>UART input</li> </ul> | | Н | N-ch Port input | N-ch open-drain I/O | | I | LCD built-in divided resistance input | N-ch open-drain I/O LCD built-in divided resistance input | Table 1.8-1 I/O Circuit Type (Continued) | Classification | Circuit | Remarks | |----------------|----------------------------------------------------|-----------------------------------------------------------------------------| | J | Port input | CMOS input LCD output N-ch open-drain I/O | | К | P-ch N-ch Port input input | CMOS input Hysteresis input (during the input of an external interrupt) | | L | P-ch N-ch Port input Analog input Comparator input | CMOS I/O Analog input Comparator input | | М | Port input D/A output EN D/A output N-ch | CMOS I/O D/A converter output | Table 1.8-1 I/O Circuit Type (Continued) | Classification | Circuit | Remarks | |----------------|---------------------------------------|-------------------------------| | N | P-ch N-ch Port input Comparator input | CMOS I/O Comparator input | | 0 | Input | CMOS input | # **CHAPTER 1 OVERVIEW** # **CHAPTER 2 HANDLING DEVICE** This chapter describes the precautions to be taken when using the MB89570 series. 2.1 "Notes on Handling Devices" # 2.1 Notes on Handling Devices This section describes the precautions to be taken when handling the power supply voltage and pins of the device. ### ■ Notes on Handling Devices # Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than $V_{CC}$ or lower than $V_{SS}$ is applied to input and output pins other than medium- to high-voltage pins, or if voltage higher than ratings is applied between $V_{CC}$ and $V_{SS}$ . When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply ( $AV_{CC}$ , $BV_{CC}$ , $CV_{CC}$ , AVR, CVRH1, CVRH2, and CVRL) and analog input from exceeding the digital power supply ( $V_{CC}$ ) when the analog system power supply is turned on and off. ### Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. # Treatment of Power Supply Pins on Microcontroller with A/D and D/A Converters Connect to be $AV_{CC} = BV_{CC} = CV_{CC} = V_{CC}$ and $AV_{SS} = AVR = CV_{SS} = CVRL = CVRH1 = CVRH2 = V_{SS}$ even if the A/D and D/A converters are not in use. #### Treatment of Unused Input Pins Be sure to leave (internally connected) N.C. pins open. #### Power Supply Voltage Fluctuations Although $V_{CC}$ power supply voltage is assured to operate within the rated range, a rapid fluctuation of voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that $V_{CC}$ ripple fluctuations (P-P value) will be less than 10% of the standard $V_{CC}$ value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. # Precautions when Using an External Clock Even when an external clock is used, oscillation stabilization time is required for power-on reset and wake-up from stop mode. # **CHAPTER 3** CPU # This chapter describes the functions and operations of the CPU. - 3.1 "Memory Space" - 3.2 "Dedicated Registers" - 3.3 "General-purpose Registers" - 3.4 "Interrupts" - 3.5 "Resets" - 3.6 "External Reset Pin" - 3.7 "Clock" - 3.8 "Standby Mode (Low Power Consumption)" - 3.9 "Memory Access Mode" # 3.1 Memory Space The memory space of the MB89570 series is 64 Kbytes and is made up of the I/O area, RAM area, ROM area, and external area. Some areas in the memory space, such as the general-purpose registers and vector table, are used for specific applications. # ■ Configuration of the Memory Space # ○ I/O area (address: 0000<sub>H</sub> - 007F<sub>H</sub>) - This area is allocated to the control registers and data registers of the built-in peripheral devices. - Since the I/O area is allocated to a part of the memory space, it can be accessed like normal memory. The area can be accessed faster using direct addressing. #### O RAM area - Static RAM is contained as a built-in data area. - The internal RAM size is dependent on the part number. - 80<sub>H</sub> to FF<sub>H</sub> can be accessed faster using direct addressing (Depending on the part number, the available area may be limited). - 100<sub>H</sub> to 1FF<sub>H</sub> can be used as a general-purpose register area. - If a reset occurs during a write operation to RAM, data at the address to which data is being written cannot be guaranteed. #### O ROM area - · ROM is contained as an internal program area. - The internal ROM size is dependent on the part number. - FFC0<sub>H</sub> to FFFF<sub>H</sub> are used as, for example, a vector table. # **■** Memory Map MB89P579A MB89PV570 MB89577 0000н 0000н 0000н I/O I/O I/O 0080н 0080н 0080н RAM RAM RAM 0100н 0100н 0100н ا Registers Registers<mark>i</mark> Registers<mark>i</mark> 0200н 0С80н 0С92н 0200н 0С80н 0С92н 0200н 0С80н 0С92н Wild registers Wild registers Wild registers Access Access Access prohibited prohibited prohibited 1000н 1000н 8000н External **EPROM** ROM ROM FFC0H FFFFH Vector table (reset/interrupt/vector call instructions) Figure 3.1-1 Memory Map # 3.1.1 Special Areas In addition to the I/O area, the general-purpose register area and vector table area are available as areas for specific applications. # ■ General-purpose Register Area (Address: 0100<sub>H</sub> - 01FF<sub>H</sub>) - This area is used for 8-bit arithmetic operations and transfer. Supplementary registers are provided. - Since this area is allocated to a part of the RAM area, it can also be used as normal RAM. - When this area is used as a general-purpose register, it can be accessed faster using shorter instructions by general-purpose register addressing. For details, see Section 3.2.2 "Register bank pointer (RP)" and Section 3.3 "General-purpose Register". # ■ Vector Table Area (Address: FFC0<sub>H</sub> - FFFF<sub>H</sub>) - This area is used as vector tables of the vector call instructions, interrupts, and reset. - This area is allocated to the highest ranges of the ROM area, and the start address of the corresponding processing routine is set to the address of each vector table. Table 3.1-1 "Vector Table" lists the addresses of the vector tables referenced corresponding to the vector call instructions, interrupts, and reset. For details, see Section 3.4 "Interrupts", Section 3.5 "Reset", and "(6) CALLV #vct" of Appendix B.3 "Special Instructions". Table 3.1-1 Vector Table | Vector call | Vector table address | | | |-------------|----------------------|-------------------|--| | instruction | High | Low | | | CALLV #0 | FFC0 <sub>H</sub> | FFC1 <sub>H</sub> | | | CALLV #1 | FFC2 <sub>H</sub> | FFC3 <sub>H</sub> | | | CALLV #2 | FFC4 <sub>H</sub> | FFC5 <sub>H</sub> | | | CALLV #3 | FFC6 <sub>H</sub> | FFC7 <sub>H</sub> | | | CALLV #4 | FFC8 <sub>H</sub> | FFC9 <sub>H</sub> | | | CALLV #5 | FFCA <sub>H</sub> | FFCB <sub>H</sub> | | | CALLV #6 | FFCC <sub>H</sub> | FFCD <sub>H</sub> | | | CALLV #7 | FFCE <sub>H</sub> | FFCF <sub>H</sub> | | Table 3.1-1 Vector Table (Continued) | Interrupt name | Vector table address | | | |----------------|----------------------|-------------------|--| | Interrupt name | High | Low | | | IRQF | FFDC <sub>H</sub> | FFDD <sub>H</sub> | | | IRQE | FFDE <sub>H</sub> | FFDF <sub>H</sub> | | | IRQD | FFE0 <sub>H</sub> | FFE1 <sub>H</sub> | | | IRQC | FFE2 <sub>H</sub> | FFE3 <sub>H</sub> | | | IRQB | FFE4 <sub>H</sub> | FFE5 <sub>H</sub> | | | IRQA | FFE6 <sub>H</sub> | FFE7 <sub>H</sub> | | | IRQ9 | FFE8 <sub>H</sub> | FFE9 <sub>H</sub> | | | IRQ8 | FFEA <sub>H</sub> | FFEB <sub>H</sub> | | | IRQ7 | FFEC <sub>H</sub> | FFED <sub>H</sub> | | | IRQ6 | FFEE <sub>H</sub> | FFEF <sub>H</sub> | | | IRQ5 | FFF0 <sub>H</sub> | FFF1 <sub>H</sub> | | | IRQ4 | FFF2 <sub>H</sub> | FFF3 <sub>H</sub> | | | IRQ3 | FFF4 <sub>H</sub> | FFF5 <sub>H</sub> | | | IRQ2 | FFF6 <sub>H</sub> | FFF7 <sub>H</sub> | | | IRQ1 | FFF8 <sub>H</sub> | FFF9 <sub>H</sub> | | | IRQ0 | FFFA <sub>H</sub> | FFFB <sub>H</sub> | | | Mode data | * | FFFD <sub>H</sub> | | | Reset vector | FFFE <sub>H</sub> | FFFF <sub>H</sub> | | <sup>\*:</sup> FFFC<sub>H</sub> is not available (Set FF<sub>H</sub>) # 3.1.2 Storing 16-bit Data in Memory Higher data of 16-bit data and stacks are stored in the areas of smaller address values on memory. # ■ Storage of 16-bit Data on RAM When writing 16-bit data into memory, the higher byte of the data is stored at the lower address. The lower byte of the data is stored at the next address. When reading memory, the same procedure is executed. Figure 3.1-2 "Storing 16-bit Data in Memory" shows the storing 16-bit data in memory. After execution Memory Memory Before execution MOVW 0081H, A 0080н 0080н 0081н 0081н 12 н 1234н 1234н 0082н 0082н 34 н 0083н 0083н Figure 3.1-2 Storing 16-bit Data in Memory # ■ Storage of a 16-bit Operand Also when 16 bits are specified in an operand of an instruction, the higher byte is stored at the nearby operation code (instruction) and the lower byte is stored at the next address. This is the same if the operand points to a memory address or is 16-bit immediate data. Figure 3.1-3 "16-bit Data in Instructions" shows the storing 16-bit data in instructions. Figure 3.1-3 16-bit Data in Instructions # ■ Storage of 16-bit Data on the Stack Data of the 16-bit length register saved on the stack due, for example, to an interrupt, is also stored in the same manner, with the higher byte at the smaller address. # 3.2 Dedicated Registers The dedicated registers in the CPU consist of the program counter (PC), two arithmetic operation registers (A and T), three address pointers (IX, EP, and SP), and the program status (PS). All registers are 16 bits. # ■ Dedicated Register Configuration The dedicated registers in the CPU consist of seven 16-bit registers. Some of these registers are also able to be used as 8-bit registers, using the lower 8 bits only. Figure 3.2-1 "Dedicated Register Configuration" shows the structure of the dedicated registers. Initial value 16 bits : Program counter **FFFD**<sub>H</sub> PC A register for indicating the current instruction storage positions Α Indeterminate A temporary register for storing arithmetic operations or transfer instructions Indeterminate Т : Temporary accumulator A register which performs arithmetic operations with the accumulator ΙX Indeterminate : Index register A register for indicating an index address Indeterminate EP : Extra pointer A pointer for indicating a memory address Indeterminate SP A register for indicating the current stack location I-flag = "0"IL0, IL1 = "11" RP CCR Other bits are indeterminate A register for storing a register bank pointer and condition code PS Figure 3.2-1 Dedicated Register Configuration # ■ Dedicated Register Functions #### O Program counter (PC) The program counter is a 16-bit counter that indicates the memory address of the instruction currently being executed by the CPU. Instruction execution, interrupts, resets, and similar update the contents of the program counter. The initial value during a reset is the read address of the mode data (FFFD<sub>H</sub>). #### Accumulator (A) The accumulator is a 16-bit arithmetic operation register. The accumulator is used to perform arithmetic operations and data transfers with data in memory or in other registers such as the temporary accumulator (T). The content of the accumulator can be treated as either word (16-bit) or byte (8-bit) data. Only the lower 8 bits (AL) of the accumulator are used for byte arithmetic operations or transfers. In this case, the upper 8 bits (AH) remain unchanged. The content of the accumulator after a reset is indeterminate. ### O Temporary accumulator (T) The temporary accumulator is an auxiliary 16-bit arithmetic operation register used to perform arithmetic operations with the data in the accumulator (A). The content of the temporary accumulator is treated as word data (16-bit) for word-length arithmetic operations with the accumulator and as byte data (8-bit) for byte-length arithmetic operations. For byte-length arithmetic operations, only the lower 8 bits of the temporary accumulator (TL) are used and the upper 8 bits (TH) are not used. Executing a transfer instruction to transfer data to the accumulator (A) automatically transfer the previous content of the accumulator to the temporary accumulator. In this case also, a byte transfer leaves the upper 8 bits of the temporary accumulator (TH) unchanged. The content of the temporary accumulator after a reset is indeterminate. # Index register (IX) The index register is a 16-bit register used to hold the index address. The index register is used in conjunction with a single byte offset value (-128 to +127). Adding the sign-extended offset value to the index address generates the memory address for data access. The content of the index register after a reset is indeterminate. ### O Extra pointer (EP) The extra pointer is a 16-bit register used to hold a memory address for data access. The content of the extra pointer after a reset is indeterminate. ### Stack pointer (SP) The stack pointer is a 16-bit register used to hold the address referenced during operations such as interrupts, subroutine calls, and the stack save and restore instructions. The value of the stack pointer during program execution is the address of the most recently saved data on the stack. The content of the stack pointer after a reset is indeterminate. # O Program status (PS) The program status is a 16-bit control register. The upper 8 bits contain the register bank pointer (RP) which points to the address of the current general-purpose register bank. The lower 8 bits contain the condition code register (CCR) which contains flags indicating the current CPU status. The two 8-bit registers which form the program status cannot be accessed independently (the program status can only be accessed by the MOVW A,PS and MOVW PS,A instructions). Refer to the "F<sup>2</sup>MC-8L Programming Manual" for details on using the dedicated registers # 3.2.1 Condition Code Register (CCR) The condition code register (CCR) located in the lower 8 bits of the program status (PS) consists of the C, V, Z, N, and H bits indicating the results of arithmetic operations and the contents of transfer data, and the I, IL1, and IL0 bits for control whether or not the CPU accepts interrupt requests. # ■ Structure of Condition Code Register (CCR) CCR Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 CCR initial value R2 R0 IL1 IL0 С X011XXXXB Half-carry flag Interrupt enable flag Interrupt level bits Negative flag Zero flag Overflow flag Carry flag X: Indeterminate Figure 3.2-2 Structure of Condition Code Register ### ■ Arithmetic Operation Result Bits #### Half-carry flag (H) Set when a carry from bit 3 to bit 4 or a borrow from bit 4 to bit 3 occurs as a result of an arithmetic operation. Cleared otherwise. As this flag is for the decimal adjustment instructions, do not use this flag in cases other than addition or subtraction. #### O Negative flag (N) Set if the most significant bit (MSB) is set to 1 as a result of an arithmetic operation. Cleared when the bit is set to 0. # ○ Zero flag (Z) Set when an arithmetic operation results in 0. Cleared otherwise. #### Overflow flag (V) Set if the complement on 2 overflows as a result of an arithmetic operation. Reset if the overflow does not occur. ## O Carry flag (C) Set when a carry from bit 7 or borrow to bit 7 occurs as a result of an arithmetic operation. Cleared otherwise. Set to the shift-out value in case of a shift instruction. Figure 3.2-3 "Change of Carry Flag by Shift Instruction" shows the change of the carry flag by a shift instruction. Figure 3.2-3 Change of Carry Flag by Shift Instruction # Note: The condition code register is part of the program status (PS) and cannot be accessed independently. #### Reference: In practice, the flag bits are rarely fetched and used directly. Instead, the bits are used indirectly by instructions such as branch instructions (such as BNZ) or the decimal adjustment instructions (DAA, DAS). The content of the flags after a reset is indeterminate. ### ■ Interrupt Acceptance Control Bit ## O Interrupt enable flag (I) Interrupt is enabled when this flag is set to "1" and the CPU accepts interrupt. Interrupt is prohibited when this flag is set to "0" and the CPU does not accept interrupt. The initial value after a reset is "0". Normal practice is to set the flag to "1" by the SETI instruction and clear to "0" by the CLRI instruction. # O Interrupt level bits (IL1, IL0) These bits indicate the level of the interrupt currently being accepted by the CPU. The value is compared with the interrupt level setting registers (ILR1 to ILR3) which have a setting for each peripheral function interrupt request (IRQ0 to IRQB). Given that the interrupt enable flag is enabled (I = "1"), the CPU only performs interrupt processing for interrupt requests with an interrupt level value that is less than the value of these bits. Table 3.2-1 "Interrupt Level" lists the interrupt level priorities. The initial value after a reset is "11". Table 3.2-1 Interrupt Level | IL1 | IL0 | Interrupt level | High-low | |-----|-----|-----------------|--------------------| | 0 | 0 | 1 | High | | 0 | 1 | ı | <u> </u> | | 1 | 0 | 2 | | | 1 | 1 | 3 | Low (no interrupt) | #### Reference: The interrupt level bits (IL1, IL0) are normally "11" when the CPU is not processing an interrupt (during main program execution). see Section 3.4 "Interrupts" for details on interrupts. # 3.2.2 Register Bank Pointer (RP) The register bank pointer (RP) located in the upper 8 bits of the program status (PS) indicates the address of the general-purpose register bank currently in use. The RP is converted to form the actual address in general-purpose register addressing. ### ■ Structure of Register Bank Pointer (RP) Figure 3.2-4 "Structure of Register Bank Pointer" shows the structure of the register bank pointer. Figure 3.2-4 Structure of Register Bank Pointer The register bank pointer indicates the address of the register bank currently in use. Figure 3.2-5 "Rule for Conversion of Actual Addresses of General-purpose Register Area" shows the relationship between the pointer contents and the actual address is based on the conversion rule. Figure 3.2-5 Rule for Conversion of Actual Addresses of General-purpose Register Area The register bank pointer points to the memory block (register bank) in the RAM area that is used for general-purpose registers. A total of 32 register banks are available. A register bank is specified by setting a value between 0 and 31 in the upper 5 bits of the register bank pointer. Each register bank contains 8-bit general-purpose registers. Registers are specified by the lower 3 bits of the operation codes. Using the register bank pointer, the addresses $0100_{\rm H}$ to $01{\rm FF}_{\rm H}$ can be used as the general-purpose register area. However, the available area is limited on some products if internal RAM only is used. The initial value after a reset is indeterminate. #### Note: The register bank pointer is part of the program status (PS) and cannot be accessed independently. # 3.3 General-purpose Registers The general-purpose registers are a memory block made up of banks, with 8 $\times$ 8-bit registers per bank. The register bank pointer (RP) is used to specify the register bank. The function permits the use of up to 32 banks, but the number of banks that can actually be used depends on how much RAM the device has. Register banks are valid for interrupt processing, vector call processing, and subroutine calls. # ■ Structure of General-purpose Registers - The general-purpose registers are 8 bits and located in the register banks of the general-purpose register area (in RAM). - One bank contains eight registers (R0 to R7) and up to a total of 32 banks. However, the number of banks available for general-purpose registers is limited on some products if internal RAM only is used. - The register bank currently in use is specified by the register bank pointer (RP). The lower three bits of the operation code specify general-purpose register 0 (R0) to general-purpose register 7 (R7). Figure 3.3-1 "Register Bank Structure" shows the register bank structure. Figure 3.3-1 Register Bank Structure see Section 3.1.1 "Special Areas" for the general-purpose register area available for each product. ## **■** Features of General-purpose Registers General-purpose registers have the following features: - RAM can be accessed at high-speed using short instructions (general-purpose register addressing). - Registers are grouped in blocks in the form of register banks. This simplifies the process of saving register contents and dividing registers by function. Dedicated register banks can be permanently assigned for each interrupt processing or vector call (CALLV #0 to #7) processing routine by general-purpose register. For example, register bank 4 interrupt 2. For example, a particular interrupt processing routine only uses a particular register bank which cannot be written to unintentionally by other routines. The interrupt processing routine only needs to specify its dedicated register bank at the start of the routine to effectively save the general-purpose registers in use prior to the interrupt. Therefore, saving the general-purpose registers to the stack or other memory location is not necessary. This allows high-speed interrupt handling while maintaining simplicity. Also, as an alternative to saving general-purpose registers in subroutine calls, register banks can be used to create reentrant programs (programs that do not use fixed addresses and can be entered more than once) usually made by the index register (IX). #### Note: If an interrupt processing routine changes the register bank pointer (RP), ensure that the program does not also change the interrupt level bits in the condition code register (CCR: IL1, IL0) when specifying the register bank. # 3.4 Interrupts The MB89570 series has 16 interrupt request input corresponding to peripheral functions. An interrupt level can be set independently. If an interrupt request output is enabled in the peripheral function, an interrupt request from a peripheral function is compared with the interrupt level in the interrupt controller. The CPU performs interrupt operation according to how the interrupt is accepted. The CPU wakes up from standby modes, and returns to the interrupt or normal operation. # ■ Interrupt Requests from Peripheral Functions Table 3.4-1 "Interrupt Request and Interrupt Vector" lists the interrupt requests corresponding to the peripheral functions. On acceptance of an interrupt, execution branches to the interrupt processing routine. The contents of interrupt the vector table address corresponding to the interrupt request specifies the branch destination address for the interrupt processing routine. An interrupt processing level can be for each interrupt request in the interrupt level setting registers (ILR1, ILR2, ILR3, ILR4). Three levels are available. If an interrupt request with the same or lower level occurs during execution of an interrupt processing routine, the letter interrupt is not normally processed until the current interrupt processing routine completes. If interrupt request set the same level occur simultaneously, the highest priority is IRQ0. Table 3.4-1 Interrupt Requests and Interrupt Vectors | | Vector tab | le address | Bit name of the | Priority if interrupt | |-----------------------------------------------|-------------------|-------------------|-------------------------------------|---------------------------------------------------| | Interrupt request | Higher | Lower | interrupt level<br>setting register | requests with the same level occur simultaneously | | IRQ0 (external interrupt1) | FFFA <sub>H</sub> | FFFB <sub>H</sub> | L01, L00 | High | | IRQ1 (external interrupt2) | FFF8 <sub>H</sub> | FFF9 <sub>H</sub> | L11, L10 | <b>↑</b> | | IRQ2 (Unused) | FFF6 <sub>H</sub> | FFF7 <sub>H</sub> | L21, L20 | | | IRQ3 (A/D converter) | FFF4 <sub>H</sub> | FFF5 <sub>H</sub> | L31, L30 | | | IRQ4 (Converter1) | FFF2 <sub>H</sub> | FFF3 <sub>H</sub> | L41, L40 | | | IRQ5 (Converter2) | FFF0 <sub>H</sub> | FFF1 <sub>H</sub> | L51, L50 | | | IRQ6 (UART/SIO) | FFEE <sub>H</sub> | FFEF <sub>H</sub> | L61, L60 | | | IRQ7 (Timebase timer) | FFEC <sub>H</sub> | FFED <sub>H</sub> | L71, L70 | | | IRQ8 (Watch prescaler) | FFEA <sub>H</sub> | FFEB <sub>H</sub> | L81, L80 | | | IRQ9 (I <sup>2</sup> C) | FFE8 <sub>H</sub> | FFE9 <sub>H</sub> | L91, L90 | | | IRQA (I <sup>2</sup> C timeout) | FFE6 <sub>H</sub> | FFE7 <sub>H</sub> | LA1, LA0 | | | IRQB (Multi-address I <sup>2</sup> C) | FFE4 <sub>H</sub> | FFE5 <sub>H</sub> | LB1, LB0 | | | IRQC (Multi-address I <sup>2</sup> C timeout) | FFE2 <sub>H</sub> | FFE3 <sub>H</sub> | LC1, LC0 | | | IRQD (16-bit timer/counter) | FFE0 <sub>H</sub> | FFE1 <sub>H</sub> | LD1, LD0 | | | IRQE (8/16-bit timer) | FFDE <sub>H</sub> | FFDF <sub>H</sub> | LE1, LE0 | $\downarrow$ | | IRQF (Unused) | FFDC <sub>H</sub> | FFDD <sub>H</sub> | LF1, LF0 | Low | # 3.4.1 Interrupt Level Setting Registers (ILR1, ILR2, ILR3, ILR4) The interrupt level setting registers (ILR1, ILR2, ILR3, ILR4) together contain 16 blocks of 2-bit data, with each data corresponding to an interrupt request from a peripheral function. The interrupt level for each interrupt is set in that interruptis corresponding 2-bit data (interrupt level setting bits). ■ Structure of Interrupt Level Setting Registers (ILR1, ILR2, ILR3, ILR4) Address Register bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value ILR1 L31 L30 L21 L20 L11 L10 L01 L00 11111111<sub>B</sub> 0 0 7 Вн W ILR2 0 0 7 CH L71 L70 L61 L60 L51 L50 L41 L40 11111111<sub>B</sub> W W W W W W W 0 0 7 DH LB1 LB0 LA1 LA0 L90 L80 L91 L81 11111111<sub>B</sub> ILR3 W W W W W W W W 0 0 7 Ен LF0 LE1 LE0 LD1 LD0 LC1 LC0 11111111<sub>B</sub> ILR4 W W W W W W W W W: write only Figure 3.4-1 Structure of the Interrupt Level Setting Register Two bits of the interrupt level setting registers are allocated to each interrupt request. The value of the interrupt level setting bits in these registers sets the interrupt priority (interrupt levels 1 to 3). The interrupt level setting bits are compared with the interrupt level bits in the condition code register (CCR: IL1, IL0). The CPU does not accept interrupt requests set to interrupt level 3. Table 3.4-2 "Interrupt Level Setting Bit and Interrupt Level" shows the relationship between the interrupt level setting bits and the interrupt levels. L01 to LF1 L00 to LF0 Request Interrupt level **High-low** 0 0 High 1 0 1 1 0 2 Low (no interrupt) 1 1 3 Table 3.4-2 Interrupt Level Setting Bits and the Interrupt Level # Reference: The interrupt level bits in the condition code register (CCR: IL1, IL0) are normally "11" during main program execution. # Note: As the IRL1, ILR2, and ILR3 registers are write-only, the bit manipulation instructions cannot be used. # 3.4.2 Interrupt Processing The interrupt controller transmits the interrupt level to the CPU when an interrupt request is generated by a peripheral function. If the CPU is able to receive the interrupt, the CPU temporarily halts the currently executing program and executes the interrupt processing routine. # ■ Interrupt Processing The procedure for interrupt operation is performed in the following order: interrupt source generated at peripheral function, set the interrupt request flag bit (request FF), discriminate the interrupt request enable bit (enable FF), the interrupt level (ILR1, ILR2, ILR3, ILR4 and CCR: IL1, IL0), simultaneously generated interrupt requests with the same level, then check the interrupt enable flag (CCR: I). Figure 3.4-2 "Interrupt Processing" shows the interrupt processing. Figure 3.4-2 Interrupt Processing - (1) After a reset, all interrupt requests are disabled. Initialize the peripheral functions that are to generate interrupts in the peripheral function initialization program, set the interrupt levels in the appropriate interrupt level setting registers (ILR1, ILR2, ILR3, ILR4), and start peripheral function. - The interrupt level can be set to 1, 2 or 3. Level 1 is the highest priority, followed by level 2. Setting level 3 disables the interrupt for that peripheral function. - (2) Execute the main program (for multiple interrupts, execute the interrupt processing routine). - (3) The interrupt request flag bit (request FF) for a peripheral function is set to "1" when the peripheral function generates an interrupt source. If the interrupt request enable bit for the peripheral function is set to "enable" (enable FF = "1"), the peripheral function outputs the interrupt request to the interrupt controller. - (4) The interrupt controller continuously monitors for interrupt requests from the peripheral functions and passes the interrupt level of the current interrupt request with the highest interrupt level to the CPU. The interrupt controller also evaluates the priority order if requests with the same level are present simultaneously. - (5) If the interrupt level received by the CPU has a higher priority (a lower level value) than the level set in the interrupt level bits in the condition code register (CCR: IL1, IL0), the CPU checks the interrupt enable flag (CCR: I) and receives the interrupt if interrupts are enabled (CCR: I = "1"). - (6) The CPU saves the contents of the program counter (PC) and program status (PS) on the stack, reads the top address of the interrupt processing routine from the interrupt vector table for the interrupt, updates the interrupt level bits in the condition code register (CCR: IL1, IL0) with the received interrupt level, and starts execution of the interrupt processing routine. - (7) Finally, on execution of the RETI instruction, the CPU restores the program counter (PC) and program status (PS) values saved on the stack and resumes execution from the instruction following the last instruction executed before the interrupt. #### Note: As the interrupt request flag bit of a peripheral function is not cleared automatically when an interrupt request is received, the bit must be cleared by the program (normally, by writing "0" to the interrupt request flag bit) at interrupt processing routine. An interrupt wakes up the CPU from standby mode (low-power consumption). see Section 3.8 "Standby Modes (Low-power Consumption)" for details. #### Reference: If the interrupt request flag bit is cleared at the top of the interrupt processing routine, the peripheral function that has generated the interrupt becomes able to generate another interrupt during execution of the interrupt processing routine (resetting the interrupt request flag bit). However, the interrupts are not normally accepted until the current processing routine completes. # 3.4.3 Multiple Interrupts Multiple interrupts can be performed by setting different interrupt levels to the interrupt level setting register for two or more interrupt requests from peripheral functions. ### Multiple Interrupts If the interrupt request having the higher interrupt levels occurs during the interrupt processing routines, the CPU halts the current interrupt process and switches to accept the interrupt with the higher priority. Interrupt levels can be set in the range 1 to 3. However, the CPU does not accept interrupt requests set to interrupt level 3. ### Example of multiple interrupts As an example of multiple interrupt processing, assume that an external interrupt has a higher priority than the timer interrupt. The timer interrupt is set to level 2 and the external interrupt is set to level 1. Figure 3.4-3 "Example of Multiple Interrupts" shows the processing when the external interrupt occurs during execution of timer interrupt processing. Figure 3.4-3 Example of Multiple Interrupts - During execution of timer interrupt processing, the interrupt level bits in the condition code register (CCR:IL1, IL0) are automatically set to the same value as the interrupt level setting register (ILR1, ILR2, ILR3, ILR4) corresponding to the timer interrupt (level 2 in this example). If the interrupt request set to higher interrupt level (level 1 in this example) occurs at this time, the interrupt processing has priority. - To temporarily disable multiple interrupts during the timer interrupt, the interrupt enable flag in the condition code register is set to "interrupts disabled" (CCR: I = "0") or the interrupt level bits (IL1, IL0) set to "00". - On execution of the interrupt return instruction (RETI) at the completion of interrupt processing, the CPU restores the program counter (PC) and program status (PS) values saved on the stack and resumes execution of the interrupted program. Restoring the program status (PS) returns the condition code register (CCR) to the value prior to the interrupt. # 3.4.4 Interrupt Processing Time The total time from the generation of an interrupt request until control passes to the interrupt processing routine is the sum of the time required to complete execution of the current instruction and the interrupt handling time (the time required to prepare for interrupt processing). The maximum time for this process is 30 instruction cycles. ### **■ Interrupt Processing Time** When an interrupt request occurs, the time until the interrupt is accepted and the interrupt processing routine is executed includes the interrupt request sampling time and the interrupt handling time. # Interrupt request sampling time Whether or not an interrupt request has occurred is determined by sampling and testing for interrupt requests during the final cycle of each instruction. Therefore, the CPU is unable to identify interrupt requests during execution of an instruction. The longest delay occurs when an interrupt request is generated immediately after starting execution of a DIVU instruction, which has the longest instruction cycles (21 instruction cycles). ### Interrupt handling time Nine instruction cycles are required to perform the following preparation for interrupt processing after the CPU accepts an interrupt request: - Save the program counter (PC) and program status (PS). - Set the top address of the interrupt processing routine (the interrupt vector) in the PC. - Update the interrupt level bits (PS:CCR: IL1, IL0) in the program status (PS). Figure 3.4-4 "Interrupt Processing Time" shows the interrupt processing time. Figure 3.4-4 Interrupt Processing Time The total interrupt processing time of 21 + 9 = 30 instruction cycles is required if an interrupt request occurs immediately after starting execution of a DIVU instruction, which has the longest instruction cycles (21 instruction cycles). If, on the other hand, the program does not use the DIVU or MULU instructions, the maximum interrupt processing time is 6 + 9 = 15 instruction cycles. The time of one instruction cycle changes with the clock mode and the main clock frequency as selected by the "speed-shift" (gear) function. see Section 3.7 "Clock" for details. # 3.4.5 Stack Operation during Interrupt Processing This section describes the saving of the register contents to the stack and restore operation during interrupt processing. ### ■ Stack Operation at Start of Interrupt Processing The CPU automatically saves the current contents of the program counter (PC) and program status (PS) to the stack when an interrupt is accepted. Figure 3.4-5 "Stack Operation at Start of Interrupt Processing" shows the stack operation at the start of interrupt processing. Immediately after Immediately before interrupt interrupt Address Memory Address Memory 027CH 027CH 027CH н80 $\times \times H$ 0870н PS PS 027Dн 027Dн XXH**70**H PS 0870н 027Ен 027Ен Е0н Е000н $\times \times H$ PC 027Гн 027Fн 00н XXHЕ000н PC 0280н 0280н 0280H $\times\times$ H $\times\!\!\times\!\!$ H SP 0281н $\times \times H$ 0281н $\times \times H$ Figure 3.4-5 Stack Operation at Start of Interrupt Processing #### ■ Stack Operation at Interrupt Return On execution of the interrupt return instruction (RETI) at the completion of interrupt processing, the CPU performs the opposite processing to interrupt initiation, restoring first the program status (PS) and then the program counter (PC) from the stack. This returns the PS and PC to their states immediately prior to the start of the interrupt. #### Note: The CPU does not automatically save the accumulator (A) or temporary accumulator (T) contents to the stack. Use the PUSHW and POPW instructions to save and restore A and T contents to and from the stack. # 3.4.6 Stack Area for Interrupt Processing Interrupt processing execution uses the stack area in RAM. The contents of the stack pointer (SP) specifies the top address of the stack area. # ■ Stack Area for Interrupt Processing The subroutine call instruction (CALL) and vector call instruction (CALLV) use the stack area to save and restore the program counter (PC). The stack area is also used by the PUSHW and POPW instructions to temporarily save and restore registers. - The stack area is located in RAM along with the data area. - Initializing the stack pointer (SP) to the top address of RAM and allocating data areas upwards from the bottom RAM address is recommended. Figure 3.4-6 "Stack Area for Interrupt Processing" shows the example of stack area setting. Figure 3.4-6 Stack Area for Interrupt Processing ### Reference: The stack area is used in the downward direction starting from a high address by functions such as interrupts, subroutine calls, and the PUSHW instruction. Instructions such as return instructions (RETI, RET) and the POPW instruction release stack area in the upward direction. Take care when the stack address is decreased by multiple interrupts or subroutine calls that the stack does not overlap the general-purpose register area or areas containing other data. # 3.5 Resets The resets has the following four types of reset source: - External reset - Software reset - Watchdog reset - Power-on reset At reset, main clock oscillation stabilization delay time may or may not occur by the operating mode and option settings. #### ■ Reset Source Table 3.5-1 Reset Source | Reset source | Reset conditions | | |----------------|----------------------------------------------------------------------------------|--| | External reset | Set the external reset pin to the "L" level. | | | Software reset | Write "0" to the software reset bit in the standby control register (STBC: RST). | | | Watchdog reset | Watchdog timer overflow | | | Power-on reset | Power is turned on (only on products with a power-on reset). | | # External reset Inputting an "L" level to the external reset pin (RSTX) generates an external reset. Returning the reset pin to the "H" level wakes up the CPU from the external reset. When power is turned on to products with power-on reset or for external resets in stop mode, the reset operation is performed after the oscillation stabilization delay time has passed and the CPU wakes up from the external reset. External resets on products without power-on reset do not wait for the oscillation stabilization delay time. The external reset pin can also function as a reset output pin (optional). #### Software reset Writing "0" to the software reset bit in the standby control register (STBC: RST) generates a four-instruction cycle reset. The software reset does not wait for the oscillation stabilization delay time. ### Watchdog reset The watchdog reset generates a four-instruction cycle reset if data is not written to the watchdog timer control register (WDTC) within a fixed time after the watchdog timer starts. The watchdog reset does not wait for the oscillation stabilization delay time. #### O Power-on reset A reset is generated by power-on. The reset operation is performed after the oscillation stabilization delay time has passed. # ■ Main Clock Oscillation Stabilization Delay Time and the Reset Source Whether there will be an oscillation stabilization delay time depends on the operating mode when reset occurs, and the power-on reset option selected. Following reset, operation always starts out in the normal main clock operating mode, regardless of the kind of reset it was, or the operating mode (the clock mode and standby mode) prior to reset. Therefore, if reset occurs while the main clock oscillator is stopped or in a stabilization delay time, the system will be in a "main clock oscillation stabilization reset" state, and a clock stabilization period will be provided. If the device is set for no power-on reset, however, no main clock oscillation stabilization delay time is provided for power-on or external reset. In software or watchdog reset, if the reset occurs while the device is in main clock mode, no stabilization time is provided. If it occurs in the subclock mode, however, a stabilization time is provided since the main clock oscillation is stopped. Table 3.5-2 "Reset Source and Oscillation Stabilization Delay Time" shows the relationships between the reset sources and the main clock oscillation stabilization delay time, and reset mode (mode fetch) operations. Table 3.5-2 Reset Source and Oscillation Stabilization Delay Time | Reset source | Operating state | Reset operation and main clock oscillation stabilization delay time | |-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | External reset*1 | At power on,<br>during stop mode,<br>or subclock mode | After the main clock oscillation stabilization delay time, if the external reset is waked up, reset is operated.*2 | | Software and | Main clock mode | After 4-instruction-cycle reset occurs, reset is operated.*3 | | watchdog<br>reset | Subclock mode | Reset is operated after the main clock oscillation stabilization delay time.*2 | | Power-on reset | | Device enters main clock oscillation stabilization delay time at power on. Reset is operated after delay time ends. *2 | <sup>\*1:</sup> No oscillation stabilization delay time is required for external reset while main clock mode is operating. Reset is operated after external reset is waked up. <sup>\*2:</sup> If the reset output option is selected, "L" is output at RSTX pin during the main clock oscillation stabilization delay time. <sup>\*3:</sup> If the reset output option is selected, "L" level is output at RSTX pin during 4-instruction-cycle. # 3.5.1 Reset Flag Register (RSFR) The reset flag register (RSFR) can be used to identify the reset generation sources when a reset occurs. # ■ Reset Flag Register (RSFR) Address bit5 bit4 bit3 bit2 bit1 bit0 Initial value 000Ен PONR ERST WDOG SFTR $XXXXXXXX_B$ R R R Software reset flag **SFTR** Read Write 0 The reset source is a software reset. Operation is not affected Watchdog reset flag WDOG Read Write 0 The reset source is a watchdog reset. Operation is not 1 affected External reset flag ERST Read Write 0 The reset source is an external reset. Operation is not 1 affected Power-on reset flag **PONR** Read Write R: read only 0 The reset source is a power-on reset. X: undefined Operation is not 1 affected Figure 3.5-1 Reset Flag Register (RSFR) Table 3.5-3 Explanation of the Functions of Each Bit of the Reset Flag Register (RSFR) | | Bit name | Function | |----------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | PONR:<br>Power-on reset flag | "1" is set when a power-on reset occurs. "1" is set after power-on. This register is cleared to "0" by reading it. A write operation to this register is insignificant. | | Bit 6 | ERST:<br>External reset flag | "1" is set when an external reset occurs. "1" is set to the software reset flag while retaining each reset flag if each reset flag is set before the external reset flag is set. This register is cleared to "0" by reading it. A write operation to this register is insignificant. | | Bit 5 | WDOG:<br>Watchdog reset flag | "1" is set when a watchdog reset occurs. "1" is set to the watchdog reset flag while retaining each reset flag if each reset flag is set before the watchdog reset flag is set. This register is cleared to "0" by reading it. A write operation to this register is insignificant. | | Bit 4 | SFTR:<br>Software reset flag | "1" is set when a software reset occurs. "1" is set to the software reset flag while retaining each reset flag if each reset flag is set before the software reset flag is set. This register is cleared to "0" by reading it. A write operation to this register is insignificant. | | Bit 3<br>Bit 2<br>Bit 1<br>Bit 0 | Unused bits | The read value is undefined. Writing has no effect on operation. | # Note: Each reset source flag is set when each reset source occurs. When each reset source flag register is read, each bit of the reset source flag register is cleared. Thus, determine the reset source by reading this register using the initialization routine after the reset. # 3.6 External Reset Pin Inputting an "L" level to the external reset pin generates a reset. If products are set to with the reset output (optional), the pin outputs an "L" level depending on internal reset sources. #### Block Diagram of External Reset Pin The external reset pin (RSTX) on products with the reset output is a hysteresis input type and N-ch open-drain output type with a pull-up resistor. The external reset pin on products without a reset output option is only for the reset input. Figure 3.6-1 "Block Diagram of External Reset Pin" shows the block diagram of the external reset pin. Figure 3.6-1 Block Diagram of External Reset Pin #### ■ External Reset Pin Functions Inputting an "L" level to the external reset pin (RSTX) generates an internal reset signal. On products with the reset output, the pin outputs an "L" level depending on internal reset sources or during the oscillation stabilization delay time due to an external reset. Software reset, watchdog reset, and power-on reset are classed as internal reset sources. #### Note: The external reset input accepts asynchronous with the internal clock. Therefore, initialization of the internal circuit requires a clock. Especially when an external clock is used, a clock is needed to be input at the reset. # 3.6.1 Reset Operation When the CPU wakes up from a reset, the CPU selects the read address of the mode data and reset vector according to the mode pin settings, then performs a mode fetch. The mode fetch is performed after the oscillation stabilization delay time has passed when power is turned on to a product with power-on reset, or on wake-up from subclock or stop mode by a reset. If reset occurs during a write to RAM, the contents of the RAM address cannot be assured. # **■** Overview of Reset Operation Figure 3.6-2 Reset Operation Flow Diagram #### ■ Mode Pins The MB89570 series devices are single-chip mode devices. The mode pins (MOD1 and MOD0) must be tied to VSS. The mode pin settings determine whether the mode data and reset vector are read from internal ROM. Do not change the mode pin settings, even after the reset has completed. #### ■ Mode Fetch When the CPU wakes up from a reset, the CPU reads the mode data and reset vector from internal ROM. # ○ Mode data (address: FFFD<sub>H</sub>) Always set the mode to "00<sub>H</sub>" (single-chip mode). ## ○ Reset vector (address: FFFE<sub>H</sub> (upper), FFFF<sub>H</sub> (lower)) Contains the address where execution is to start after completion of the reset. The CPU starts executing instructions from the address contained in the reset vector. ### ■ Oscillation Stabilization Delay Reset State On products with power-on reset, the reset operation for a power-on reset or external reset in subclock or stop (main/sub) mode starts after the main clock oscillation stabilization delay time selected by the stabilization delay time option. If the CPU has not woken up from the external reset input when the delay time completes, the reset operation does not start until the CPU wakes up from external reset. As the oscillation stabilization delay time is also required when an external clock is used, a reset requires that the external clock is input. The main clock oscillation stabilization delay time is timed by the timebase timer. On products without power-on reset, the oscillation stabilization delay reset state is not used. Therefore, for such products, hold the external reset pin (RSTX) at the "L" level to disable the CPU operation until the source oscillation stabilizes. #### **■** Effect of Reset on RAM Contents The contents of RAM are unchanged before and after a reset other than power-on reset. If an external reset is input close to a write timing, however, the contents of the write address cannot be assured. For this reason, all RAM locations being used should be initialized following reset. # 3.6.2 Pin States during Reset # Reset initialized the pin states. # **■** Pin States during Reset When a reset source occurs, with a few exceptions, all I/O pins (peripheral pins) go to the high-impedance state and the mode data is read from internal ROM. # ■ Pin States after Reading Mode Data With a few exceptions, the I/O pins remain in the high-impedance state immediately after reading the mode data. #### Note: For devices connected to pins that change to high-impedance state when a reset source occurs take care that malfunction does not occur due to the change in the pin states. # 3.7 Clock Dual clock oscillation circuits are contained in the clock generator. By connecting each external resonator, the high-speed main clock and low-speed subclock are generated independently (oscillator source). A clock generated externally can also be input. The speed and supply of the dual clock is controlled by the clock controller according to the clock mode and standby mode. # ■ Clock Supply Map The clock oscillation and the supply to CPU and peripheral circuits (peripheral functions) are controlled by the clock controller. Thus, the operating clock of CPU and peripheral circuits are affected by switching between the main clock and the subclock (clock mode), speed switching of the main clock (gear function), and the standby mode (sleep/stop/clock). The divide-by output of the free-run counter of the clock for peripheral circuits is supplied to each peripheral function. The divide-by output of the timebase timer operating at divide-by-two oscillation of the main clock oscillation and peripheral functions to which divide-by output of the watch prescaler operating at the subclock is supplied are available and are not affected by the gear function. The following Figure 3.7-1 "Clock Supply Map" shows a clock supply map. X0 pin Main clock \* 1, 3 Divide-by-two Timebase timer oscillation X1 Peripheral functions circuit pin Watchdog timer Clock controller Clock mode 8/16-bit timer Stop mode control Gear Divide-by-4 function 16-bit timer Divide-by-8 Oscillation EC Divide-by-16 pin Divide-by-64 \*2 **UART/SIO** Sleep/stop/clock oscillation stabilization wait Clock Supply to CPU mode \* 1 I<sup>2</sup>C bus Stop clock 1tinst ó م Supply to peripheral circuits Divide-by-two 1tinst I<sup>2</sup>C bus X0A \* 2,3 MULTI ADDRESS Free-run counter pin Subclock oscillation X1A circuit pin \*1,3 LCD Watch prescaler controller/driver Oscillation stabilization wait control \* 1 Comparator Fch: Main clock oscillation FcL: Subclock oscillation t inst: Instruction cycle \*1: Not affected by the clock mode and gear function. \*2: The operating speed is affected by the clock mode and gear function. \*3: Operations stop if the clock (main or sub), which is the source of oscillation, stops. Figure 3.7-1 Clock Supply Map # 3.7.1 Clock Generator The permission and stop of oscillation of the main clock and subclock are controlled by the clock mode and stop mode. # ■ Clock Generator # O Crystal resonator or ceramic resonator Make connections as shown in Figure 3.7-2 "Connection Example of the Crystal and Ceramic Resonator". Dual clock system Single clock system Main clock oscillation Subclock oscillation Main clock oscillation Subclock oscillation circuit circuit circuit circuit MB89570 series MB89570 series X0 X0A X1A X0 X0A X1A X1 X1 Open 7/7 7/7 Figure 3.7-2 Connection Example of the Crystal and Ceramic Resonator ## O External clock Connect the external clock to the X0 pin as shown in Figure 3.7-3 "Connection Example of the External Clock" and open the X1 pin. If the subclock should be supplied externally, connect the external clock to the X0A pin and open the X1A pin. Note that the MB89PV570 outputs "L" from the X0A pin in sub-stop mode. Single clock system Dual clock system Subclock oscillation Main clock oscillation Subclock oscillation Main clock oscillation circuit circuit circuit circuit MB89570 series MB89570 series X0 X1 X0A X1A X0 X1 X0A X1A Open Open Open Open Figure 3.7-3 Connection Example of the External Clock #### Note: In MB89PV570, "L" is output from the X0A pin in sub-stop mode. If the subclock is supplied from an external clock, care must be taken to ensure that "H" is not applied to the X0A pin in sub-stop mode. # 3.7.2 Clock Controller The clock controller is made up of the following seven blocks: - Main clock oscillation circuit - Subclock oscillation circuit - System clock selector - Clock control circuit - · Oscillation stabilization wait time selector - System clock control register (SYCC) - Standby control register (STBC) #### ■ Block Diagram of the Clock Controller Figure 3.7-4 "Block Diagram of the Clock Controller" shows a block diagram of the clock controller. Figure 3.7-4 Block Diagram of the Clock Controller #### O Main clock oscillation circuit Oscillation circuit of the main clock. This circuit stops oscillation in main stop mode and subclock mode. #### Subclock oscillation circuit Oscillation circuit of the subclock. This circuit always oscillates in a mode other than sub-stop mode. #### O System clock selector One type is selected from the four clocks and the subclocks obtained by dividing the oscillation of the main clock to supply it to the clock control circuit. #### O Clock control circuit The operating clock supply to CPU and each peripheral circuit is controlled according to normal operation (RUN) and standby modes (sleep, stop, clock). The clock controller stops the supply of clocks to CPU until the clock supply stop signal of the oscillation stabilization wait time selector is released. #### O Oscillation stabilization wait time selector One wait time is selected from the four kinds of oscillation stabilization wait time for the main clock created by the timebase timer and the oscillation stabilization wait time for the subclock created by the watch prescaler for the clock mode, standby mode, and reset and is output as the clock supply stop signal to CPU. #### System clock control register (SYCC) The selection of the clock mode and main clock speed is performed, and the selection and state confirmation of the oscillation stabilization wait time of the main clock is performed. ## Standby control register (STBC) The transition from normal operation (RUN) to standby mode, pin state settings in stop mode or watch mode, and software reset are performed. # 3.7.3 System Clock Control Register (SYCC) The system clock control register (SYCC) is used to switch the main clock and the subclock, to select the speed of the main clock, and to select the oscillation stabilization wait time. Structure of the System Clock Control Register (SYCC) Figure 3.7-5 Structure of the System Clock Control Register (SYCC) Table 3.7-1 Explanation of the Functions of Each Bit of the System Clock Control Register (SYCC) | | Bit name | Function | |----------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | SCM:<br>System clock monitor bit | Bit to check the current clock mode (operating clock) If the bit is "0", the system is operating in subclock mode (The main clock is stopped or waiting for oscillation stabilization to make a transition to the main clock mode). If the bit is "1", the system is operating in main clock mode. [Reference:] This bit is read-only. Write operation to this bit has no significance and does not affect operations. | | Bit 6<br>Bit 5 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | Bit 4<br>Bit 3 | WT1, WT0:<br>Oscillation stabilization wait<br>time select bits | <ul> <li>Bits to select the oscillation stabilization wait time of the main clock</li> <li>The oscillation stabilization wait time selected by these bits is taken when making a transition from the subclock mode to the main clock mode, or returning to normal operation from the main stop mode by an external interrupt.</li> <li>The initial values of these bits are selected by option settings *. Thus, if an oscillation stabilization wait time is taken for a reset, the oscillation stabilization wait time selected by option settings is taken.</li> <li>Note: Do not rewrite these bits simultaneously when switching from the subclock to the main clock (SCS=1&gt; 0). Before rewriting the bits, check that the oscillation stabilization is not waited upon using the SCM bit.</li> </ul> | | Bit 2 | SCS:<br>System clock select bit | <ul> <li>Bit to specify the clock mode</li> <li>A transition from the main clock mode to the subclock mode is caused by writing "0" into this bit.</li> <li>If "1" is written into this bit, the transition from the subclock mode to the main clock mode occurs after taking the oscillation stabilization wait time set by the WT1 and WT0 bits.</li> <li>Note: If the single clock system option is selected, this bit has no significance. Set always "1".</li> </ul> | | Bit 1<br>Bit 0 | CS1, CS0:<br>Main clock speed select bits | Bit to select the clock speed in main clock mode. Four different speeds of the operating clock can be selected for CPU and each peripheral function (gear function). However, the operating clock of the timebase timer and watch prescaler is not affected by these bits. | <sup>\*:</sup> Options can be selected only for MB89577. #### **CHAPTER 3 CPU** # ■ Instruction Cycle (t<sub>inst</sub>) The instruction cycle (minimum execution time) can be selected from the 1/4, 1/8, 1/16, or 1/64 of the main clock and the divide-by-two of the subclock (32.768 kHz) using the system clock select bit (SCS) and main clock speed select bits (CS1, CS0) of the SYCC register. The instruction cycle at the maximum speed (SYCC: SCS=1, CS1, CS0=11<sub>B</sub>) in main clock mode is $4/F_{CH}$ = about 0.4 $\mu s$ if the main clock oscillation ( $F_{CH}$ ) is 10 MHz. The instruction cycle in subclock mode (SCS=0) is $2/F_{CL}$ = about 61.0 $\mu s$ if the subclock oscillation ( $F_{CL}$ ) is 32.768 kHz. # 3.7.4 Clock Modes The main clock mode and subclock mode are available as the clock mode. In main clock mode, the main clock is the main operating clock. The speed of the main clock can be switched by selecting from four kinds of clocks created by dividing its oscillation (gear function). In subclock mode, the oscillation of the man clock is stopped and the subclock alone becomes the operating clock. # **■** Operating State of the Clock Mode Table 3.7-2 Operating State of the Clock Mode | Clock<br>mode | | | | | Standby<br>mode | Clock ge | eneration | C | peration clo | k in each sect | ion | Release source of standby mode | |---------------|-------|--------|---------------|-------------|-----------------|---------------------|----------------------|---------------------|--------------------|----------------------------------------|--------------------|--------------------------------| | mode | | , CS0) | mode | Main | Sub | CPU timebas e timer | | Each<br>peripheral | watch<br>prescaler | (other than resets) | | | | | | | RUN | Oscillation | | F <sub>CH</sub> /4 | F /2 | F /4 | | Various interrupt | | | | | (1.1) | High | Sleep | Oscillation | Oscillation | Cton | F <sub>CH</sub> /2 | F <sub>CH</sub> /4 | F <sub>CL</sub> | requests | | | | | | speed | Stop | Stop | | Stop | Stop | Stop | | External interrupt | | | | | | | RUN | Oscillation | | F <sub>CH</sub> /8 | F /2 | E /0 | | Various interrupt | | | | | (1.0) | | Sleep | Oscillation | Oscillation | Stop | F <sub>CH</sub> /2 | F <sub>CH</sub> /8 | F <sub>CL</sub> | requests | | | | Main | | | Stop | Stop | | | Зюр | Stop | Stop | | External interrupt | | | clock<br>mode | | | RUN | Oscillation | | F <sub>CH</sub> /16 | | F <sub>CH</sub> /16 | | Various interrupt | | | | | (0.1) | | Sleep | Oscillation | Oscillation | Stop | F <sub>CH</sub> /2 | · CH/ 10 | F <sub>CL</sub> | requests | | | | | | | Stop | Stop | | Оюр | Stop | Stop | | External interrupt | | | | | | | RUN | Oscillation | | F <sub>CH</sub> /64 | F <sub>CH</sub> /2 | F <sub>CH</sub> /64 | | Various interrupt | | | | | (0.0) | Low | Sleep | Oscillation | Oscillation | 04 | FCH/∠ | 1 CH/O-4 | F <sub>CL</sub> | requests | | | | | | speed | Stop | Stop | | Stop | Stop | Stop | | External interrupt | | | | | | | RUN | | Oscillation | F <sub>CL</sub> | | - | F | Various interrupt | | | | Subclock | | | Sleep | Stop | Oscillation | Stop | Stop <sup>(*1)</sup> | F <sub>CL</sub> | F <sub>CL</sub> | requests | | | | mode | | - | Stop | | Stop | Эшр | | Stop | Stop | External interrupt | | | | | | | Watch<br>mode | Stop | Oscillation | Stop | Stop <sup>(*1)</sup> | Stop | F <sub>CL</sub> | External interrupt,<br>watch interrupt | | | F<sub>CH</sub>: Main clock oscillation F<sub>CL</sub>: Subclock oscillation In each clock mode, a transition can be made to the standby mode corresponding to each mode. For the standby mode, see Section 3.8 "Standby Mode (low power consumption)". <sup>\*1:</sup> Since the timebase timer is operated by the main clock, it stops operation in subclock mode. #### ■ Gear Function (Function for Switching the Speed of the Main Clock) Four different main clock speeds can be selected by writing "00<sub>B</sub>" to "11<sub>B</sub>" into the main clock speed select bits (SYCC: CS1, CS0) of the system clock control register. CPU and each peripheral circuit operate at the switched main clock speed. However, the timebase timer and watch prescaler are not affected by the gear function. By reducing the main clock speed, power consumption can be reduced. ## ■ Operation in Main Clock Mode In normal operation in main clock mode (main RUN mode), both the main clock and subclock oscillate. The watch prescaler is operated by the subclock, whereas CPU, the timebase timer, and other peripheral circuits are operated by the main clock. The speed of the main clock can be switched to a value other than that of the timebase timer during operation in main clock mode (gear function). A transition to the main sleep mode or main stop mode is enabled by specifying the standby mode. Operation always starts in main RUN mode regardless of the type of reset that occurs (release by the reset in each operation mode). #### O Transition from the main clock mode to the subclock mode A transition from the main clock mode to the subclock mode is caused by writing "0" into the system clock select bit (SYCC: SCS) of the system clock control register. The current operating clock can be checked by reading the system clock monitor bit (SYCC: SCM) of the system clock control register. To make a transition to the subclock mode, for example, just after power-on, it is necessary to wait at least the subclock oscillation stabilization wait time created by the watch prescaler using software before making a transition. ### **■** Operation in Subclock Mode In normal operation in subclock mode (sub RUN mode), the oscillation of the main clock is stopped and only the subclock is used for operation. By operating in a low speed clock, power consumption can be reduced. All functions other than the timebase timer operate as in the main clock mode. A transition to the sub-sleep mode, sub-stop mode, or watch mode is enabled by specifying the standby mode during operation in subclock mode. #### O Return from the subclock mode to the main clock mode A return from the subclock mode to the main clock mode is caused by writing "1" into the system clock select bit (SYCC: SCS) of the system clock control register. However, operation in main clock mode starts only after the oscillation stabilization wait time of the main clock passes. The oscillation stabilization wait time can be selected from three different wait times using the oscillation stabilization wait time select bits (SYCC: WT1, WT0) of the system clock control register. #### Note: Do not rewrite the oscillation stabilization wait time select bits (SYCC: WT1, WT0) simultaneously by switching from the subclock to the main clock. Also, do not rewrite the bits when the oscillation stabilization of the main clock is waited upon. In such cases, rewrite the bits after checking that the operating clock has been switched to the main clock (SYCC: SCM=1) by the system clock monitor bit. To return to the main clock mode from the subclock mode using a reset, take the oscillation stabilization wait time of the main clock. # 3.7.5 Oscillation Stabilization Wait Time If the main clock is operated in main RUN mode from a state in which the main clock is stopped, for example, when the power is turned on, or in main stop mode or subclock mode, it is necessary to take the oscillation stabilization wait time of the main clock. Likewise, the oscillation stabilization wait time of the subclock is needed in sub-stop mode because the oscillation of the subclock is stopped. # ■ Oscillation Stabilization Wait Time Ceramic and crystal resonators generally take several ms to several dozens of ms to oscillate steadily in natural frequency after starting oscillation. Thus, CPU operation must be prohibited just after starting oscillation. The clock should be supplied to CPU only when the oscillation is sufficiently stable after the passage of the oscillation stabilization wait time. Since the time needed to stabilize oscillation is dependent on the type (such as the crystal and ceramic) of resonator connected to the oscillator (clock generator), an oscillation stabilization wait time appropriate to the resonator to be used must be selected. Figure 3.7-6 "Oscillator Operation after Oscillation Starts" shows an oscillator operation just after the oscillation starts. Figure 3.7-6 Oscillator Operation after Oscillation Starts #### ■ Oscillation Stabilization Wait Time of the Main Clock To start operation in main clock mode from a state in which the main clock is stopped, the oscillation stabilization wait time of the main clock must be taken. The oscillation stabilization wait time of the main clock is a time interval counted from when the counter of the timebase timer is cleared until the overflow of the specified bit occurs. ### O Oscillation stabilization wait time during operation One of the four kinds of oscillation stabilization wait time when returning to the main RUN mode from the main stop mode by an external reset or when making a transition from the subclock mode to the main clock mode can be selected using the oscillation stabilization wait time select bits (SYCC: WT1, WT0) of the system clock control register. ### O Oscillation stabilization wait time during reset The oscillation stabilization wait time during reset (initial value of WT1 and WT0) can be selected by option settings. The oscillation stabilization wait time must be taken for (multiple) resets in subclock mode, a power-on reset, and the stop mode release by an external reset. Table 3.7-3 "Operation Start Conditions and Oscillation Stabilization Wait Time of the Main Clock Mode" lists the relations between the operation start conditions and oscillation stabilization wait time of the main clock mode. Table 3.7-3 Operation Start Conditions and Oscillation Stabilization Wait Time of the Main Clock Mode | Start conditions | | During sub | clock mode | Release from main<br>stop mode | | Transition from the | |--------------------------------------------------------|--------------------|-------------------|-------------------------|--------------------------------|--------------------|----------------------------------------------------------------| | for main<br>clock<br>operation | During<br>power-on | External<br>reset | | | External interrupt | subclock mode to<br>the main clock mode<br>(SYCC: SCS (*1) =1) | | Oscillation<br>stabilization<br>wait time<br>selection | | Option se | ettings <sup>(*3)</sup> | | SYC | C:WT1, WT0 <sup>(*2)</sup> | <sup>\*1:</sup> System clock select bit of the system clock control register #### ■ Oscillation Stabilization Wait Time of the Subclock A certain oscillation stabilization wait time $(2^{15}/F_{CL}, F_{CL}; subclock oscillation)$ of the subclock must be taken when returning to the sub RUN mode (subclock oscillation is started) from the sub-stop mode (state in which oscillation of the subclock is stopped) by an external reset. The oscillation stabilization wait time of the subclock is a time interval from the start of operation in a state in which the watch prescaler is cleared until an overflow occurs. Since the oscillation stabilization wait time of the subclock is needed during power-on, wait at least the subclock oscillation stabilization wait time using software to make a transition to the subclock mode after power-on. <sup>\*2:</sup> Oscillation stabilization wait time select bit of the system clock control register <sup>\*3:</sup> Only in MB89577, options of the initial value of "SYCC: WT1, WT0" can be selected. # 3.8 Standby Mode (Low Power Consumption) The sleep mode, stop mode, and watch mode are available as the standby mode. A transition to the standby mode is caused by settings of the standby control register (STBC) both in main clock mode and subclock mode. In main clock mode, transitions to the sleep mode and stop mode are possible. In subclock mode, transitions to the sleep mode, stop mode, and watch mode are possible. Power consumption can be reduced by stopping operations of CPU and peripheral functions using the standby mode. This section describes the relations between the standby mode and clock mode, and the operating states of each section in standby mode. ## ■ Standby Mode In clock mode, power consumption is reduced by reducing the operating clock of CPU and peripheral circuits such as switching of the main clock and subclock or switching of the main clock speed (gear function). In standby mode, however, power consumption is reduced by the clock supply stop (sleep mode) to CPU by the clock controller, clock supply stop (watch mode) to CPU and peripheral circuits, or stop of the oscillation itself (stop mode). #### Main sleep mode The main sleep mode is a mode which stops operations of CPU and the watchdog timer. Peripheral functions excluding the watch prescaler operate on the main clock (Part of the functions can operate on the subclock). #### O Sub-sleep mode The sub-sleep mode is a mode which stops the main clock oscillation, CPU operations, and watchdog timer and timebase timer operations. Peripheral functions operate on the subclock. ## O Main stop mode The main stop mode is a mode which stops operations of CPU and peripheral functions. The main clock stops oscillation, but the subclock continues oscillation. In this mode, all functions are stopped excluding external interrupts, count operations of the watch prescaler, and some of the functions that run with the subclock. #### Sub-stop mode The sub-stop mode is a mode which stops all functions other than external interrupts. The main clock and the subclock both stop oscillation. #### Watch mode The clock mode is a mode a transition to which is possible only from the subclock mode. All functions other than the watch prescaler (watch interrupt), external interrupts, and part of the functions operating on the subclock stop. # 3.8.1 Operating State in Standby Mode This section describes the operating states of CPU and peripheral functions in standby mode. # **■** Operating State in Standby Mode Table 3.8-1 The Operating States of CPU and Peripheral Functions in Standby Mode | Operation mode | | | Main clo | ck mode | | Subclock mode | | | | | |----------------|------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------| | Function | | RUN | Sleep | Stop<br>(SPL=0) | Stop<br>(SPL=1) | RUN | Sleep | Stop<br>(SPL=0) | Stop<br>(SPL=1) | Clock | | Main clock | | Operating | Operating | Stopped | Subclock | | Operating | Operating | Operating | Operating | Operating | Operating | Stopped | Stopped | Operating | | | Instruction | Operating | Stopped | Stopped | Stopped | Operating | Stopped | Stopped | Stopped | Stopped | | CPU | ROM | | | | | | | | | | | | RAM | - Operating | Retained | Retained | Retained | Operating | Retained | Retained | Retained | Retained | | | I/O port | Operating | Retained | Retained | Retained | Operating | Retained | Retained | Retained | Retained | | | timebase timer | Operating | Operating | Stopped | | Watchdog timer | Operating | Stopped | Stopped | Stopped | Operating <sup>(*4)</sup> | Stopped | Stopped | Stopped | Stopped | | | Multi-address I <sup>2</sup> C bus | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | | I <sup>2</sup> C bus | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | | UART/SIO | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | Peripheral | Comparator | Operating | functions | A/D converter | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | | External interrupt | Operating | | watch prescaler | Operating | Operating | Operating <sup>(*1)</sup> | Operating <sup>(*1)</sup> | Operating | Operating | Stopped | Stopped | Operating | | | LCD controller/driver | Operating | Operating | Operating <sup>(*2)</sup> | Operating <sup>(*2)</sup> | Operating <sup>(*2)</sup> | Operating <sup>(*2)</sup> | Stopped | Stopped | Operating <sup>(*2)</sup> | | | D/A converter | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | | 8/16-bit timer | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | | 16-bit timer | Operating | Operating | Stopped | Stopped | Operating | Operating | Stopped | Stopped | Stopped | | Pin | | Operating | Retained | Retained | Hi-z | Operating | Retained | Retained | Hi-z | Retained | | ŀ | How to release | Reset/<br>various<br>interrupts <sup>\*1:</sup> The watch prescaler carries out the count operation, but no watch interrupt occurs. #### O Pin state in standby mode Most I/O pins can, independent of the clock mode, retain the state just before transition to the stop or watch mode or can be put into high impedance using the pin state designate bit (STBC: SPL) of the standby control register. <sup>\*2:</sup> The subclock is selected as the operating clock. Operation permission is required in watch mode. # 3.8.2 Sleep Mode # This section describes the operations in sleep mode. #### ■ Operations in Sleep Mode #### O Transition to the sleep mode The sleep mode is a mode which stops the operating clock of CPU. CPU stops by retaining the contents of the registers and RAM just before transition to the sleep mode, but peripheral functions other than the watchdog timer continue their operations. However, since the main clock oscillation stops in subclock mode, the timebase timer which uses the divide-by-two of the main clock oscillation as its count clock does not operate. A transition to the sleep mode is caused by writing "1" into the sleep bit (STBC: SLP) of the standby control register. If an interrupt has occurred when "1" is written into the SLP bit, the write operation is ignored and execution of instructions continues without transition to the sleep mode (no transition to sleep mode after the interrupt). #### O Sleep mode release The sleep mode is released by a reset or an interrupt from the peripheral functions. If a reset occurs in sub-sleep mode, the reset operation is performed after taking the oscillation stabilization wait time of the main clock. Pin states are initialized by the reset operation. If an interrupt request whose interrupt level is higher than "11" comes from a peripheral function or external interrupt circuit, the sleep mode is released regardless of the interrupt enable flag (CCR: I) or interrupt level bit (CCR: IL1, 0) of CPU. After the release, normal interrupt operations are performed. If an interrupt can be accepted, interrupt processing is performed. If no interrupt can be accepted, processing starts with the instruction following the instruction executed just before the transition to sleep mode. # 3.8.3 Stop Mode # This section describes the operations in stop mode. ### Operations in Stop Mode #### O Transition to the stop mode The stop mode is a mode which stops the oscillation. Contents of the registers and RAM just before transition to the stop mode are retained and most functions are stopped. In main clock mode, the main clock stops the oscillation, but the subclock continues the oscillation. Thus, though the count operation of the watch prescaler and part of the functions operating on the subclock continue their operations, other peripheral functions and CPU, excluding the external interrupt circuits, stop operations. In subclock mode, both the main clock and subclock stop oscillation, and all functions other than the external interrupt circuits stop their functions. Thus, data can be retained with minimum power consumption. A transition to the stop mode is caused by writing "1" into the stop bit (STBC: STP) of the standby control register. At this time, if the pin state designate bit (STBC: SPL) is "0", the states of external pins are retained. If the bit is "1", external pins are put into high impedance. If an interrupt request has occurred when "1" is written into the STP bit, the write operation is ignored and execution of instructions continues without making a transition to the stop mode (No transition to the stop mode occurs even after interrupt processing is completed). To make a transition to the stop mode in the main clock mode, prohibit (TBTC: TBIE=0) the interrupt request output of the timebase timer if necessary. Likewise, to make a transition to the stop mode in subclock mode, prohibit (WPCR: WIE=0) the watch interrupt request output of the watch prescaler. #### Stop mode release The stop mode can be released by a reset or external interrupt. If a reset occurs in stop mode, the reset operation is performed after taking the oscillation stabilization wait time of the main clock. Pin states are initialized by the reset. If an interrupt request whose interrupt level is higher than "11" comes from an external interrupt circuit in stop mode, the stop mode is released regardless of the interrupt enable flag (CCR: I) and interrupt level bits (CCR: IL1, 0) of CPU. Since peripheral functions are stopped in stop mode, no interrupt requests other than external interrupts occur. Though the watch prescaler operates in main stop mode, no watch interrupts occur. If the stop mode is released, a normal interrupt operation is performed following the passage of the oscillation stabilization wait time. If the interrupt is accepted, interrupt processing is performed. If the interrupt is not accepted, execution starts with the instruction following the instruction executed just before transition to the stop mode. If the stop mode is released by an external interrupt, part of the peripheral functions restarts halfway through their operations. Thus, for example, the first interval time of the interval timer function is undefined. Each peripheral function should be initialized after returning from the stop mode. # **CHAPTER 3 CPU** # Note: The stop mode release by an interrupt can only be caused by an interrupt request of the external interrupt circuits. # 3.8.4 Watch Mode # This section describes the operations in watch mode. ## Operations in watch mode #### O Transition to the watch mode The watch mode is a mode which stops the operating clock of CPU and main peripheral circuits. A transition to the watch mode is only possible from the subclock mode (The main clock oscillation is stopped). Contents of the registers and RAM just before transition to the watch mode are retained and most functions other than the watch prescaler (watch interrupt), external interrupt circuits, and part of the functions operating on the subclock are stopped. Thus, data can be retained with very low power consumption. A transition to the watch mode is caused by writing "1" into the clock bit (STBC: TMD) of the standby control register when the subclock mode is set by the system clock select bit of the system clock control register. If the pin state designate bit (STBC: SPL) of the standby control register during transition to the watch mode is "0", the external pin states are retained. If the bit is "1", external pins are put into high impedance. If an interrupt request has occurred when "1" is written into the TMD bit, the write operation is ignored and execution of instructions continues without making a transition to the watch mode (No transition to the watch mode occurs even after interrupt processing is completed). #### O Watch mode release The watch mode can be released by a reset, watch interrupt, or external interrupt. If a reset occurs in watch mode, the reset operation is performed after taking the oscillation stabilization wait time of the main clock. Pin states are initialized by the reset. If an interrupt request whose interrupt level is higher than "11" comes from the watch prescaler or an external interrupt circuit in watch mode, the watch mode is released regardless of the interrupt enable flag (CCR: I) and interrupt level bits (CCR: IL1, 0) of CPU. Since most peripheral functions other than the watch prescaler are stopped in watch mode, no interrupt requests other than watch interrupts and external interrupts occur. After releasing the watch mode, a normal interrupt operation is performed. If the interrupt is accepted, interrupt processing is performed. If the interrupt is not accepted, execution starts with the instruction following the instruction executed just before transition to the watch mode. If the watch mode is released, part of the peripheral functions restarts halfway through their operations. Thus, for example, the first interval time of the interval timer function is undefined. Each peripheral function should be initialized after returning from the watch mode. # 3.8.5 Standby Control Register (STBC) The standby control register (STBC) is used to make a transition to the sleep mode/ stop mode/watch mode, set the pin states in watch mode, and reset software. # ■ Standby Control Register (STBC) Figure 3.8-1 Standby Control Register (STBC) Table 3.8-2 Explanation of the Functions of Each Bit of the Standby Control Register (STBC) | | Bit name | Function | |-------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | STP:<br>Stop bit | <ul> <li>Bit to specify the transition to the stop mode</li> <li>A transition to the stop mode is caused by writing "1" into this bit.</li> <li>Operations are not affected if "0" is written into this bit.</li> <li>When this bit is read, "0" is always read.</li> </ul> | | Bit 6 | SLP:<br>Sleep bit | <ul> <li>Bit to specify the transition to the sleep mode</li> <li>A transition to the sleep mode is caused by writing "1" into this bit.</li> <li>Operations are not affected if "0" is written into this bit.</li> <li>When this bit is read, "0" is always read.</li> </ul> | | Bit 5 | SPL:<br>Pin state designate bit | <ul> <li>Bit to specify the external pin state in stop mode and watch mode</li> <li>If "0" is written into this bit, the external pin state (level) when making a transition to the stop or watch mode is retained.</li> <li>If "1" is written into this bit, the external pins are put into high impedance when making a transition to the stop or watch mode (The pins are raised to the "H" level if "pull-up resistor present" is selected in the pull-up setting register).</li> <li>This bit is set to "0" by a reset.</li> </ul> | | Bit 4 | RST:<br>Software reset bit | <ul> <li>Bit to specify the software reset</li> <li>An internal reset source in four instruction cycles caused by writing "0" into this bit.</li> <li>Operations are not affected if "1" is written into this bit.</li> <li>When this bit is read, "1" is always read.</li> <li>[Reference:] If the software reset is triggered in subclock mode, operation starts in main clock mode after taking the oscillation stabilization wait time. Thus, the reset signal is output during oscillation stabilization wait time.</li> </ul> | | Bit 3 | TMD:<br>Watch bit | <ul> <li>Bit to specify the transition to the watch mode</li> <li>Write operation to this bit is valid only in subclock mode (SYCC: SCS=0).</li> <li>A transition to the watch mode is caused by writing "1" into this bit.</li> <li>Operations are not affected if "0" is written into this bit.</li> <li>When this bit is read, "0" is always read.</li> </ul> | | Bit 2<br>Bit 1<br>Bit 0 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | # 3.8.6 State Transition Diagram 1 (Dual Clock) This section shows a state transition diagram when the dual clock is used. ■ State Transition Diagram 1 (Dual Clock) Power-on Power-on reset Oscillation [1] stabilization wait Reset state reset state [2] [3] [3] [7] Main clock mode [1] [4] Main stop state Main sleep state Main RUN state [2] [6] (5) Main clock [8] oscillation stabilization [4] [6] [7] Subclock mode Sub-RUN main clock oscillation stabilization wait Subclock <8> oscillation stabilization wait <5> <6> <1> <7> <4> Sub-RUN state Sub-sleep state Sub-stop state <2> [8] <3> <9> <10> <11> Watch state Figure 3.8-2 State Transition Diagram 1 (Dual Clock) # O Transition and release of the clock mode (non-standby mode) Table 3.8-3 Transition and Release of the Clock Mode (Power-on Reset is Available, Dual Clock System) | State transition | | Transition conditions | |--------------------------------------------------------------|-----|----------------------------------------------------------------------------------| | Transition to the normal state (main RUN) in main clock mode | | Main clock oscillation stabilization wait time end (timebase timer output) | | after power-on reset | [2] | Release of reset input | | Reset in the main RUN state | [3] | External reset, software reset, or watchdog reset | | Transition from the main RUN state to the sub-RUN state | [4] | SYCC:SCS=0 <sup>(*1)</sup> | | Return from the sub-RUN state | [5] | SYCC:SCS=1 | | to the main RUN state | [6] | Main clock oscillation stabilization wait time end (SYCC: can be checked by SCM) | | | [7] | External reset, software reset, or watchdog reset | | Reset in the sub-RUN state | [8] | External reset, software reset, or watchdog reset | SYCC: System clock control register <sup>\*1:</sup> A transition to the sub-RUN just after power-on occurs after the passage of the subclock oscillation stabilization wait time. # O Transition and release of the standby mode Table 3.8-4 Transition and Release of the Standby Mode (Power-on Reset is Available, Dual Clock System) | State transition | | Transition conditions | | | | | |------------------------------|-----|----------------------------------------------------------------------------------|------|---------------------------------------------------------------------------|--|--| | State transition | | Main clock mode | | Subclock mode | | | | Transition to the sleep mode | [1] | STBC:SLP=1 | <1> | STBC:SLP=1 | | | | Release of the sleep mode | [2] | Interrupt (various types) | <2> | Interrupt (various types) | | | | | [3] | External reset | <3> | External reset | | | | Transition to the stop mode | [4] | STBC:STP=1 | <4> | STBC:STP=1 | | | | Release of the stop mode | [5] | External interrupt | <5> | External interrupt | | | | | [6] | Main clock oscillation<br>stabilization wait time end<br>(timebase timer output) | <6> | Subclock oscillation stabilization wait time end (watch prescaler output) | | | | | [7] | External reset | <7> | External reset | | | | | [8] | External reset<br>(Waiting for oscillation<br>stabilization) | <8> | External reset<br>(Waiting for oscillation<br>stabilization) | | | | Transition to the watch mode | | - | <9> | STBC:TMD=1 <sup>(*1)</sup> | | | | Release of the watch mode | | - | <10> | External interrupt or watch interrupt | | | | | | | <11> | External reset | | | STBC: Standby control register # Note: Since CPU and the watchdog timer are stopped in standby mode, no software reset and watchdog reset occur. When a single clock system is used, a transition to the subclock mode is prohibited. If a transition to the subclock mode occurs, CPU stops and there is no other way to return other than resetting. <sup>\*1:</sup> A transition to the watch mode is only possible from the sub-RUN state (SYCC: SCS=0). # 3.8.7 Notes on Using Standby Mode A transition to the standby mode does not occur even if the standby mode is set on the standby control register (STBC) when an interrupt request has arrived from a peripheral function. When returning to a normal operation state from the standby mode caused by an interrupt, operations after the return are dependent on whether or not the interrupt request is accepted. # ■ Transition to the Standby Mode and Interrupts When an interrupt request whose interrupt priority is higher than "11" arrives at CPU from a peripheral function, a transition to the standby mode does not occur if "1" is written into the stop bit (STBC: STP), sleep bit (SLP) or clock bit (TMD) of the standby control register because such write operations are ignored (No transition to the standby mode occurs even after the interrupt processing is completed). This is not related to whether the interrupt is accepted by CPU. Even if CPU is processing an interrupt, a transition to the standby mode is possible if the interrupt request flag bit is cleared and there are no other interrupt requests. #### ■ Release of the Standby Mode by an Interrupt The standby mode is released if an interrupt request whose interrupt priority is higher than "11" comes from the peripheral functions in sleep mode or stop mode. This is not related to whether the interrupt is accepted by CPU. After releasing the standby mode, if the priority of the interrupt level setting register (ILR1- ILR4) corresponding to the interrupt request is higher than the interrupt level bits (CCR: IL1, 0) of the condition code register and if the interrupt enable flag allows the interrupts (CCR: I=1), branching to an interrupt processing routine occurs. If the interrupt is not accepted, execution of the instruction following the instruction starting the standby mode is restarted. If no branching to an interrupt processing routine just after returning occurs, measures such as an interrupt prohibition are needed before setting the standby mode. ### ■ Precaution in Setting the Standby Mode To set the standby mode using the standby control register (STBC), follow Table 3.8-5 "Low Power Consumption Settings by the Standby Control Register (STBC)". The priority order when "1" is written into these bits is the stop mode, watch mode, and sleep mode. However, it is preferable to set "1" to one bit at a time. Do not make a transition to the stop mode, sleep mode, and watch mode just after switching from the subclock mode to the main clock mode (SYCC: SCS=0 --> 1). Make a transition to these modes after checking that the clock monitor bit (SYCC: SCM) of the system control register is "1". However, the content written into the clock bit (TMD) is ignored during operation in main clock mode. Table 3.8-5 Low Power Consumption Settings by the Standby Control Register (STBC) | | STBC register | | | | | | |-------------|---------------|-------------|--------|--|--|--| | STP (bit 7) | SLP (bit 6) | TMD (bit 3) | - Mode | | | | | 0 | 0 | 0 | Normal | | | | | 0 | 0 | 1 | Clock | | | | | 0 | 1 | 0 | Watch | | | | | 1 | 0 | 0 | Stop | | | | #### Oscillation Stabilization Wait Time Since the oscillator for oscillation is stopped in stop mode for both the main clock mode and subclock mode, it is necessary to take the oscillation stabilization wait time after the oscillator in each mode starts operation. As the oscillation stabilization wait time in main clock mode, take the oscillation stabilization wait time of the main clock created by the timebase timer (Select one from three different kinds of wait time). As the oscillation stabilization wait time in subclock mode, take the oscillation stabilization wait time of the subclock created by the watch prescaler. In main clock mode, if the selected interval time of the timebase timer is shorter than the oscillation stabilization wait time, an interval timer interrupt request may occur during oscillation stabilization wait time. Before making a transition to the stop mode in main clock mode, prohibit (TBTC: TBIE=0) the interrupt request output of the timebase timer if necessary. Likewise, a watch interrupt request may occur depending on the selected interval time of the watch prescaler. Before making a transition to the stop mode in subclock mode, prohibit (WPCR: WIE=0) the watch interrupt request output of the watch prescaler if necessary. # 3.9 Memory Access Mode The operation mode for memory access of the MB89570 series is the single chip mode only. ## **■** Single Chip Mode The single chip mode uses only the internal RAM and ROM. Thus, CPU can access only the internal I/O area, RAM area, and ROM area (internal access). ### ■ Mode Pin (MODA) Set always "Vss" to the mode pin (MODA). The mode data and reset vector are read from the internal ROM during reset. Do not change the settings of the mode pin after the reset operation (during operation) is completed. Table 3.9-1 "Settings of the Mode Pin" lists the settings of the mode pin. Table 3.9-1 Settings of the Mode Pin | Pin state | Contents | |-----------|---------------------------------------------------------------| | MPOA | Contents | | Vss | The mode data and reset vector are read from the internal ROM | | Vcc | Setting prohibited | #### ■ Mode Data Set always $00_H$ as the mode data in the internal ROM to select the single chip mode. Figure 3.9-1 Structure of the Mode Data # ■ Selection of the Memory Access Mode Only the single chip mode can be selected. Table 3.9-2 "Mode pins and mode data" lists the mode pins and mode data. Table 3.9-2 Mode pins and mode data | Memory access mode | Mode pin (MODA) | Mode data | |--------------------|--------------------|--------------------| | Single chip mode | Vss | 00 <sub>H</sub> | | Other modes | Setting prohibited | Setting prohibited | Figure 3.9-2 "Memory Access Selection Operation" shows the Operation of Memory Access Selection. Reset source occurred Others Mode pin Setting prohibited (MODA) Vss Mode pin check Single chip mode Mode data is read from the internal ROM I/O pin, high impedance Reset source release wait (external reset or oscillation Reset state stabilization wait time) Mode data and reset vector fetch from the internal ROM Mode fetch Others Mode data Setting prohibited Mode data check Single chip mode (00H) Input/output settings of each I/O pin by the port direction register (DDR) I/O pin function settings during program execution (RUN) I/O pins can be used as ports Figure 3.9-2 Memory Access Selection Operation # CHAPTER 4 I/O PORT # This chapter describes the functions and operations of the I/O port. - 4.1 "Overview of the I/O Port" - 4.2 "Port 0" - 4.3 "Port 1" - 4.4 "Port 2" - 4.5 "Port 3" - 4.6 "Port 4" - 4.7 "Port 5" - 4.8 "Port 6" - 4.9 "Port 7" - 4.10 "Port 8" - 4.11 "Port 9" - 4.12 "Port A" - 4.13 "Port B" - 4.14 "Program Example of the I/O Ports" # 4.1 Overview of the I/O Port The I/O port can be used as 12 (82 pins) general-purpose I/O ports (parallel I/O ports). Each port also serves for resources (I/O pins for various peripheral functions). #### ■ Functions of the I/O Port The I/O port provides the function to output data from CPU to the I/O pins and fetch the signal input into the I/O pin to send it to CPU by using the port data register (PDR). For some ports, it is possible to set the direction of I/O of the I/O pin in bit units using the port direction register (DDR). The following lists the functions of each port and the resources that each port provides. - Port 0: General-purpose I/O port - Port 1: Serves as the general-purpose I/O port/resource (A/D converter pin) - Port 2: Serves as the general-purpose I/O port/resource (timer output pin) - Port 3: Serves as the general-purpose I/O port/resource (I<sup>2</sup>C/multi-address I<sup>2</sup>C, UAET/SIO pin) - Port 4: Serves as the general-purpose I/O port/resource (bridge circuit pin) - Port 5: Serves as the general-purpose I/O port/resource (comparator pin) - Port 6: Serves as the general-purpose I/O port/resource (LCD controller/driver segment output pin) - Port 7: Serves as the general-purpose I/O port/resource (comparator pin) - Port 8: Serves as the general-purpose I/O port/resource (external interrupt, A/D converter, comparator pin) - Port 9: Serves as the general-purpose I/O port/resource (A/D and D/A converter pin) - Port A: Serves as the general-purpose I/O port/resource (LCD controller/driver segment output pin) - Port B: Serves as the general-purpose I/O port/resource (LCD controller/driver segment output pin, LCD built-in split resistance input pin) Table 4.1-1 "List of Functions of Each Port" lists the functions of each port and Table 4.1-2 "List of Functions of Each Port" lists the registers of each port. Table 4.1-1 List of Functions of Each Port | Port<br>name | Pin name | Input type | Output<br>type | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |--------------|------------------------------------------|----------------------|------------------------------------|---------------------------------|-------------|-------------|---------------|---------------|---------------|---------------|--------------|---------------| | Port 0 | P00 to P07 | CMOS | CMOS<br>push-pull | General-<br>purpose I/O<br>port | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | Port 1 | P10/AN4 to<br>P17AN11 | | | General-<br>purpose I/O<br>port | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | | | | | Resources | AN11 | AN10 | AN9 | AN8 | AN7 | AN6 | AN5 | AN4 | | Port 2 | P20 to P27 | | | General-<br>purpose I/O<br>port | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | | | | | Resources | - | - | - | - | T02 | - | - | T01 | | Port 3 | P30/SCL1 to<br>P35/U03 | CMOS <sup>(*1)</sup> | N-ch open-<br>drain | General-<br>purpose I/O<br>port | - | - | P35 | P34 | P33 | P32 | P31 | P30 | | | | | | Resources | - | - | U03 | SDA2/<br>UI3 | SCL2/<br>UCK3 | ALERT | SDA1 | SCL1 | | Port 4 | P40/SCL3/<br>UCK1 to<br>P43/SDA4/<br>UI2 | CMOS <sup>(*2)</sup> | N-ch open-<br>drain | General-<br>purpose I/O<br>port | - | - | - | - | P43 | P42 | P41 | P40 | | | 012 | | | Resources | - | - | - | - | SDA4/<br>UI2 | SCL4/<br>UCK2 | SDA3\UI<br>1 | SCL3/<br>UCK1 | | Port 5 | P50/ALR1 to<br>P56/OFB3 | CMOS | CMOS<br>push-pull | General-<br>purpose I/O<br>port | - | P56 | P55 | P54 | P53 | P52 | P51 | P50 | | | | | | Resources | - | OFB3 | OFB2 | OFB1 | AC0 | ALR3 | ALR2 | ALR1 | | Port 6 | P60/SEG08<br>to P65/<br>SEG13/U01 | CMOS <sup>(*3)</sup> | N-ch <sup>(*3)</sup><br>open-drain | General-<br>purpose I/O<br>port | | | P65 | P64 | P63 | P62 | P61 | P60 | | | | | | Resources | | | SEG13/<br>U01 | SEG12/<br>U02 | SEG11 | SEG10 | SEG9 | SEG8 | | Port 7 | P70/DCIN to<br>P77/VSI3 | CMOS | CMOS<br>push-pull | General-<br>purpose I/O<br>port | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | | | | | | Resources | VSI3 | VOL3 | VSI2 | VOL2 | VSI1 | VOL1 | DCIN2 | DCIN | | Port 8 | P80/INT0 to<br>P87/AN2/<br>SW3 | CMOS <sup>(*4)</sup> | CMOS <sup>(*5)</sup><br>push-pull | General-<br>purpose I/O<br>port | P87 | P86 | P85 | P84 | P83 | P82 | P81 | P80 | | | | | | Resources | AN2/<br>SW3 | AN1/<br>SW2 | AN0/<br>SW2 | EC | INT3 | INT2 | INT1 | INT0 | | Port 9 | P90/AN3 to<br>P92/DA2 | CMOS | CMOS<br>push-pull | General-<br>purpose I/O<br>port | - | - | - | - | ı | P92 | P91 | P90 | | | | | | Resources | - | - | - | - | - | DA2 | DA1 | AN3 | | Port A | PA0/SEG00<br>to PA7/<br>SEG07 | CMOS | N-ch open-<br>drain | General-<br>purpose I/O<br>port | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | | | Resources | SEG07 | SEG06 | SEG05 | SEG04 | SEG03 | SEG02 | SEG01 | SEG00 | #### CHAPTER 4 I/O PORT Table 4.1-1 List of Functions of Each Port (Continued) | Port name | Pin name | Input type | Output<br>type | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-----------|-----------------------|----------------------|---------------------|---------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Port B | PB0/V0 to<br>PB7/COM3 | CMOS <sup>(*6)</sup> | N-ch open-<br>drain | General-<br>purpose I/O<br>port | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | | | | Resources | СОМЗ | COM2 | COM1 | COM0 | V3 | V2 | V1 | V0 | <sup>\*1:</sup> Resources (UART) of P33 to P34 are hysteresis input. Table 4.1-2 List of Registers of Each Port | Register name | Read/write | Address | Initial value | |----------------------------------|------------|-------------------|-----------------------| | Port 0 data register (PDR0) | R/W | 0000 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 0 direction register (DDR0) | W | 0001 <sub>H</sub> | 00000000 <sub>B</sub> | | Port 1 data register (PDR1) | R/W | 0002 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 1 direction register (DDR1) | W | 0003 <sub>H</sub> | 00000000 <sub>B</sub> | | Port 2 data register (PDR2) | R/W | 0004 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 2 direction register (DDR2) | R/W | 0006 <sub>H</sub> | 00000000 <sub>B</sub> | | Port 3 data register (PDR3) | R/W | 0020 <sub>H</sub> | XX111111 <sub>B</sub> | | Port 4 data register (PDR4) | R/W | 0021 <sub>H</sub> | XXXX1111 <sub>B</sub> | | Port 5 data register (PDR5) | R/W | 0022 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 5 direction register (DDR5) | R/W | 0023 <sub>H</sub> | X0000000 <sub>B</sub> | | Port 6 data register (PDR6) | R/W | 0024 <sub>H</sub> | XX111111 <sub>B</sub> | | Port 7 data register (PDR7) | R/W | 0025 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 7 direction register (DDR7) | R/W | 0026 <sub>H</sub> | 00000000 <sub>B</sub> | | Port 8 data register (PDR8) | R/W | 0027 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 8 direction register (DDR8) | R/W | 0028 <sub>H</sub> | 000X0000 <sub>B</sub> | | Port 9 data register (PDR9) | R/W | 0029 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | Port 9 direction register (DDR9) | R/W | 002A <sub>H</sub> | XXXXX000 <sub>B</sub> | | Port A data register (PDRA) | R/W | 0015 <sub>H</sub> | 11111111 <sub>B</sub> | | Port B data register (PDRB) | R/W | 0017 <sub>H</sub> | 11111111 <sub>B</sub> | R/W: Read/write enabled R: Read only W: Write only X: Undefined <sup>\*2:</sup> Resources become the input into the bridge circuit. Resources (UART) are hysteresis input. <sup>\*3:</sup> Resources of P64 to P65 (UART) are the output from the bridge circuit. <sup>\*4:</sup> Resources of P80 to P83 (for external interrupts) are hysteresis input. <sup>\*5:</sup> No output for P84 <sup>\*6:</sup> PB0 to PB3 is output only. # 4.2 Port 0 The port 0 is a general-purpose I/O port. This section describes with a particular emphasis on the functions of the general-purpose I/O port. The following shows the configuration of port 0, its pins, a pin block diagram, and related registers. ## ■ Configuration of Port 0 The port 0 is made up of the following three elements: #### O Port 0 - General-purpose I/O pin (P00 to P07) - Port 0 data register (PDR0) - Port 0 direction register (DDR0) #### ■ Pins of the Port 0 The port 0 has eight CMOS I/O pins. Table 4.2-1 "Pins of Port 0" lists the pins of port 0. Table 4.2-1 Pins of Port 0 | Port name | Pin name | Function | Shared | I/O | type | Circuit | |------------|---------------|-------------------------|----------|----------|--------|---------| | 1 Of Chame | 1 III IIaiiie | ranction | resource | Input | Output | type | | | P00 | P00 General-purpose I/O | - | | | В | | | P01 | P01 General-purpose I/O | - | | CMOS | | | | P02 | P02 General-purpose I/O | - | | | | | Port 0 | P03 | P03 General-purpose I/O | - | CMOS | | | | FOILO | P04 | P04 General-purpose I/O | - | - CIVIOS | | | | | P05 | P05 General-purpose I/O | - | | | | | | P06 | P06 General-purpose I/O | - | | | | | | P07 | P07 General-purpose I/O | - | | | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of the Port 0 PDR (port data register) PDR read PDR read PDR read (for bit manipulation instructions) Output latch PDR write PDR write PDR write PDR write Stop/watch mode (SPL=1) DDR (port direction register) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.2-1 Block diagram of pins of port 0 #### Note: Do not use the pins to be used as analog input pins as a general-purpose port. ## ■ Registers PDR0 and DDR0 of Port 0 Two registers PDR0 and DDR0 are available as the registers related to port 0. There is a 1:1 correspondence between the bits configuring each register and the pins of port 0. lists the correspondences between the registers and pins of port 0. Table 4.2-2 Correspondence between the Registers and Pins of Port 0 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Port 0 | PDR0, DDR0 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Porto | Corresponding pin | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | # 4.2.1 Registers of Port 0 (PDR0, DDR0) This section describes the registers related to port 0. ## ■ Functions of the Registers of port 0 ### O Port 0 data register (PDR0) The PDR0 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 0 direction register (DDR0) The DDR0 register sets the I/O direction of pins for each bit. If "1" is set to a bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port Table 4.2-3 "Register Functions of Port 0" lists the register functions of port 0. Table 4.2-3 Register Functions of Port 0 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |--------------------|------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 0<br>data | 0 | Pin state is "L" "0" is set to the output latch. If port 0 operates as an output port, the "L" level is output to the pins. | | R/W | 0000н | XXXXXXXX <sub>B</sub> | | | register<br>(PDR0) | 1 | Pin state is "H" | "1" is set to the output latch. If port 0 operates as an output port, the "H" level is output to the pins. | r./vv | 0000H | ^^^^^ | | | Port 0 direction | 0 | Read not allowed | Output transistor operation is prohibited and a pin is made an input pin. | W | 0001 <sub>H</sub> | 0000000 | | | register<br>(DDR0) | 1 | Read not allowed | ead not Output transistor operation is | | 0001H | 00000000 <sub>B</sub> | | R/W: Read/write enabled W: Write only X: Undefined # 4.2.2 Operation of Port 0 # This section describes the operations of port 0. ## ■ Operation of Port 0 #### O Operation as an output port - If "1" is set to the corresponding DDR0 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 0 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR0 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR0 register. #### O Operation as an input port - If "0" is set to the corresponding DDR0 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 0 operates as an input port. - If data is written into the PDR0 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR0 register. # O Operation during a reset - If CPU is reset, the value of the DDR0 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR0 register is not initialized by a reset. Thus, if port 0 is used as an output port, it is necessary to set output data to the PDR0 register and then set output to the corresponding DDR0 register. #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, prohibition of the port input is forced regardless of the value of the DDR0 register and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.2-4 "Pin States of Port 0" lists the pin states of port 0. Table 4.2-4 Pin States of Port 0 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P00 to P07 | General-purpose I/O port | Hi-Z | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance # 4.3 Port 1 The port 1 is a general-purpose I/O port. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 1, its pins, a pin block diagram, and related registers. ## ■ Configuration of Port 1 The port 1 is made up of the following three elements: - General-purpose I/O pin/analog input pin (P10/AN5 to P17/AN12) - Port 1 data register (PDR1) - Port 1 direction register (DDR1) #### ■ Pins of Port 1 The port 1 has eight CMOS I/O pins. If these pins are used as analog input pins by the A/D converter, do not use them as a general-purpose I/O port. Table 4.3-1 "Pins of Port 1" lists the pins of port 1. Table 4.3-1 Pins of Port 1 | Port | Pin name | Function | Shared resource | I/O 1 | type | Circuit | |--------|---------------|-------------------------|-----------------|--------|--------|---------| | name | r III IIailie | i dilettori | Shared resource | Input | Output | type | | | P10/AN4 | P10 General-purpose I/O | Analog input | | | E | | | P11/AN5 | P11 General-purpose I/O | Analog input | | | | | | P12/AN6 | P12 General-purpose I/O | Analog input | | | | | Port 1 | P13/AN7 | P13 General-purpose I/O | Analog input | Analog | | | | FOIL | P14/AN8 | P14 General-purpose I/O | Analog input | /CMOS | | | | | P15/AN9 | P15 General-purpose I/O | Analog input | | | | | | P16/AN10 | P16 General-purpose I/O | Analog input | | | | | | P17/AN11 | P17 General-purpose I/O | Analog input | | | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of Port 1 PDR (port data register) Stop/watch mode A/D input enable bit PDR read Internal data bus PDR read (for bit manipulation instructions) Output latch PDR write Pin N-ch DDR (Port direction register) DDR write Stop/watch mode (SPL=1) A/D converter DDR (port direction register) channel select bit To A/D converter analog input SPL: Pin state designate bit of the standby control register (STBC) Figure 4.3-1 Block Diagram of the Pins of Port 1 ### ■ Registers of Port 1 Two registers PDR1 and DDR1 are available as registers related to port 1. There is a 1:1 correspondence between the bits configuring each register and pins of port 1. Table 4.3-2 "Correspondence between the Registers and Pins of Port 1" lists the correspondences between the registers and pins of port 1. Table 4.3-2 Correspondence between the Registers and Pins of Port 1 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Port 1 | PDR1, DDR1 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | | Corresponding pin | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | # 4.3.1 Registers of the Port 1 (PDR1, DDR1) This section describes the registers related to port 1. ## ■ Functions of the Registers of Port 1 ### O Port 1 data register (PDR1) The PDR1 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins are set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 1 direction register (DDR1) The DDR1 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port. Table 4.3-3 "Register Functions of Port 1" lists the register functions of port 1. Table 4.3-3 Register Functions of Port 1 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |---------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 1<br>data | 0 | Pin state is | "0" is set to the output latch. If port 1 operates as an output port, the "L" level is output to the pins. | R/W | 0002 <sub>H</sub> | XXXXXXXXR | | | register<br>(PDR1) | 1 | Pin state is "H" "1" is set to the output latch. If port 1 operates as an output port, the "H" level is output to the pins. | | 10,00 | 0002Н | XXXXXXXAB | | | Port 1<br>direction | 0 Read not allowed | | Output transistor operation is prohibited and a pin is made an input pin (analog input enabled). | W | 0003 <sub>H</sub> | 00000000 <sub>B</sub> | | | register<br>(DDR1) | 1 | Read not allowed | Output transistor operation is allowed and a pin is made an output pin. | | | | | R/W: Read/write enabled W: Write only X: Undefined ## ■ Register Related to Port 1 # O A/D port input enable register (ADEN2) 002E<sub>H</sub> To use port 1 for analog input, set "1" to the bit corresponding to the ADEN2 register to help prevent the DC pass when an intermediate level is entered. ### Note: To use the port 1 for port input, "0" must be set to the input enable bit of the ADEN2 register. # 4.3.2 Operation of the Port 1 ## This section describes the operations of port 1. ## ■ Operation of Port 1 #### O Operation as an output port - If "1" is set to the corresponding DDR1 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 1 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR1 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR1 register. #### O Operation as an input port - If "0" is set to the corresponding DDR1 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 1 operates as an input port. - If data is written into the PDR1 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR1 register. ## O Operation for analog input • To use port 1 for analog input, write "0" into the bit of the DDR1 register corresponding to the analog input pin or "1" into the corresponding bit of the ADEN2 register. #### Operation during a reset - If CPU is reset, the value of the DDR1 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR1 register is not initialized by a reset. Thus, if port 1 is used as an output port, it is necessary to set output data to the PDR1 register and then set output to the corresponding DDR1 register. - The ADEN2 register is initialized "1" by a reset. Thus, if port 1 is used for port input, "0" must be set to the corresponding bit of the ADEN2 register. #### O Operation in stop mode and watch mode If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, prohibition of the port input is effected regardless of the value of the DDR1 register and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.3-4 "Pin States of Port 1" lists the pin states of port 1. Table 4.3-4 Pin States of Port 1 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |---------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P10/AN4 to P17/AN11 | General-purpose I/O port/analog input | Hi-Z | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance # 4.4 Port 2 The port 2 is a general-purpose I/O port. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 2, its pins, a pin block diagram, and related registers. ## ■ Configuration of Port 2 The port 2 is made up of the following three elements: - General-purpose I/O pin (P20/T01 to P27) - Port 2 data register (PDR2) - Port 2 direction register (DDR2) #### ■ Pins of the Port 2 Port 2 has eight CMOS I/O pins. Of these pins, if resources are used by the pins also serving for resources, do not use as a general-purpose I/O port. Table 4.4-1 "Pins of Port 2" lists the pins of port 2. Table 4.4-1 Pins of Port 2 | Port | Pin name | Function | Shared resource | I/O 1 | ype | Circuit | | |--------|--------------|-------------------------|-------------------------------------------|--------------|------|---------|--| | name | Pili lialile | Function | Shared resource | Input Output | | type | | | | P20/T01 | P20 General-purpose I/O | 8/16-bit timer/counter,<br>timer 1 output | | | | | | | P21 | P21 General-purpose I/O | - | | CMOS | | | | | P22 | P22 General-purpose I/O | _ | | | | | | Port 2 | P23/T02 | P23 General-purpose I/O | 8/16-bit timer/counter,<br>timer 2 output | CMOS | | В | | | | P24 | P24 General-purpose I/O | - | | | | | | | P25 | P25 General-purpose I/O | _ | | | | | | | P26 | P26 General-purpose I/O | - | | | | | | | P27 | P27 General-purpose I/O | - | | | | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of Port 2 Figure 4.4-1 Block Diagram of Pins of Port 2 #### ■ Registers of the Port 2 Two registers PDR2 and DDR2 are available as the registers related to port 2. There is a 1:1 correspondence between the bits configuring each register and the pins of port 2. Table 4.4-2 "Correspondence between the Registers and Pins of Port 2" lists the correspondence between the registers and pins of port 2. Table 4.4-2 Correspondence between the Registers and Pins of Port 2 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--| | Port 2 | PDR2, DDR2 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | | Corresponding pin | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | # 4.4.1 Registers of Port 2 (PDR2, DDR2) ### This section describes the registers related to port 2. #### ■ Functions of the Registers of Port 2 #### O Port 2 data register (PDR2) The PDR2 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 2 direction register (DDR2) The DDR2 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port ## Settings for resource output To use a resource, set the operation enable bit of the resource. Since the resource output takes precedence, settings of the PDR2 and DDR2 registers corresponding to the resource output pins have no significance regardless of the output value and output permission of the resource. Table 4.4-3 "Register Functions of Port 2" lists the register functions of port 2. Table 4.4-3 Register Functions of Port 2 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |--------------------------------------|------|-------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 2<br>data<br>register<br>(PDR2) | 0 | Pin state is "L" | "0" is set to the output latch. If port 2 operates as an output port, the "L" level is output to the pins. | R/W | 0004 <sub>н</sub> | XXXXXXXX <sub>B</sub> | | | | 1 | Pin state is "H" | "1" is set to the output latch. If port 2 operates as an output port, the "H" level is output to the pins. | r./vv | 0004 <sub>H</sub> | ^^^^^ | | | Port 2<br>direction | 0 | Input port state | Output transistor operation is prohibited and a pin is made an input pin. | R/W | 0006 | 0000000 | | | register<br>(DDR2) | 1 | Output port state | Output transistor operation is allowed and a pin is made an output pin. | 17.44 | 0006 <sub>H</sub> | 00000000 <sub>B</sub> | | R/W: Read/write enabled X: Undefined # 4.4.2 Operation of Port 2 ## This section describes the operations of port 2. ## ■ Operation of Port 2 #### O Operation as an output port - If "1" is set to the corresponding DDR2 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 2 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR2 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR2 register. #### O Operation as an input port - If "0" is set to the corresponding DDR2 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 2 operates as an input port. - If data is written into the PDR2 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR2 register. ## O Operation during resource output - If the operation enable bit of a resource is set, the corresponding pin is made ready for resource output. - Because the pin values can be read through the PDR2 register even when a resource is allowed, output values of the resource can be read. #### O Operation during a reset - If CPU is reset, the value of the DDR2 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR2 register is not initialized by a reset. Thus, if port 2 is used as an output port, it is necessary to set output data to the PDR2 register and then set output to the corresponding DDR2 register. #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, prohibition of the port input is forced regardless of the value of the DDR2 register and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.4-4 "Pin States of Port 2" lists the pin states of port 2. Table 4.4-4 Pin States of Port 2 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P20 to P27 | General-purpose I/O port | Hi-Z <sup>(*1)</sup> | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance \*1: Note that P20 and P23 will not be in high impedance even if (STBC=SPL) is set to "1". # 4.5 Port 3 The port 3 is a general-purpose I/O port. Each pin can be used by switching between the resource and port in bit units. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 3, its pins, pin block diagrams, and the related register. # ■ Configuration of Port 3 Port 3 is made up of the following two elements: - General-purpose I/O pin/resource I/O pin (P30/SCL1 to P35/U03) - Port 3 data register (PDR3) #### ■ Pins of the Port 3 Port 3 has six CMOS input/N-ch open-drain output I/O pins. Table 4.5-1 "Pins of Port 3" lists the pins of port 3. Table 4.5-1 Pins of Port 3 | Port | Pin name | Function | Shared resource | 1/0 1 | ype | Circuit | | |--------|--------------|---------------------|--------------------------------------|--------|----------------|---------|--| | name | Fill liallie | i diletion | Silared resource | Input | Output | type | | | | P30 | General-purpose I/O | SCL1 multi-address I <sup>2</sup> C | | | F | | | | P31 | General-purpose I/O | SDA1 multi-address I <sup>2</sup> C | | | | | | Port 3 | P32 | General-purpose I/O | ALERT multi-address I <sup>2</sup> C | CMOS | N-ch | Н | | | Full 3 | P33 | General-purpose I/O | SCL2/UCK3 I <sup>2</sup> C/UART | CIVIOS | open-<br>drain | G | | | | P34 | General-purpose I/O | SDA2/UI3 I <sup>2</sup> C/UART | | | G | | | | P35 | General-purpose I/O | U03 UART | | | Н | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of Port 3 Figure 4.5-1 Block Diagram of Pins of Port 3 (P30, P31) Figure 4.5-2 Block Diagram of Pins of Port 3 (P33, P34) (ALERT output) UART output PDR (port data register) PDR read (for bit manipulation instructions) PDR write Output latch PDR write Output Tr. Stop/watch mode (SPL=1) PDR read Stop/watch mode SPL: Pin state designate bit of the standby control register (STBC) Figure 4.5-3 Block Diagram of Pins of Port 3 (P32, P35) ### ■ Register of Port 3 One register PDR3 is available as the register related to port 3. There is a 1:1 correspondence between the bits configuring the PDR3 register and the pins of port 3. Table 4.5-2 "Correspondence between the Registers and Pins of Port 3" lists the correspondence between the register and pins of port 3. Table 4.5-2 Correspondence between the Registers and Pins of Port 3 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|-------------------|------------------------------------------------------|---|-------|-------|-------|-------|-------|-------|--| | Dort 2 | PDR3 | _ | _ | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Port 3 | Corresponding pin | _ | _ | P35 | P34 | P33 | P32 | P31 | P30 | | # 4.5.1 Register of Port 3 (PDR3) This section describes the register related to port 3. # ■ Functions of the Register of Port 3 ### O Port 3 data register (PDR3) The PDR3 register sets the states of pins. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. Table 4.5-3 "Register Functions of Port 3" lists the register functions of port 3. Table 4.5-3 Register Functions of Port 3 | Register name | Data | Read | Write | Read/write | Address | Initial value | |--------------------|----------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|-----------------------|---------------| | Port 3<br>data | 0 | Pin state is "L" | The "L" level is output to the pins ("0" is set to the output latch and the output transistor is turned "ON"). | R/W | 0020 <sub>н</sub> | XX111111 | | register<br>(PDR3) | Pin state is set to the ou | Pins are raised to Hi-Z ("1" is set to the output latch and the output transistor is turned "OFF"). | 17/ 00 | 0020Н | XX111111 <sub>B</sub> | | R/W: Read/write enabled X: Undefined Hi-Z: High impedance ## ■ Registers Related to Port 3 O Bridge circuit select register 2 (BRSR2) 005D<sub>H</sub>, Bridge circuit select register 3 (BRSR3) 0019<sub>H</sub> If port 3 is used as a general-purpose port, select the port function by using the BRSR2/ BRSR3 registers. # 4.5.2 Operation of Port 3 ## This section describes the operations of port 3. #### ■ Operation of Port 3 #### O Operation as an output port • If data is written into the PDR3 register, data is retained on the output latch. If the value of the output latch is "0", the output transistor is turned "ON" and the "L" level is output to the pins. If the value of the output latch is "1", the output transistor is turned "OFF" and the pins are put into high impedance. When the output pins are pulled up, the port is pulled up if the value of the output latch is "1". #### O Operation as an input port Pin values can be read by reading the PDR3 register. ## O Operation during a reset • If CPU is reset, the value of the PDR3 register is initialized to "1". Thus, all output transistors are turned "OFF" and the pins are put into in high impedance. ### O Operation during resource output • To use resources, set the output enable bit of each resource. Since the resource output takes precedence, settings of the PDR3 register corresponding to the resource output pins have no significance. #### O Operation in stop mode and watch mode If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the output transistor is forced "OFF" and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.5-4 "Pin States of Port 3" lists the pin states of port 3. Table 4.5-4 Pin States of Port 3 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P30 to P35 | General-purpose I/O port/<br>resource I/O | Hi-Z | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance # 4.6 Port 4 Port 4 is a general-purpose I/O port. Each pin can be used by switching between the resource and port in units of bits. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 4, its pins, a pin block diagram, and the related register. ### ■ Configuration of Port 4 Port 4 is made up of the following two elements: - General-purpose I/O pin/resource I/O pin (P40/SCL3 to P43/SDA4) - Port 4 data register (PDR4) #### ■ Pins of the Port 4 Port 4 has four CMOS input/N-ch open-drain output I/O pins. Table 4.6-1 "Pins of Port 4" lists the pins of port 4. Table 4.6-1 Pins of Port 4 | Port | Port Pin name | Function | Shared resource | type | Circuit | | |--------|---------------|---------------------|--------------------------|--------|----------------|---| | name | Function | Shared resource | Input | Output | type | | | | P40 | General-purpose I/O | SCL3/UCK1 bridge circuit | | | | | Dort 4 | P41 | General-purpose I/O | SDA3/UI1 bridge circuit | CMOS | N-ch | C | | POIL 4 | Port 4 P42 | General-purpose I/O | SCL4/UCK2 bridge circuit | CIVIOS | open-<br>drain | G | | | P43 | General-purpose I/O | SDA4/UI2 bridge circuit | | | | For the circuit type, see Section 1.7 "Pin description". ## ■ Block Diagram of Port 4 From bridge circuits $I^2C$ input $\leftarrow$ Multi-address I<sup>2</sup>C input€ -Stop/watch mode From bridge circuits From bridge circuits UART output (P40 and P42 only) > UART input < -Stop/watch mode Multi-address I<sup>2</sup>C output > I<sup>2</sup>C output > PDR (port data register) Internal data bus Pin Output Tr. PDR read(for bit manipulation instructions) Output latch PDR write Stop/watch mode (SPL=1) From bridge circuits PDR read Stop/watch mode -- Pin SPL: Pin state designate bit of the standby control register (STBC) Figure 4.6-1 Block Diagram of Pins of Port 4 ### ■ Register of the Port 4 One register PDR4 is available as the register related to port 4. There is a 1:1 correspondence between the bits configuring the PDR4 register and the pins of port 4. Table 4.6-2 "Correspondence between the Register and Pins of Port 4" lists the correspondences between the register and pins of port 4. Table 4.6-2 Correspondence between the Register and Pins of Port 4 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|-------------------|------------------------------------------------------|---|---|---|-------|-------|-------|-------|--| | Port 4 | PDR4 | _ | - | _ | - | bit 3 | bit 2 | bit 1 | bit 0 | | | Port 4 | Corresponding pin | _ | _ | _ | - | P43 | P42 | P41 | P40 | | # 4.6.1 Register of Port 4 (PDR4) ## This section describes the register related to port 4. # ■ Functions of the Register of Port 4 ## O Port 4 data register (PDR4) The PDR4 register sets the states of pins. Since the values of the output latch instead of the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. Table 4.6-3 "Register Functions of Port 4" lists the register functions of port 4. Table 4.6-3 Register Functions of Port 4 | Register name | Data | Read | Write | Read/write | Address | Initial value | |--------------------|------|---------------------|----------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------| | Port 4<br>data | 0 | Pin state is | The "L" level is output to the pins ("0" is set to the output latch and the output transistor is turned "ON"). | R/W | 0024 | VVVV1111 | | register<br>(PDR4) | 1 | Pin state is "Hi-Z" | Pins are raised to Hi-Z ("1" is set to the output latch and the output transistor is turned "OFF"). | 17/ VV | 0021 <sub>H</sub> | XXXX1111 <sub>B</sub> | R/W: Read/write enabled X: Undefined Hi-Z: High impedance ## ■ Registers Related to Port 4 O Bridge circuit select register 2 (BRSR2) 005D<sub>H</sub>, Bridge circuit select register 3 (BRSR3) 0019<sub>H</sub> If port 4 is used as a general-purpose port, select the port function by using the BRSR2/ BRSR3 registers. # 4.6.2 Operation of port 4 ## This section describes the operations of port 4. ## ■ Operation of Port 4 #### O Operation as an output port • If data is written into the PDR4 register, the data is retained on the output latch. If the value of the output latch is "0", the output transistor is turned "ON" and the "L" level is output to the pins. If the value of the output latch is "1", the output transistor is turned "OFF" and the pins are put into high impedance. When the output pins are pulled up, the port is pulled up if the value of the output latch is "1". #### O Operation as an input port • Pin values can be read by reading the PDR4 register. ## O Operation during a reset • If CPU is reset, the value of the PDR4 register is initialized to "1". Thus, all output transistors are turned "OFF" and the pins are put into in high impedance. #### O Operation during resource output To use resources, set the output enable bit of each resource. Since the resource output takes precedence, settings of the PDR4 register corresponding to the resource output pins have no significance. ## O Operation in stop mode and watch mode If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the output transistor is forced "OFF" and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.6-4 "Pin States of Port 4" lists the pin states of port 4. Table 4.6-4 Pin States of Port 4 | Pin name | Normal operation Main sleep Main stop (SPL=0) Sub-sleep Sub-stop (SPL=0) Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P40 to P43 | General-purpose I/O port/<br>resource I/O | Hi-Z | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance # 4.7 Port 5 Port 5 is a general-purpose I/O port which also serves as a resource output. Each pin can be used by switching between the resource and the port in units of bits. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 5, its pins, a pin block diagram, and the related register. ### ■ Configuration of Port 5 Port 5 is made up of the following three elements: - General-purpose I/O pin/resource I/O pin (P50/ALR1 to P56/OFB3) - Port 5 data register (PDR5) - Port 5 direction register (DDR5) #### ■ Pins of Port 5 Port 5 has seven CMOS I/O pins. Of these pins, if resources are used by the pins which also serve as resources, do not use them as a general-purpose I/O port. Table 4.7-1 "Pins of Port 5" lists the pins of port 5. Table 4.7-1 Pins of Port 5 | Port | Pin name | Function | Shared resource | I/O t | type | Circuit<br>type | |--------|--------------|----------------------------------|------------------------|-------|--------|-----------------| | name | FIII IIaiiie | i diletion | Shared resource | Input | Output | type | | | P50/ALR1 | P50 General-purpose I/O | ALR1 Comparator output | | | В | | | P51/ALR2 | P51 General-purpose I/O | ALR2 Comparator output | | | | | | P52/ALR3 | 3 P52 General-purpose I/O ALR3 C | ALR3 Comparator output | | | | | Port 5 | P53/AC0 | P53 General-purpose I/O | AC0 Comparator output | CMOS | CMOS | | | | P54/OFB1 | P54 General-purpose I/O | OFB1 Comparator output | | | | | | P55/OFB2 | P55 General-purpose I/O | OFB2 Comparator output | | | | | | P56/OFB3 | P56 General-purpose I/O | OFB3 Comparator output | | | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of Port 5 PDR (port data register) Stop/watch mode From resource output PDR read From resource output enable Internal data bus PDR read (for bit manipulation instructions) 0 P-ch Output latch PDR write Pin N-ch DDR (Port direction register) 7/7 DDR write Stop/watch mode (SPL=1) DDR read DDR (port direction register) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.7-1 Block diagram of pins of port 5 #### ■ Registers of Port 5 Two registers PDR5 and DDR5 are available as the registers related to port 5. There is a 1:1 correspondence between the bits configuring each register and the pins of port 5. Table 4.7-2 "Correspondence between the Register and Pins of Port 5" lists the correspondences between the registers and pins of port 5. Table 4.7-2 Correspondence between the Register and Pins of Port 5 | Port name | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Port 5 | PDR5, DDR5 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Corresponding pin | _ | P56 | P55 | P54 | P53 | P52 | P51 | P50 | # 4.7.1 Registers of the Port 5 (PDR5, DDR5) This section describes the registers related to port 5. #### ■ Functions of the Registers of Port 5 #### O Port 5 data register (PDR5) The PDR5 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins set as input ports, values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 5 direction register (DDR5) The DDR5 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port # O Settings for resource output To use a resource, set the operation enable bit of the resource. Since the resource output takes precedence, settings of the PDR5 and DDR5 registers corresponding to the resource output pins have no significance regardless of the output value and output permission of the resource. ## **CHAPTER 4 I/O PORT** Table 4.7-3 "Register Functions of Port 5" lists the register functions of port 5. Table 4.7-3 Register Functions of Port 5 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |-------------------------------------------|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 5<br>data<br>register<br>(PDR5) | 0 | "0" is set to the output latch. If port 5 operates as an output port, the "L" level is output to the pins. | | R/W | 0022 <sub>H</sub> | VVVVVVV | | | | 1 | Pin state is "H" | "1" is set to the output latch. If port 5 operates as an output port, the "H" level is output to the pins. | R/WV | 0022Н | XXXXXXX <sub>B</sub> | | | Port 5<br>direction<br>register<br>(DDR5) | 0 | Input port state | Output transistor operation is prohibited and a pin is made an input pin. | R/W | 0023 <sub>н</sub> | Y000000 | | | | 1 | Output port state | Output transistor operation is allowed and a pin is made an output pin. | 17.44 | 0023 <sub>H</sub> | X0000000 <sub>B</sub> | | R/W: Read/write enabled X: Undefined # 4.7.2 Operation of Port 5 ## This section describes the operations of port 5. #### ■ Operation of Port 5 #### O Operation as an output port - If "1" is set to the corresponding DDR5 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 5 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR5 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR5 register. #### O Operation as an input port - If "0" is set to the corresponding DDR5 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 5 operates as an input port. - If data is written into the PDR5 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR5 register. #### O Operation during resource output - If the operation enable bit of a resource is set, the corresponding pin becomes ready for resource output. Since the resource output takes precedence, settings of the DDR5 register corresponding to the resource output pins have no significance. - Because the pin values can be read through the PDR5 register even when resource output is allowed, output values of the resource can be read. #### O Operation during a reset - If CPU is reset, the bit values of the DDR5 register are initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The bits of the PDR5 register are not initialized by a reset. Thus, if port 5 is used as an output port, it is necessary to set output data to the PDR5 register and then set output to the corresponding DDR5 register. #### O Operation in stop mode and watch mode If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the pins are put into high impedance because the output transistor is forced "OFF" regardless of the value of the DDR5 register. The input is fixed to prevent leakage due to input opening. ## **CHAPTER 4 I/O PORT** Table 4.7-4 "Pin States of Port 5" lists the pin states of port 5. Table 4.7-4 Pin States of Port 5 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------|--| | P50 to P56 | General-purpose I/O port/<br>resource I/O | Hi-Z | Hi-Z | | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance # 4.8 Port 6 Port 6 is a general-purpose I/O port which also serves for LCD controller/driver segment output. The I/O port and LCD controller/driver segment output can be selected by the register setting. This section describes with a particular emphasis on the functions of the general-purpose I/O port. The following shows the configuration of port 6, its pins, a pin block diagram, and the related register. ## ■ Configuration of Port 6 Port 6 is made up of the following two elements: #### O Port 6 - General-purpose I/O pin/resource output (P60/SEG08 to P65/SEG13/U01) - Port 6 data register (PDR6) #### ■ Pins of Port 6 Port 6 has six N-ch open-drain output I/O pins. If the resource output pins are selected, do not use them as a general-purpose port. Table 4.8-1 "Pins of Port 6" lists the pins of port 6. Table 4.8-1 Pins of Port 6 | Port | Pin name | Function | Shared resource | I/O type | | Circuit | | |--------|-------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------|----------|--------|---------|--| | name | Fili lialile | Function | Silared resource | Input | Output | type | | | | P60/SEG08 | P60 general-purpose I/O | SEG08 LCD controller/driver segment output | | | J | | | | to | to | to | | | | | | Port 6 | P63/SEG11 | P63 general-purpose I/O | SEG11 LCD controller/driver segment output | CMOS | | | | | | P64/SEG12/<br>U02 | 2/ P64 general-purpose I/O SEG12 LCD controller/driver segment output/U02 output | drain | | | | | | | P65/SEG13/<br>U01 P65 general-purpose I/O | | SEG13 LCD controller/driver segment output/U01 output | | | | | For the circuit type, see Section 1.7 "Pin description". ### ■ Block Diagram of Port 6 PDR (port data register) From resource Stop/watch mode output enable bit P64 and P65 only PDR read snq UART output BUx of bridge From resource data circuits output Pin Internal PDR read (for bit manipulation instructions) Output latch Nch PDR write 7/7 Stop/watch mode (SPL=1) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.8-1 Block diagram of the pins of port 6 #### Note: Do not set PDR=0 for pins to be used as LCD controller/driver segment. #### ■ Register of Port 6 One register PDR6 is available as the register related to port 6. There is a 1:1 correspondence between the bits configuring the register PDR6 and the pins of port 6. Table 4.8-2 "Correspondence between the Register and Pins of Port 6" lists the correspondences between the register and pins of port 6. Table 4.8-2 Correspondence between the Register and Pins of Port 6 | Port name | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Port 6 | PDR6 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Corresponding pin | _ | _ | P65 | P64 | P63 | P62 | P61 | P60 | # 4.8.1 Register the Port 6 (PDR6) ## This section describes the register related to port 6. ## ■ Functions of the Register of Port 6 ## O Port 6 data register (PDR6) The PDR6 register sets the states of pins. Since the values of the output latch instead of the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. ## O Settings for resource output To use port with the setting for resource output, set "1" to PDR of the pin to be used so that the resource output is not affected. Table 4.8-3 "Register Functions of Port 6" lists the register functions of port 6. Table 4.8-3 Register Functions of Port 6 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |--------------------|------|------------------|----------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 6<br>data | 0 | Pin state is | "0" is set to the output latch and the "L" level is output to the pins. | D/M | 0024 | VVAAAAA | | | register<br>(PDR6) | 1 | Pin state is "H" | "1" is set to the output latch and the "Hi-Z" level is output to the pins. | - R/W | 0024 <sub>H</sub> | XX111111 <sub>B</sub> | | R/W: Read/write enabled X: Undefined Hi-Z: High impedance #### **CHAPTER 4 I/O PORT** ## ■ Registers Related to Port 6 ## O LCD controller/driver control register 2 (LCR2) 005F<sub>H</sub> To use the port 6 for LCD controller/driver output, set "1" to the corresponding bit of the LCR2 register. #### Note: To use the port 6 as a port, it is necessary to set "0" to the selection bit of the LCR2 register. ## O Bridge circuit select register 3 (BRSR3) 0019<sub>H</sub> To use P64 and P65 for UART output, enable the serial data output (SMC2: TXOE=1) and then select the UART function through the BRSR3 register. # 4.8.2 Operation of port 6 #### This section describes the operations of port 5. #### ■ Operation of Port 6 #### O Operation as an output port - If data is written into the PDR6 register, the data is retained on the output latch and then output directly to the pins. - When using port 6 as an output port, it cannot be used for LCD controller/driver segment output. ## O Operation during LCD controller/driver segment output • Set "1" to the bit of the PDR6 register corresponding to the LCD controller/driver segment output pin to put the output transistor into high impedance (Prohibit UART output for P64 and P65). #### O Operation as an input port Pin values can be read by reading the PDR6 register (when the LCD controller/driver segment output is not selected). #### O Operation during a reset • If CPU is reset, the value of the PDR6 register is initialized to "1". Thus, all output transistors are turned "OFF" (input port) and the pins are put into high impedance. #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.8-4 "Pin States of Port 6" lists the pin states of port 6. Table 4.8-4 Pin States of Port 6 | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------|--| | P60 to P65 | General-purpose I/O port/LCD controller/driver segment output/ UART output | Hi-Z <sup>(*1)</sup> | Hi-Z | | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance <sup>\*1:</sup> The previous state is retained during LCD controller/driver segment output. ## 4.9 Port 7 Port 7 is a general-purpose I/O port which also serves as a resource input. This section describes with a particular emphasis on the functions of the general-purpose I/O port. The following shows the configuration of port 7, its pins, a pin block diagram, and the related register. ## ■ Configuration of Port 7 Port 7 is made up of the following three elements: #### O Port 7 - General-purpose I/O pin/resource output (P70/DCIN to P76/VSI3) - Port 7 data register (PDR7) - Port 7 direction register (DDR7) #### ■ Pins of Port 7 Port 7 has eight CMOS I/O pins. If these pins are used as a comparator input pin, do not use them as a general-purpose I/O port. Table 4.9-1 "Pins of Port 7" lists the pins of port 7. Table 4.9-1 Pins of Port 7 | Port | Pin name | Function | Shared resource | I/O typ | е | Circuit | |--------|---------------|-------------------------|------------------|---------------------|--------|---------| | name | Fili lialile | i diletion | Silareu resource | Input | Output | type | | | P70/<br>DCIN | P70 general-purpose I/O | Comparator input | | CMOS | N | | | P71/<br>DCIN2 | P71 general-purpose I/O | Comparator input | | | | | | P72/<br>VOL1 | P72 general-purpose I/O | Comparator input | | | | | Port 7 | P73/VSI1 | P73 general-purpose I/O | Comparator input | Comparator/<br>CMOS | | | | | P74/<br>VOL2 | P74 general-purpose I/O | Comparator input | CIVICO | | | | | P75/VSI2 | P75 general-purpose I/O | Comparator input | | | | | | P76/<br>VOL3 | P76 general-purpose I/O | Comparator input | | | | | | P77/VSI3 | P77 general-purpose I/O | Comparator input | | | | For the circuit type, see Section 1.7 "Pin description". ## ■ Block Diagram of Port 7 PDR (port data register) Stop/watch mode Comparator input control bit PDR read nternal data bus PDR read (for bit manipulation instructions) Output latch PDR write Pin N-ch **DDR** (Port direction register) DDR write Stop/watch mode (SPL=1) Comparator DDR (port direction register) operation enable bit Comparator SPL: Pin state designate bit of the standby control register (STBC) Figure 4.9-1 Block diagram of pins of port 7 #### Note: Do not use the pins to be used as a comparator input pin as a general-purpose port. ## ■ Registers PDR7 and DDR7 of Port 7 Two registers PDR7 and DDR7 are available as the registers related to port 7. There is a 1:1 correspondence between the bits configuring each register and the pins of port 7. Table 4.9-2 "Correspondence between the Registers and Pins of Port 7" lists the correspondence between the registers and pins of port 7. Table 4.9-2 Correspondence between the Registers and Pins of Port 7 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | Port 7 | PDR7, DDR7 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Corresponding pin | P77 | P76 | P75 | P74 | P73 | P72 | P71 | P70 | # 4.9.1 Registers of Port 7 (PDR7, DDR7) ## This section describes the registers related to port 7. ## ■ Functions of the Registers of Port 7 #### O Port 7 data register (PDR7) The PDR7 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins are set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### Port 7 direction register (DDR7) The DDR7 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port. ## O Settings for resource input To use port 7 for resource input, set "0" to the bit of the DDR7 register corresponding to the resource input pin and set "1" to the bit corresponding to the CIER register. Table 4.9-3 "Register Functions of Port 7" lists the register functions of port 7. Table 4.9-3 Register Functions of Port 7 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |--------------------------------------|------|-------------------|---------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 7<br>data<br>register<br>(PDR7) | 0 | Pin state is "L" | The "L" level is output to the pins if port 7 operates as an output port. | R/W | 0025 <sub>н</sub> | XXXXXXXX <sub>B</sub> | | | | 1 | Pin state is "H" | The "H" level is output to the pins if port 7 operates as an output port. | F./ VV | 0023 <sub>H</sub> | | | | Port 7<br>direction | 0 | Input port state | Output transistor operation is prohibited and a pin is made an input pin. | R/W | 0026 | 0000000 | | | register<br>(DDR7) | 1 | Output port state | Output transistor operation is allowed and a pin is made an output pin. | FX/ VV | 0026 <sub>H</sub> | 00000000 <sub>B</sub> | | R/W: Read/write enabled X: Undefined ## ■ Register Related to Port 7 ## O Comparator input enable register (CIER) 0059H To use port 7 for comparator input and to help prevent the DC pass when an intermediate level is entered, set "1" to the corresponding bit of the CIER3 register. #### Note: To use port 7 for port input, "0" must be set to the input enable bit of the COSR3 register. # 4.9.2 Operation of Port 7 ## This section describes the operations of port 7. ## ■ Operation of Port 7 #### O Operation as an output port - If "1" is set to the corresponding DDR7 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 7 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR7 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR7 register. ### O Operation as an input port - If "0" is set to the corresponding DDR7 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 7 operates as an input port. - If data is written into the PDR7 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR7 register. ### O Operation during comparator input • Set the operation enable bit of the comparator to use port 7 for comparator input. #### O Operation during a reset - If CPU is reset, the value of the DDR7 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR7 register is not initialized by a reset. Thus, to use port 7 as an output port, data must be output to the PDR7 register and the output must be set to the corresponding DDR7 register. - The CIER register is initialized to "1" by a reset. Thus, to use port 7 for port input, "0" must be set to the corresponding bit of the CIER register. #### O Operation in stop mode and watch mode If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, prohibition of the port input occurs regardless of the value of the DDR7 register and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.9-4 "Pin States of Port 7" lists the pin states of port 7. Table 4.9-4 Pin States of Port 7 | Pin name | Sub-sleep Sub-stop (SPL=0) Watch mode (SPL=0) General-purpose I/O port/ | | During reset | | |------------|--------------------------------------------------------------------------|------|--------------|--| | P70 to P77 | General-purpose I/O port/<br>comparator input | Hi-Z | Hi-Z | | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance ## 4.10 Port 8 The port 8 is a general-purpose I/O port which also serves as a resource input. Each pin can be used by switching between the resource and the port in units of bits. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 8, its pins, pin block diagrams, and the related register. ## ■ Configuration of Port 8 Port 8 is made up of the following three elements: - General-purpose I/O pin/resource input pin (P80/INT0 to P87/AN2/SW3) - Port 8 data register (PDR8) - Port 8 direction register (DDR8) #### ■ Pins of Port 8 Port 8 has eight CMOS I/O pins. Of these pins, if resources are used by the pins which also serve as resources, do not use them as a general-purpose I/O port. Table 4.10-1 "ins of Port 8" lists the pins of port 8. Table 4.10-1 Pins of Port 8 | Port | Pin name | Function | Shared resource | I/O ty | /pe | Circuit | |--------|----------------------------------|---------------------------------------------------------------|---------------------------------------------|--------|--------|---------| | name | Finitianie | i unction | Silared resource | Input | Output | type | | | P80/INT0 | P80 general-purpose I/O | INT0 external interrupt | | | | | | P81/INT1 | P81 general-purpose I/O | CMO | | CMOS | 16 | | | P82/INT2 | P82 general-purpose I/O | INT2 external interrupt | CIVIOS | CIVIOS | K | | | P83/INT3 | P83 general-purpose I/O | general-purpose I/O INT3 external interrupt | | | | | Port 8 | P84/ P84 general-purpose – input | _ | | - | 0 | | | | P85/AN0/<br>SW1 | P85 general-purpose I/O AN0 analog input SW1 comparator input | | CMOS | | | | | P86/AN1/<br>SW2 | P86 general-purpose I/O | AN1 analog input<br>SW2 comparator input | CIVIOS | CMOS | L | | | P87/AN2/<br>SW3 | P87 general-purpose I/O | AN2 analog input<br>SW3 comparator input | | | | <sup>\*1:</sup> The resource is hysteresis. For the circuit type, see Section 1.7 "Pin description". PDR (port data register) PDR read PDR read To EC input Figure 4.10-1 Block Diagram of Pins of Port 8 (P84) ## ■ Block Diagram of Port 8 Figure 4.10-2 Block Diagram of Pins of Port 8 (P80 to P83) Figure 4.10-3 Block Diagram of Pins of Port 8 (P85 to P87) ## ■ Registers of Port 8 Two registers PDR8 and DDR8 are available as the registers related to port 8. There is a 1:1 correspondence between the bits configuring each register and the pins of port 8. Table 4.10-2 "Correspondence between the Registers and Pins of Port 8" lists the correspondences between the registers and pins of port 8. Table 4.10-2 Correspondence between the Registers and Pins of Port 8 | Port name | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|------------------------------------------------------|-------|-------|-------|--------------------------|-------|-------|-------|-------| | Port 8 | PDR8, DDR8 | bit 7 | bit 6 | bit 5 | bit<br>4 <sup>(*1)</sup> | bit 3 | bit 2 | bit 1 | bit 0 | | | Corresponding pin | P87 | P86 | P85 | P84 | P83 | P82 | P81 | P80 | <sup>\*1:</sup> bit4 of DDR8 does not correspond to P84. # 4.10.1 Registers of Port 8 (PDR8, DDR8) This section describes the registers related to port 8. ## ■ Functions of the Registers of Port 8 ## O Port 8 data register (PDR8) The PDR8 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins are set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 8 direction register (DDR8) The DDR8 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port Table 4.10-3 "Register Functions of Port 8" lists the register functions of port 8. Table 4.10-3 Register Functions of Port 8 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |--------------------------------------|------|-------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------|--| | Port 8<br>data<br>register<br>(PDR8) | 0 | Pin state is | "0" is set to the output latch. If port 8 operates as an output port, the "L" level is output to the pins. | R/W | 0027 <sub>H</sub> | XXXXXXXX <sub>B</sub> | | | | 1 | Pin state is "H" | "1" is set to the output latch. If port 8 operates as an output port, the "H" level is output to the pins. | TV/VV | 0027 <sub>H</sub> | | | | Port 8<br>direction | 0 | Input port state | Output transistor operation is prohibited and a pin is made an input pin. | R/W | 0028 <sub>H</sub> | 0000000 | | | register<br>(DDR8) | 1 | Output port state | Output transistor operation is allowed and a pin is made an output pin. | 17/ 44 | 0020Н | 000X0000 <sub>B</sub> | | R/W: Read/write enabled X: Undefined #### **CHAPTER 4 I/O PORT** ## ■ Registers Related to Port 8 ## O A/D port input enable register (ADEN1) 002D<sub>H</sub> To use port 8 for analog input, set "1" to the corresponding bit of the ADEN1 register. This can help prevent the DC pass when an intermediate level is entered. #### O Comparator input enable register (CIER) 0059H To use port 8 for comparator input and to help prevent the DC pass when an intermediate level is entered, set "1" to the corresponding bit of the CIER register. #### Note: To use port 8 for port input, "0" must be set to the input enable bit of the ADEN1/CIER registers. # 4.10.2 Operation of Port 8 ## This section describes the operations of port 8. ### ■ Operation of Port 8 #### O Operation as an output port - If "1" is set to the corresponding DDR8 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 8 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR8 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR8 register. #### O Operation as an input port - If "0" is set to the corresponding DDR8 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 8 operates as an input port. - If data is written into the PDR8 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR8 register. ### O Operation during resource I/O Set "0" to the DDR8 register corresponding to the resource input pin to use port 8 for resource input. #### O Operation during a reset - If CPU is reset, the value of the DDR8 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR8 register is not initialized by a reset. Thus, to use port 8 as an output port, output data must be set to the PDR8 register and the output must be set to the corresponding DDR8 register. - The ADEN1/CIER registers are initialized to "1" by a reset. Thus, to use port 8 for port input, "0" must be set to the corresponding bits of the ADEN1/CIER registers. #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the pins are put into high impedance because the output transistor is forced "OFF" regardless of the value of the DDR8 register. The input other than that of P84 is fixed to prevent leakage due to input opening. ## **CHAPTER 4 I/O PORT** Table 4.10-4 "Pin States of Port 8" lists the pin states of port 8. Table 4.10-4 Pin States of Port 8 | Pin name | Sub-sleep Sub-stop (SPL=0) Watch mode (SPL=0) General-purpose I/O port/ | | During reset | | |------------|--------------------------------------------------------------------------|------|--------------|--| | P80 to P87 | General-purpose I/O port/<br>resource I/O | Hi-Z | Hi-Z | | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance ## 4.11 Port 9 Port 9 is a general-purpose I/O port which also serves for resource I/O. This section describes the functions of the general-purpose I/O port. The following shows the configuration of port 9, its pins, pin block diagrams, and the related register. ## ■ Configuration of Port 9 Port 9 is made up of the following three elements: #### O Port 9 - General-purpose I/O pin/analog input pin (P90/AN3, P91/DA1, P92/DA2) - Port 9 data register (PDR9) - Port 9 direction register (DDR9) #### ■ Pins of Port 9 Port 9 has three CMOS I/O pins. Do not use these pins as a general-purpose port when resources are used. Table 4.11-1 "Pins of Port 9" lists the pins of port 9. Table 4.11-1 Pins of Port 9 | Port | Pin name | Function | Shared resource | I/O ty | Circuit | | |--------|---------------------------------|-------------------------|----------------------|-----------------|---------|------| | name | Fili lialile | i diletion | Silared resource | Input | Output | type | | | P90/AN3 | P90 general-purpose I/O | Analog input | Analog/<br>CMOS | CMOS | E | | Port 9 | P91/DA1 | P91 general-purpose I/O | D/A converter output | CMOS | CMOS/ | М | | | P92/DA2 P92 general-purpose I/O | | D/A converter output | CIVIOS | DA | IVI | For the circuit type, see Section 1.7 "Pin description". ## ■ Block Diagram of Port 9 PDR (port data register) Stop/watch mode -A/D input enable bit PDR read Internal data bus PDR read (for bit manipulation instructions) Output latch PDR write Pin N-ch DDR (Port direction register) DDR write Stop/watch mode (SPL=1) A/D converter DDR (port direction register) channel select To A/D converter analog input SPL: Pin state designate bit of the standby control register (STBC) Figure 4.11-1 Block Diagram of Pins of Port 9 (P90) PDR (port data register) Stop/watch mode From resource output enable bit PDR read From resource Internal data bus output PDR read (for bit manipulation instructions) Output latch PDR write Pin DDR N-ch (Port direction register) DDR write Stop/watch mode (SPL=1) DDR (port direction register) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.11-2 Block Diagram of Pins of Port 9 (P91, P92) #### Note: Do not use the pins to be used as an analog input pin as a general-purpose port. ## ■ Registers PDR9 and DDR9 of Port 9 Two registers PDR9 and DDR9 are available as the registers related to port 9. There is a 1:1 correspondence between the bits configuring each register and the pins of port 9. Table 4.11-2 "Correspondence between the Registers and Pins of Port 9" lists the correspondence between the registers and pins of port 9. Table 4.11-2 Correspondence between the Registers and Pins of Port 9 | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | Port 9 | PDR9, DDR9 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | | Corresponding pin | 1 | 1 | - | 1 | _ | P92 | P91 | P90 | # 4.11.1 Registers of Port 9 (PDR9, DDR9) This section describes the registers related to port 9. #### ■ Functions of the Registers of Port 9 ## O Port 9 data register (PDR9) The PDR9 register indicates the states of pins. Thus, if the pins are set as output ports, the same values ("0" or "1") can be read as those of the output latch. However, if the pins are set as input ports, the values of the output latch cannot be read. Since the values of the output latch rather than the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Port 9 direction register (DDR9) The DDR9 register sets the I/O direction of pins for each bit. If "1" is set to the bit corresponding to a port, the port becomes an output port. If "0" is set to the bit corresponding to a port, the port becomes an input port Table 4.11-3 "Register Functions of Port 9" lists the register functions of port 9. Table 4.11-3 Register Functions of Port 9 | Register name | Data | Read | Write | Read/write | Address | Initial value | | |---------------------|------|-------------------|------------------------------------------------------------------------------------------------------------|------------|-------------------|----------------------------------------|--| | Port 9<br>data | 0 | Pin state is | "0" is set to the output latch. If port 9 operates as an output port, the "L" level is output to the pins. | ΡΛM | 0020 | XXXXXXXX <sub>R</sub> | | | register<br>(PDR9) | 1 | Pin state is "H" | "1" is set to the output latch. If port 9 operates as an output port, the "H" level is output to the pins. | | 0029H | ^^^^A | | | Port 9<br>direction | 0 | Input port state | Output transistor operation is prohibited and a pin is made an input pin. | R/W | 002A <sub>H</sub> | XXXXX000 <sub>B</sub> | | | register<br>(DDR9) | 1 | Output port state | Output transistor operation is allowed and a pin is made an output pin. | 1.7.44 | 002AH | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | R/W: Read/write enabled X: Undefined ## ■ Register Related to Port 9 ## O A/D port input enable register (ADEN1) 002D<sub>H</sub> To use port 9 for analog input, set "1" to the corresponding bit of the ADEN1 register. This can also serve to prevent the DC pass when an intermediate level is entered. #### Note: To use port 9 for port input, "0" must be set to the input enable bit of the ADEN1 registers. # 4.11.2 Operation of Port 9 ## This section describes the operations of port 9. ## ■ Operation of Port 9 #### O Operation as an output port - If "1" is set to the corresponding DDR9 register bit, the port becomes an output port. - The operation of the output transistor is allowed when port 9 operates as an output port and data of the output latch is output to the pins. - If data is written into the PDR9 register, the data is retained on the output latch and then output directly to the pins. - Pin values can be read by reading the PDR9 register. ### O Operation as an input port - If "0" is set to the corresponding DDR9 register bit, the port becomes an input port. - The output transistor is "OFF" and the pins are in high impedance when port 9 operates as an input port. - If data is written into the PDR9 register, the data is retained on the output latch but is not output to the pins. - Pin values can be read by reading the PDR9 register. ### O Operation during resource I/O - To use port 9 for analog input, set "1" to the corresponding bit of the DDR9 register and ADEN1 register corresponding to the analog input pin. - Since the D/A converter output takes precedence if the D/A converter output is allowed, settings of the corresponding DDR9 and PDR9 have no significance. #### O Operation during a reset - If CPU is reset, the value of the DDR9 register is initialized to "0". Thus, the output transistor is turned "OFF" (input port) and the pins are put into high impedance. - The PDR9 register is not initialized by a reset. Thus, to use port 9 as an output port, output data must be set to the PDR9 register and the output must be set to the corresponding DDR9 register. - The ADEN1 register is initialized to "1" by a reset. Thus, to use port 9 for port input, "0" must be set to the corresponding bit of the ADEN1 register. ## O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, prohibition of the port input occurs regardless of the value of the DDR9 register and the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.11-4 "Pin States of Port 9" lists the pin states of port 9. Table 4.11-4 Pin States of Port 9 | Pin nam | е | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |-----------|----|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | P90 | | General-purpose I/O port/analog input | Hi-Z | Hi-Z | | P91 to P9 | )2 | General-purpose I/O port/D/A converter output | Hi-Z | Hi-Z | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance ## 4.12 Port A The port A is a general-purpose I/O port which also serves for LCD controller/driver segment output. The I/O port and LCD controller/driver segment output can be selected by the register setting. This section describes the functions of the general-purpose I/O port. The following shows the configuration of the port A, its pins, a pin block diagram, and the related register. ## ■ Configuration of Port A The port A is made up of the following two elements: #### O Port A - General-purpose I/O pin/resource output (PA0/SEG00 to PA7/SEG07) - Port A data register (PDRA) #### ■ Pins of Port A The port A has each eight N-ch open-drain I/O pins. Do not use these pins as a general-purpose port when they are selected as a LCD controller/driver segment output pin. Table 4.12-1 "Pins of Port A" lists the pins of port A. Table 4.12-1 Pins of Port A | Port | Pin name | Function | Shared resource | I/O t | Circuit | | | |--------|-----------|-------------------------|---------------------------|-------|---------|------|--| | name | | 1 diletion | Silaieu lesouice | Input | Output | type | | | | PA0/SEG00 | PA0 general-purpose I/O | SEG00 LCDC segment output | | N-ch | | | | Port A | to | to | to | CMOS | open- | J | | | | PA7/SEG07 | PA7 general-purpose I/O | SEG07 LCD segment output | | drain | | | For the circuit type, see Section 1.7 "Pin description". ## **■** Block Diagram of Port A PDR (port data register) From resource Stop/watch mode output enable bit PDR read Internal data bus From resource output PDR read (for bit manipulation instructions) Pin Output latch N-ch PDR write Stop/watch mode (SPL=1) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.12-1 Block Diagram of Pins of Port A #### Note: Do not set PDR=0 for the pins to be used as an LCD controller/driver segment. #### ■ Register of Port A One register PDRA is available as the register related to port A. There is a 1:1 correspondence between the bits configuring the register PDRA and the pins of port A. Table 4.12-2 "Correspondence between the Register and Pins of Port A" lists the correspondence between the registers and pins of port A. Table 4.12-2 Correspondence between the Register and Pins of Port A | Port name | В | Bits of the related registers and corresponding pins | | | | | | | | |-----------|-------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | Port A | PDRA | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | POILA | Corresponding pin | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | # 4.12.1 Register of Port A (PDRA) ## This section describes the register related to port A. ## ■ Functions of the Register of Port A #### O Port A data register (PDRA) The PDRA register sets the states of pins. Since the values of the output latch instead of the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Settings for LCD controller/driver segment output To use the port with the setting for LCD controller/driver segment output, set "1" to PDR of the pin to be used so that the LCD controller/driver segment output is not affected. Table 4.12-3 "Register Functions of Port A" lists the register functions of port A. Table 4.12-3 Register Functions of Port A | Register name | Data | Read | Write | Read/write | Address | Initial value | |--------------------|------|------------------|----------------------------------------------------------------------------|------------|-------------------|-----------------------| | Port A<br>data | 0 | Pin state is "L" | "0" is set to the output latch and the "L" level is output to the pins. | R/W | 0015 <sub>H</sub> | 11111111 <sub>B</sub> | | register<br>(PDRA) | 1 | Pin state is "H" | "1" is set to the output latch and the "Hi-Z" level is output to the pins. | 17.44 | 0013 <sub>H</sub> | ''''''B | R/W: Read/write enabled Hi-Z: High impedance ### ■ Register Related to Port A #### O LCD controller/driver control register 3 (LCR3) 0016<sub>H</sub> To use port A for LCD controller/driver output, set "0" to the corresponding bit of the LCR3 register. #### Note: To use port A as a port, "1" must be set to the selection bit of the LCR3 register. # 4.12.2 Operation of the Port A ## This section describes the operations of port A. ## ■ Operation of Port A #### O Operation as an output port - If data is written into the PDRA register, the data is retained on the output latch and then output directly to the pins. - When the port is used as an output port, it cannot be used for LCD controller/driver segment output. #### O Operation for LCD controller/driver segment output • Set "1" to the bit of the PDRA register corresponding to the LCD controller/driver segment output pin to put the output transistor into high impedance. #### O Operation as an input port Pin values can be read by reading the PDRA register (when the LCD controller/driver segment output is not selected). #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.12-4 "Pin States of Port A" lists the pin states of port A. Table 4.12-4 Pin States of Port A | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------| | PA0 to PA7 | General-purpose I/O port/LCD controller/driver segment output/<br>UART output | Hi-Z <sup>(*1)</sup> | "L" output | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance <sup>\*1:</sup> High impedance during LCD controller/driver segment output ## 4.13 Port B The port B is a general-purpose I/O port which also serves for LCD controller/driver I/O. The I/O port and LCD controller/driver I/O can be selected by the register setting This section describes the functions of the general-purpose I/O port. The following shows the configuration of port A, its pins, pin block diagrams, and the related register. ## ■ Configuration of Port B Port B is made up of the following two elements: #### O Port B - General-purpose I/O pin/resource I/O (PB0/V0 to PB3/V3, PB4/COM0 to PB7/COM03) - Port B data register (PDRB) #### ■ Pins of the Port B Port B has each eight N-ch open-drain I/O pins. Do not use these pins as a general-purpose port when they are selected as a LCD controller/driver I/O pin. Table 4.13-1 "Pins of Port B" lists the pins of port B. Table 4.13-1 Pins of Port B | Port | Pin name | Function | Shared resource | I/O | Circuit | | |--------|---------------|----------------------------|------------------------------------------|-------|---------|------| | name | i ili ilalile | Tunction | onarea resource | Input | Output | type | | | PB0/V0 | PB0 general-purpose output | V0 LCD controller/driver input | | N-ch | | | | to | to | to | - | open- | 1 | | Port B | PB3/V3 | PB3 general-purpose output | V3 LCD controller/driver power input | | drain | | | FOILD | PB4/COM0 | PB4 general-purpose I/O | COM0 LCD controller/driver common output | | N-ch | | | | to | to | to | CMOS | open- | J | | | PB7/COM03 | PB7 general-purpose I/O | COM0 LCD controller/driver common output | | drain | | For the circuit type, see Section 1.7 "Pin description". ## ■ Block Diagram of Port B LCD controller/driver power supply PDR (port data register) PDR write Stop/watch mode (SPL=1) SPL: Pin state designate bit of the standby control register (STBC) Figure 4.13-1 Block Diagram of Pins of Port B (PB0 to PB3) Figure 4.13-2 Block Fiagram of Pins of Port B (PB4 to PB7) #### Note: Do not set PDR=0 for the pins to be used as an LCD controller/driver segment. ## ■ Register of Port B One register PDRB is available as the register related to port B. There is a 1:1 correspondence between the bits configuring the register PDRB and the pins of port B. #### CHAPTER 4 I/O PORT Table 4.13-2 "Correspondence between the Register and Pins of Port B" lists the correspondences between the registers and pins of port B. Table 4.13-2 Correspondence between the Register and Pins of Port B | Port name | Bits of the related registers and corresponding pins | | | | | | | | | |-----------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Port B | PDRB | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | FOILD | Corresponding pin | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | # 4.13.1 Register of Port B (PDRB) ## This section describes the register related to port B. #### ■ Functions of the Register of Port B #### O Port B data register (PDRB) The PDRB register sets the states of pins. Since the values of the output latch instead of the pins are read when a bit manipulation instruction (SETB, CLRB) is used, the values of the output latch whose bits are not manipulated do not change. #### O Settings for LCD controller/driver I/O To use the port with the setting for LCD controller/driver I/O, set "1" to PDR of the pin to be used so that the LCD controller/driver I/O is not affected. Table 4.13-3 "Register Functions of Port B" lists the register functions of port B. Table 4.13-3 Register Functions of Port B | Register name | Data | Read | Write | Read/write | Address | Initial value | |--------------------|------|----------------------------------|----------------------------------------------------------------------------|---------------------|-------------------|-----------------------| | Port B<br>data | 0 | Pin state is "L" | "0" is set to the output latch and the "L" level is output to the pins. | R/W <sup>(*1)</sup> | 0017 <sub>H</sub> | 11111111 <sub>B</sub> | | register<br>(PDRB) | 1 | Pin state is "H" <sup>(*1)</sup> | "1" is set to the output latch and the "Hi-Z" level is output to the pins. | N/W\ | 0017 <sub>H</sub> | | R/W: Read/write enabled Hi-Z: High impedance #### ■ Register Related to Port B #### O LCD controller/driver control register 4 (LCR4) 0018<sub>H</sub> To use port B for LCD controller/driver I/O, set "0" to the corresponding bit of the LCR4 register. #### Note: To use port B as a port, it is necessary to set "0" to the selection bit of the LCR4 register. <sup>\*1:</sup> Only PB4 to PB7 are read enabled. Do not use instructions of the PWM set. <sup>&</sup>quot;0" can always be read from PB0 to PB3. # 4.13.2 Operation of Port B ## This section describes the operations of port B. ## ■ Operation of Port B #### O Operation as an output port - If data is written into the PDRB register, the data is retained on the output latch and then output directly to the pins. - When the port is used as an output port, it cannot be used for LCD controller/driver I/O. ## O Operation for LCD controller/driver segment I/O Set "1" to the bit of the PDRB register corresponding to the LCD controller/driver segment I/ O pin to put the output transistor into high impedance. ## O Operation as an input port • By reading the PDRB register, the values of only the PB4 to PB7 pins can be read (when the LCD controller/driver segment output is not selected). #### O Operation in stop mode and watch mode • If the pin state designate bit (STBC: SPL) of the standby control register is set to "1" when a transition to the stop mode or watch mode occurs, the pins are put into high impedance. The input is fixed to prevent leakage due to input opening. Table 4.13-4 "Pin States of Port B" lists the pin states of port B. Table 4.13-4 Pin States of Port B | Pin name | Normal operation<br>Main sleep<br>Main stop (SPL=0)<br>Sub-sleep<br>Sub-stop (SPL=0)<br>Watch mode (SPL=0) | Main stop (SPL=1)<br>Sub-stop (SPL=1)<br>Watch mode (SPL=1) | During reset | |------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------| | PB0 to PB3 | General-purpose I/O port/LCD controller/driver input | Hi-Z <sup>(*1)</sup> | LCD controller/<br>driver input | | PB4 to PB7 | General-purpose I/O port/LCD controller/driver I/O | Hi-Z <sup>(*1)</sup> | "L" output | SPL: Pin state designate bit of the standby control register (STBC: SPL) Hi-Z: High impedance <sup>\*1:</sup> High impedance cannot be specified during LCD controller/driver segment output # 4.14 Program Example of the I/O Ports This section shows a program example using the I/O port. ### ■ Program Example of the I/O Ports #### O Processing specifications - Turn on all LED of seven segments (eight segment if Dp is included) from the ports 0/1. - The P00 pin corresponds to the anode common pin of LED, and the pins P10 to P17 pins correspond to each segment pin. Figure 4.14-1 "Example of an 8-segment LED Connection" shows an example of an 8-segment LED connection. Figure 4.14-1 Example of an 8-segment LED Connection ## O Coding example ``` PDR0 .EQU 0000H ; Address of the port 0 data register DDR0 .EQU 0001H ; Address of the port 0 direction register PDR1 .EQU 0002H ; Address of the port 1 data register DDR1 .EQU 0003Н ; Address of the port 1 direction register ;-----Main program----- .SECTION CSEG, CODE, ALIGN = 1 ; [CODE SEGMENT] : ; Set P00 to the "L" level. CLRB PDR0:0 MOV PDR1, #11111111B ; Set the port 1 all to the "H" level DDR0, #11111111B ; Set P00 for output, VOM ; enabled by #XXXXXXX1B. ; Set all bits of the port 1 MOV DDR1, #11111111B for output ENDS .END ``` ## **CHAPTER 4 I/O PORT** # **CHAPTER 5** TIMEBASE TIMER This chapter describes the functions and operations of the timebase timer. - 5.1 "Overview of the Timebase Timer" - 5.2 "Configuration of the Timebase Timer" - 5.3 "Timebase Timer Control Register (TBTC)" - 5.4 "Timebase Timer Interrupt" - 5.5 "Operation of the Timebase Timer" - 5.6 "Notes on Using the Timebase Timer" - 5.7 "Program Example of the Timebase Timer" ## 5.1 Overview of the Timebase Timer The timebase timer is a 21-bit free-run counter that counts up in synchronization with the internal count clock (divide-by-two of the main clock oscillation) and provides the interval timer function in which four kinds of interval time can be selected. The timebase timer also supplies timer output for the oscillation stabilization wait time and an operating clock for the watchdog timer and others. The timebase timer stops its operations in a mode in which the main clock oscillation stops. #### ■ Interval Timer Function The interval timer is a function used to generate an interrupt repeatedly at constant intervals. - An interrupt occurs if the interval timer bit of the counter of the timebase timer overflows. - The interval timer bit (interval time) can be selected from four kinds of interval time. Table 5.1-1 "Interval Time of the Timebase Timer" lists the interval time of the timebase timer. Table 5.1-1 Interval Time of the Timebase Timer | Internal count clock cycle | Interval time | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2/F <sub>CH</sub> (0.2μs) | 2 <sup>13</sup> /F <sub>CH</sub> (Approx. 0.82 ms)<br>2 <sup>15</sup> /F <sub>CH</sub> (Approx. 3.3 ms)<br>2 <sup>18</sup> /F <sub>CH</sub> (Approx. 26.2 ms)<br>2 <sup>22</sup> /F <sub>CH</sub> (Approx. 419.4 ms) | F<sub>CH</sub>: Main clock oscillation Values in ( ) shows the interval time when the main clock operates with 10 MHz oscillation. #### **■** Clock Supply Function The clock supply function is a function used to supply timer output (four options) for the oscillation stabilization wait time of the main clock and the operating clock to part of the peripheral functions. Table 5.1-2 "Clocks Supplied from the Timebase Timer" lists the cycles of clocks supplied to each peripheral function from the timebase timer. Table 5.1-2 Clocks Supplied from the Timebase Timer | Clock supply destination | Clock cycle | Remarks | | |---------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|--| | | 2 <sup>14</sup> /F <sub>CH</sub> (Approx. 1.63 ms) | Selected by the oscillation stabilization wait | | | Main clock oscillation<br>stabilization wait time | 2 <sup>17</sup> /F <sub>CH</sub> (Approx. 113.1 ms) | time select bits (SYCC: WT1, WT0) of the system clock control register in the clock | | | | 2 <sup>18</sup> /F <sub>CH</sub> (Approx. 26.2 ms) | controller | | | Watchdog timer | 2 <sup>21</sup> /F <sub>CH</sub> (Approx. 209.7 ms) | Count-up clock of the watchdog timer | | | LCD controller/driver | 2 <sup>8</sup> /F <sub>CH</sub> (Approx. 25.6 μs) | Clock for frame cycle generation | | F<sub>CH</sub>: Main clock oscillation Values in ( ) shows the interval time when the main clock operates with 10 MHz oscillation #### Note: The oscillation cycle is unstable just after the oscillation start and the oscillation stabilization wait time serves as a guideline. ## 5.2 Configuration of the Timebase Timer The timebase timer is made up of the following four blocks: - Timebase timer counter - Counter clear circuit - Interval timer selector - Timebase timer control register (TBTC) #### **■** Block Diagram of the Timebase Timer Figure 5.2-1 Block Diagram of the Timebase Timer #### O Timebase timer counter 21-bit up-counter using the count clock of divide-by-two of the main clock oscillation. This counter stops operating when the main clock oscillation stops. #### O Counter clear circuit Clears the counter when, in addition to the setting (TBR=0) by the TBTC register, a transition to the main stop mode (STBC: STP=1) or subclock mode (SYCC: SCS=0), or a power-on reset occurs. #### O Interval timer selector Circuit to select one bit for the interval timer from four bits of the timebase timer counter. The overflow of the selected bit causes an interrupt. ### ○ Timebase timer control register (TBTC) This register is used to select the interval time, clear the counter, control interrupts, and check the states. ## 5.3 Timebase Timer Control Register (TBTC) The timebase timer control register (TBTC) is used to select the interval time, clear the counter, control interrupts, and check the state. **■** Timebase Timer Control Register (TBTC) Figure 5.3-1 Timebase Timer Control Register (TBTC) Table 5.3-1 Explanation of Functions of Each Bit of the Timebase Timer Control Register (TBTC) | Bit name | | Function | | | | |-------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7 | TBOF:<br>Overflow interrupt request<br>flag bit | <ul> <li>This bit is set to "1" if the specified bit of the counter of the timebase timer overflows.</li> <li>If both this bit and the interrupt enable bit (TBIE) are "1", an interrupt request is output.</li> <li>If "0" is written into this bit, the counter is cleared. If "1" is written, no change occurs and operations are not affected.</li> </ul> | | | | | Bit 6 | TBIE: Interrupt request enable bit | Bit to allow/prohibit interrupt request output to CPU. If both this bit and the overflow interrupt request flag bit (TBOF) are "1", an interrupt request is output. | | | | | Bit 5<br>Bit 4<br>Bit 3 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | | | Bit 2<br>Bit 1 | TBC1, TBC0:<br>Interval time select bit | <ul> <li>Bits to select the interval timer cycle</li> <li>Bits for the interval timer of the counter of the timebase timer are specified.</li> <li>Four kinds of interval time can be selected.</li> </ul> | | | | | Bit 0 | TBR:<br>Timebase timer initialization<br>bit | Bit to clear the counter of the timebase timer If "0" is written into this bit, the counter is cleared to "000000 <sub>H</sub> ". If "1" is written, no change occurs and operations are not affected. Reference: "1" is always read. | | | | ## 5.4 Timebase Timer Interrupt As an interrupt source of the timebase timer, an overflow of the specified bit of the timebase timer counter is available (interval timer function). #### ■ Interrupt when the Interval Timer Function is Active If an overflow of the selected interval timer bit occurs after the counter is counted up by the internal count clock, the overflow interrupt request flag bit (TBTC: TBOF) is set to "1". At this time, if the interrupt request enable bit is set (TBTC: TBIE=1), an interrupt request to CPU (IRQ7) is generated. Clear the interrupt request by writing "0" into the TBOF bit using an interrupt processing routine. The TBOF bit is set whenever an overflow of the specified bit occurs regardless of the value of the TBIE bit. #### Note: To allow interrupt request output (TBIE=1) after releasing a reset, clear (TBOF=0) the TBOF bit at the same time. #### Reference: If the TBIE bit is changed from prohibition to permission (0 --> 1) when the TBOF bit is "1", an interrupt request is issued immediately. If the counter clear (TBTC: TBR=0) and an overflow of the selected bit occur at the same time, the TBOF bit is not set. #### ■ Oscillation Stabilization Wait Time and Timebase Timer Interrupts If interval time shorter than the oscillation stabilization wait time of the main clock is set, an interval interrupt request (TBTC: TBOF=1) of the timebase timer is generated when the operation in main clock mode starts. In this case, prohibit (TBTC: TBIE=0) interrupts of the timebase timer when making a transition to a mode in which the oscillation of the main clock stops (main stop and subclock modes). #### ■ Register and Vector Table Related to the Timebase Timer Interrupts Table 5.4-1 Register and Vector Table Related to the Timebase Timer Interrupts | Interrupt | Interrupt level setting register | | | Vector table address | | |-----------|----------------------------------|---------------|-------------|----------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQ7 | ILR2 (007C <sub>H</sub> ) | L71 (bit 7) | L70 (bit 6) | FFEC <sub>H</sub> | FFED <sub>H</sub> | For the interrupt operations, see Section 3.4.2 "Interrupt Processing". ## 5.5 Operation of the Timebase Timer The timebase timer provides the interval timer function and supplies the clock to part of the peripheral functions. #### ■ Operation of the Interval Timer Function (Timebase Timer) The setting in Figure 5.5-1 "Setting of the Interval Timer Function" is required for the operation of the interval timer function. Figure 5.5-1 Setting of the Interval Timer Function The counter of the timebase timer continues to count up provided the main clock oscillates in synchronization with the internal count clock (divide-by-two of the main clock oscillation). If the counter is cleared (TBR=0), it starts counting up from "0". If an overflow of the bit for the interval timer occurs, "1" is set to the overflow interrupt request flag bit (TBOF). That is, starting when clearing occurs, an interrupt request is generated at regular intervals of the selected time. #### ■ Operation of the Clock Supply Function The timebase timer is also used as a timer to generate the oscillation stabilization wait time of the main clock. Counting of the oscillation stabilization wait time starts when the counter of the timebase timer is cleared and ends when an overflow of the bit for oscillation stabilization wait time occurs. Three kinds of oscillation stabilization wait time can be selected by the setting of the oscillation stabilization wait time select bits (SYCC: WY1, WT0) of the system clock control register. The timebase timer supplies the clock to the watchdog timer, A/D converter, and LCD controller/driver. When the counter of the timebase timer is cleared, operations of the continuous activation cycles of the A/D converter and those of the frame cycles of the LCD controller/driver are affected. The counter of the watchdog timer is cleared at the same time provided the timebase timer output is selected (WDTC: CS=0). ### ■ Operations of the Time-based Timer Figure 5.5-2 "Operations of the Timebase Timer" shows the operations in the following states: - When a power-on reset occurs - When a transition to the sleep mode occurs during operation of the interval timer function in main clock mode - When a transition to the main stop mode occurs - · When the counter clear is requested In subclock mode and main stop mode, the timebase timer is cleared and its operation is stopped. When returning from the subclock mode or main stop mode, the oscillation stabilization wait time is counted by the timebase timer. Figure 5.5-2 Operations of the Timebase Timer ## 5.6 Notes on Using the Timebase Timer The following describes the precautions to take when using the timebase timer. ### ■ Notes on Using the Timebase Timer #### O Precautions when setting the timebase timer with programs Because it is impossible to return from interrupt processing if the interrupt request flag bit (TBTC: TBOF) is "1" and the interrupt request enable bit (TBTC: TBIE=1) is allowed, the TBOF bit must be cleared. #### O Clearing the timebase timer The timebase timer is cleared, in addition to clearing by the timebase timer initialization bit (TBTC: TBR=0), when the oscillation stabilization wait time of the main clock is required. If the timebase timer is selected (WDTC: CS=0) as the count clock of the watchdog timer, the watchdog timer is cleared when the timebase timer is cleared. #### O Using the timebase timer as a timer for the oscillation stabilization wait time Since the main clock oscillation is stopped when the power is turned on or is in main stop mode or subclock mode, the oscillator takes the oscillation stabilization wait time of the main clock. The appropriate oscillation stabilization wait time must be selected according to the type of resonator connected to the oscillator (clock generator) of the main clock. For details, see Section 3.7.5 "Oscillation Stabilization Wait Time" # O Precautions for peripheral functions to which the clock is supplied from the timebase timer In a mode in which the main clock oscillation stops, the counter is cleared and the timebase timer stops its operation. If the counter of the timebase timer is cleared, the "H" level of the clock supplied by the timebase timer is short and its "H" level may be longer by a 1/2 cycle at the most because the output originates from the initial state. Though the clock for the watchdog timer is also output from the initial state, the watchdog timer works in normal cycles because the counter of the watchdog timer is cleared simultaneously. Figure 5.6-1 "Effects on the LCD Controller/Driver when the Timebase Timer is Cleared" shows the effects on the LCD controller/driver when the timebase timer is cleared. Figure 5.6-1 Effects on the LCD Controller/Driver when the Timebase Timer is Cleared # 5.7 Program Example of the Timebase Timer The following shows a program example of the timebase timer. ### **■** Program Example of the Timebase Timer ### O Processing specifications Generate the interval timer interrupt of $2^{18}/F_{CH}$ ( $F_{CH}$ : main clock oscillation) repeatedly. The interval time at this time is about 26 ms (for 10 MHz operations). #### Coding example ``` TBTC .EQU 0000AH ; Address of the timebase timer control register TBOF TBTC:7 ; Definition of interrupt .EQU request flag bit ; Address of the interrupt level ILR2 .EQU 007CH setting register 2 .SECTION INT_V, DATA, LOCATE=0 ; [DATA SEGMENT] OFFECH .ORG IRQ7 .DATA.H WARI ; Setting interrupt vector ; INT_V ENDS ;----Main program------ .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] ; Stack pointer (SP) and other are assumed to have been initialized : CLRI ; Interrupt disable ILR2,#01111111B ; Setting interrupt level(level 1) MOV MOV TBTC, #01000100B ; Clearing interrupt request flag, enabling interrupt request output, selecting 2^{18}/F_{CH}, and clearing timebase timer SETI ; Interrupt enable : ;----Interrupt program------ TBOF ; Clearing interrupt request flag WARI CLRB PUSHW A A,T XCHW PUSHW Α : User processing POPW Α XCHW A, T POPW Α RETI ENDS ______ .END ``` # **CHAPTER 6 WATCHDOG TIMER** This chapter describes the functions and operations of the watchdog timer. - 6.1 "Overview of the Watchdog Timer" - 6.2 "Configuration of the Watchdog Timer" - 6.3 "Watchdog Timer Control Register (WDTC)" - 6.4 "Operation of the Watchdog Timer" - 6.5 "Notes on Using the Watchdog Timer" - 6.6 "Program Example of the Watchdog Timer" ## 6.1 Overview of the Watchdog Timer The watchdog timer is a 1-bit timer which accepts the output of either the timebase timer operating with the main clock or the watch prescaler operating with the subclock as the count clock. If the watchdog timer is not cleared for a specified period of time after activation, CPU is reset. #### ■ Watchdog Timer Function The watchdog timer is a counter against program runaway. Once the watchdog timer is activated, it is necessary to continue clearing it periodically within a specified period of time. If the watchdog timer is not cleared for a specified period of time, for example, because the program slips into an endless loop, a watchdog reset of the four instruction cycles is generated to CPU. As the count clock of the watchdog timer, the output of either the timebase timer or watch prescaler can be selected. The interval time of the watchdog timer is as listed in Table 6.1-1 "Interval Time of the Watchdog Timer". If the watchdog timer is not cleared, a watchdog reset occurs between the minimum and maximum times. Clear the counter within the minimum time of this table. Table 6.1-1 Interval Time of the Watchdog Timer | | Count clock | | | |---------------------------------------------------------|----------------------------------|---------------------------------------------------------------|--| | Timebase timer output (for macclock oscillation 10 MHz) | | watch prescaler output (for subclock oscillation 32. 768 kHz) | | | Minimum time | Approx. 209.7 ms <sup>(*1)</sup> | 500 ms <sup>(*2)</sup> | | | maximum time | Approx. 419.4 ms | 1000 ms | | <sup>\*1:</sup> Divide-by-two of the main clock oscillation (F<sub>CH</sub>) x count of the timebase timer (2<sup>20</sup>) For the minimum and maximum times of the interval time of the watchdog timer, see Section 6.4 "Operation of the Watchdog Timer" #### Note: The counter of the watchdog timer is cleared at the same time the timebase timer is cleared (TBTC: TBR=0) in a state in which the output of the timebase timer is selected as the count clock, or it is cleared at the same time the watch prescaler is cleared (WPCR: WCLR=0) in a state in which the output of the watch prescaler is selected as the count clock. Thus, if the counter (timebase timer or watch prescaler) used as the count clock is cleared repeatedly within an interval time of the watchdog timer, the watchdog timer will not function. #### Reference: If a transition to the sleep mode, stop mode, or watch mode occurs, the counter of the watchdog timer is cleared and will not operate until normal operation (RUN state) is resumed. <sup>\*2:</sup> Cycle of the subclock oscillation (F<sub>CL</sub>) x count of the watch prescaler (2<sup>14</sup>) ## 6.2 Configuration of the Watchdog Timer The watchdog timer is made up of the following six blocks: - Count clock selector - Watchdog timer counter - Reset control circuit - Watchdog timer clear selector - Counter clear control circuit - Watchdog timer control register (WDTC) #### ■ Block Diagram of the Watchdog Timer Figure 6.2-1 Block Diagram of the Watchdog Timer #### Count clock selector The count clock selector selects the count clock of the watchdog timer counter. As the count clock, the output of either the timebase timer or the watch prescaler can be selected. #### O Watchdog timer counter (1-bit counter) The watchdog timer counter is a 1-bit counter whose count clock is the output of either the timebase timer or the watch prescaler. #### **CHAPTER 6 WATCHDOG TIMER** #### O Reset control circuit The reset control circuit generates a reset signal to CPU when an overflow of the watchdog timer counter occurs. #### O Watchdog timer clear selector The watchdog timer clear selector selects the watchdog timer clear signal from the timebase timer or watch prescaler simultaneously with the count clock selector. #### O Counter clear control circuit The counter clear control circuit controls the watchdog timer counter clearing and operation stop. #### Watchdog timer control register (WDTC) The watchdog timer control register is used to select the count clock and activate/clear the watchdog timer counter. Since this register is write only, bit manipulation instructions cannot be used. ## 6.3 Watchdog Timer Control Register (WDTC) The watchdog timer Control Register (WDTC) is used to activate/clear the watchdog timer. #### ■ Watchdog Timer Control Register (WDTC) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value WTE3 WTE2 WTE1 WTE0 CS 0 0 0 9н **OXXXXXXX**B R/W W W W W WTE3 WTE2 WTE1 WTE0 Watchdog control bit Activate watchdog timer (for the 1st write after reset) 0 1 0 1 Clear watchdog timer (for the 2nd and later write after reset) Otherwise No operation CS Count clock switch bit 0 Timebase timer output cycle (221/FcH \*1) R/W: Read/write enabled W: write only Watch prescaler output cycle (2<sup>14</sup>/FcL \*2) 1 : Unused : Undefined : Initial value (Note) Since this register is write only, bit manipulation instructions cannot be used. \*1: Fcн: Main clock oscillation \*2: FcL: Sub-clock oscillation Figure 6.3-1 Watchdog Timer Control Register (WDTC) Table 6.3-1 Explanation of the Functions of Each Bit of the Watchdog Timer Control Register (WDTC) | Bit name | | Function | | | |----------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7 | CS:<br>Count clock switch bit | <ul> <li>Select the count clock of the watchdog timer when activating the watchdog timer.</li> <li>As the count clock, the output of either the timebase time or the watch prescaler can be selected.</li> <li>Note:</li> <li>To use the subclock mode, select the output of the watch prescaler.</li> <li>Select the count clock simultaneously with activation of the watchdog timer and do not change it after the activation.</li> <li>Bit manipulation instructions cannot be used.</li> </ul> | | | | Bit 6<br>Bit 5<br>Bit 4 | Unused bist | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | | Bit 3<br>Bit 2<br>Bit 1<br>Bit 0 | WTE3, WTE2, WTE1,<br>WTE0:<br>Watchdog control bit | <ul> <li>If "0101<sub>B</sub>" is written into these bits, the watchdog timer is activated (the 1st write after reset) or cleared (the 2nd or later write after reset).</li> <li>Writing anything other than "0101<sub>B</sub>" does not affect operations.</li> <li>Note: <ul> <li>"1111<sub>B</sub>" is read. Bit manipulation instructions cannot be used.</li> </ul> </li> </ul> | | | ## 6.4 Operation of the Watchdog Timer The watchdog timer generates a watchdog reset when the watchdog timer counter overflows. #### ■ Operation of the Watchdog Timer #### O Activating the watchdog timer - The watchdog timer can be activated by writing the 1st "0101<sub>B</sub>" into the watchdog control bits (WDTC: WTE3 to 0) of the watchdog timer control register after a reset. At this time, specify the count clock switch bit (WDTC: CS) simultaneously. - A watchdog timer that is activated can only be stopped by a reset. #### O Clearing the watchdog timer - The counter of the watchdog timer can be cleared by writing the 2nd or subsequent "0101<sub>B</sub>" into the watchdog control bits (WDTC: WTE3 to 0) of the watchdog timer control register after a reset. - If the counter is not cleared within the interval time of the watchdog timer, an overflow of the counter occurs and an internal reset signal of the four instruction cycles is generated. #### O Watchdog timer interval time The interval time is changed by the timing of clearing the watchdog timer. Figure 6.4-1 "Watchdog Timer Clearing and Interval Time" shows the relations between the clearing timing of the watchdog timer and the interval time when the output of the timebase timer is selected as the count clock (if the main clock oscillation is 10 MHz). Figure 6.4-1 Watchdog Timer Clearing and Interval Time ## 6.5 Notes on Using the Watchdog Timer The following describes the precautions to take when using the watchdog timer. #### ■ Notes on Using the Watchdog Timer #### O Stopping the watchdog timer A watchdog timer that is activated can only be stopped by a reset. #### O Selecting the count clock The count clock switch bit (WDTC: CS) can be rewritten only if " $0101_B$ " is written into the watchdog control bits (WDTC: WTE3 to 0) when the watchdog timer is activated. Thus, a write operation by bit manipulation instructions is not possible. Do not change the settings after activation. Since the main clock oscillation stops in subclock mode, the timebase timer does not operate. To enable operation of the watchdog timer in subclock mode, the watch prescaler (WDTC: CS=1) must be selected as the count clock in advance. #### O Clearing the watchdog timer - If the counter (timebase timer or watch prescaler) used as the count clock of the watchdog timer is cleared, the counter of the watchdog timer is cleared at the same time. - If a transition to the sleep mode, stop mode, or watch mode occurs, the counter of the watchdog timer is cleared. #### O Precautions when creating a program When creating a program in which the watchdog timer is cleared repeatedly in the main loop, the processing time of the main loop including interrupt processing must be equal to or less than the minimum watchdog timer interval time. #### O Operations in subclock mode If a watchdog reset occurs in subclock mode, operation starts in main clock mode after taking the oscillation stabilization wait time. At this time, a reset signal is output during oscillation stabilization wait time. # 6.6 Program Example of the Watchdog Timer The following shows a program example in which the watchdog timer is used. ### ■ Program Example of the Watchdog Timer #### Processing specifications - Select the watch prescaler just after starting the program to activate the watchdog timer. - Clear the watchdog timer each time in a loop of the main program. - The main loop must make a round in less than the interval minimum time (about 335.5 ms for 12.5 kHz operation), including the interrupt processing time, of the watchdog timer. #### O Coding example ``` WDTC .EQU 0009Н ; Address of the watchdog timer control register WDT_CLR .EQU 10000101B .SECTION VECT, DATA, LOCATE=0 ; [DATA SEGMENT] .ORG OFFFEH RST_V ; Setting reset vector .DATA.H PROG ENDS ; VECT ;----Main program------ .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] PROG ; Initialization routine for reset MVVOM SP,#0280H ; Setting initial value of stack pointer (for interrupt) Initializing interrupt or other peripheral functions INIT VOM WDTC,#WDT_CLR ; Activating watchdog timer Selection of the watchdog prescaler as the count clock : MAIN WDTC,#WDT_CLR ; Clearing watchdog timer VOM : User processing (interrupt may occur in this processing.) JMP MAIN ; Ensure that the time necessary for running the loop is shorter than the minimum time interval of the watchdog timer. ENDS .END ``` #### **CHAPTER 6 WATCHDOG TIMER** # **CHAPTER 7 WATCH PRESCALER** ### This chapter describes the functions and operations of the watch prescaler. - 7.1 "Overview of the Watch Prescaler" - 7.2 "Configuration of the Watch Prescaler" - 7.3 "Watch Prescaler Control Register (WPCR)" - 7.4 "Watch Prescaler Interrupt" - 7.5 "Operation of the Watch Prescaler" - 7.6 "Notes on Using the Watch Prescaler" - 7.7 "Program Example of the Watch Prescaler" ### 7.1 Overview of the Watch Prescaler The watch prescaler is a 17-bit free-run counter that counts up in synchronization with the subclock generated in the clock generator and has an interval timer function that provides for the selection of six kinds of interval time. The watch prescaler also supplies the timer output of subclock oscillation stabilization wait time and the operating clock of the watchdog and other timers. ### ■ Interval Timer Function (Watch Interrupt) The interval timer function is a function used to generate an interrupt repeatedly at regular intervals using the subclock as the count clock. - An interrupt is generated by divide-by output for the interval timer of the watch prescaler. - Four kinds of divide-by output (interval time) for the interval timer can be selected. - The counter of the watch prescaler can be cleared. Table 7.1-1 "Interval Time of the Watch Prescaler" lists the interval time of the watch prescaler. Table 7.1-1 Interval Time of the Watch Prescaler | Subclock cycle | Interval time | |-------------------------------------|---------------------------------------------| | | 2 <sup>10</sup> /F <sub>CL</sub> (31.25 ms) | | | 2 <sup>13</sup> /F <sub>CL</sub> (0.25 s) | | 1/F <sub>CI</sub> (Approx. 30.5 μs) | 2 <sup>14</sup> /F <sub>CL</sub> (0.50 s) | | 1/F <sub>CL</sub> (Αρρίοχ. 30.3 μs) | 2 <sup>15</sup> /F <sub>CL</sub> (1.00 s) | | | 2 <sup>16</sup> /F <sub>CL</sub> (2.00 s) | | | 2 <sup>17</sup> /F <sub>CL</sub> (4.00 s) | F<sub>CI</sub>: Subclock oscillation Values in () represent the interval time when the subclock oscillation is operating at 32.768 kHz. #### Note: If a resonator is not connected to the subclock, the watch prescaler cannot be used. ### ■ Clock Supply Function The clock supply function of the watch prescaler is a function used to supply the timer output (one) for oscillation stabilization wait time of the subclock and the clock for the watchdog timer. Table 7.1-2 "Clocks Supplied from the Watch Prescaler" lists the clock cycles supplied to each peripheral function from the watch prescaler. Table 7.1-2 Clocks Supplied from the Watch Prescaler | Subclock supply destination | Subclock cycle | Remarks | |----------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------| | Subclock oscillation stabilization wait time | Do not make a transition to the subclock mode during oscillati stabilization wait time | | | Watchdog timer | 2 <sup>14</sup> /F <sub>CL</sub> (0.5 s) | Count-up clock of the watchdog timer | $F_{\text{CL}} :$ Subclock oscillation Values in ( ) represent the subclock cycles when the subclock oscillation is operating at 32.768 kHz. #### Reference: Because the oscillation cycles are unstable just after the oscillation starts, the oscillation stabilization wait timer serves as a guideline. ## 7.2 Configuration of the Watch Prescaler The watch prescaler comprises the following blocks: - watch prescaler counter - Counter clear circuit - Interval timer selector - watch prescaler control register (WPCR) #### ■ Block Diagram of the Watch Prescaler Figure 7.2-1 Block Diagram of the Watch Prescaler #### Watch prescaler counter 17-bit up-counter using the subclock oscillation as the count clock. #### O Counter clear circuit The counter clear circuit clears the counter when, in addition to the setting by the WPCR register (WCLR=0), a transition to the sub-stop mode (STBC: STP=1) or a power-on reset occurs. #### Interval timer selector Circuit to select one divide-by output from six kinds of divide-by output from the watch prescaler counter. The falling edges of the selected divide-by output become an interrupt source. ### 7.2 Configuration of the Watch Prescaler ### O Watch prescaler control register (WPCR) This register is used to select the interval time, clear the counter, control interrupts, and check status. ## 7.3 Watch Prescaler Control Register (WPCR) The watch prescaler control register (WPCR) is a register used to select the interval time, clear the counter, control interrupts, and check status. ■ Watch Prescaler Control Register (WPCR) Figure 7.3-1 Watch Prescaler Control Register (WPCR) Table 7.3-1 Explanation of the Functions of Each Bit of the Watch Prescaler Control Register (WPCR) | Bit name | | Function | | | |-------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7 | WIF:<br>Watch interrupt request flag<br>bit | <ul> <li>"1" is set by the falling edges of the selected divide-by output for interval timer.</li> <li>If both this bit and the interrupt request enable bit (WIE) are "1", an interrupt request is output.</li> <li>This bit is cleared if "0" is written into this bit. If "1" is written, no change occurs and no operation is affected.</li> </ul> | | | | Bit 6 | WIE:<br>Interrupt request enable bit | <ul> <li>Bit to allow/prohibit interrupt request output to CPU.</li> <li>If both this bit and the watch interrupt request flag bit (WIE) are "1", an interrupt request is output.</li> </ul> | | | | Bit 5<br>Bit 4 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | | Bit 3<br>Bit 2<br>Bit 1 | WS2, WS1, WS0:<br>Watch interrupt interval time<br>select bit | <ul> <li>Bits to select the interval timer cycle</li> <li>Bits for the interval timer of the counter of the watch prescaler are specified.</li> <li>Six kinds of interval time can be selected.</li> </ul> | | | | Bit 0 | WCLR:<br>watch prescaler clear bit | Bit to clear the counter of the watch prescaler If "0" is written into this bit, the counter is cleared to "000000 <sub>H</sub> ". If "1" is written, no change occurs and no operation is affected. Reference: "1" is always read. | | | ## 7.4 Watch Prescaler Interrupt The watch prescaler generates interrupt requests using the falling edges of the selected divide-by output (interval timer function). #### ■ Interrupt when the Interval Timer Function is Active (Watch Interrupt) The counter for the watch prescaler counts up using the subclock oscillation. When the specified interval time passes, if not in main stop mode, the watch interrupt request flag bit (WPCR: WIF=1) is set to "1". At this time, if the interrupt request enable bit is set (WPCR: WIE=1), an interrupt request to CPU (IRQ8) is issued. Clear the interrupt request to "0" by writing "0" into the WIF bit using an interrupt processing routine. The WIF bit is set whenever the specified divide-by output falls regardless of the value of the WIE bit. #### Note: To allow interrupt request output (WIE=1) after releasing a reset, clear (WIF=0) the WIF bit at the same time. If the WIE bit is changed from prohibition to permission (0 --> 1) when the WIF bit is "1", an interrupt request is issued immediately. If the counter clear (WPCR: WCLR=0) and an overflow of the selected bit occur at the same time, the WIF bit is not set. ### ■ Oscillation Stabilization Wait Time and Watch Interrupts If an interval time period shorter than the oscillation stabilization wait time of the subclock is set, a watch interrupt request (WPCR: WIF=1) of the watch prescaler is issued when returning from the sub-stop mode following an external interrupt. In this case, prohibit (WPCR: WIE=0) interrupts of the watch prescaler when making a transition to the sub-stop mode. ### ■ Register and Vector Table Related to the Watch Prescaler Interrupts Table 7.4-1 "Register and Vector Table Related to the Watch Prescaler Interrupts" lists the register and vector table related to the watch prescaler interrupts. Table 7.4-1 Register and Vector Table Related to the Watch Prescaler Interrupts | Interrupt | Interrupt level setting register | | | Vector table address | | |-----------|----------------------------------|---------------|-------------|----------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQ8 | ILR3 (007D <sub>H</sub> ) | L81 (bit 1) | L80 (bit 0) | FFEA <sub>H</sub> | FFEB <sub>H</sub> | For interrupt operations, see Section 3.4.2 "Interrupt Processing". ## 7.5 Operation of the Watch Prescaler The watch prescaler operates to provide the interval timer function and clock supply function. #### ■ Operation of the Interval Timer Function (Watch Prescaler) The setting in Figure 7.5-1 "Setting of the Interval Timer Function" is required for the operation of the interval timer function. Figure 7.5-1 Setting of the Interval Timer Function The 15-bit counter of the watch prescaler continues to count up the subclock provided the subclock oscillates. If the counter is cleared (WCLR=0), it starts to count up from " $00000_H$ ". When "1FFFF<sub>H</sub>" is reached, counting continues starting from " $00000_H$ ". When a falling edge is generated in the selected divide-by output for the interval timer, if not in main stop mode, "1" is set to the watch interrupt request flag bit (WIF). That is, starting with the time when cleared, a watch interrupt request is generated at regular intervals of the selected time. #### **■** Operation of the Clock Supply Function The watch prescaler is also used as a timer to generate the oscillation stabilization wait time of the subclock. Counting of the oscillation stabilization wait time of the subclock ( $2^{15}/F_{CL}$ , $F_{CL}$ : subclock oscillation) starts when the watch prescaler is cleared and ends when the highest bit falls. The watch prescaler supplies the clock to the watchdog timer and buzzer output. When the counter of the watch prescaler is cleared, operations of the buzzer output are affected. The counter of the watchdog timer is cleared at the same time if the watch prescaler output is selected (WDTC: CS=1). #### ■ Operations of the Watch Prescaler Figure 7.5-2 "Operations of the Watch Prescaler" shows the counter values if a transition to the sleep mode or stop mode occurs, or the counter clearing is requested when the interval timer function is operating in subclock mode. The transition to the watch mode is the same as that to the sub-sleep mode. Figure 7.5-2 Operations of the Watch Prescaler ## 7.6 Notes on Using the Watch Prescaler The following describes the precautions when using the watch prescaler. The watch prescaler cannot be used when a single clock source is specified with the option setting. #### ■ Notes on Using the Watch Prescaler #### O Precautions when setting the watch prescaler in programs It is impossible to return from interrupt processing if the interrupt request flag bit (WPCR: WIF) is "1" and the interrupt request enable bit is set (WPCR: WIF=1). The WIF bit must be cleared. #### O Clearing the watch prescaler The watch prescaler is cleared, in addition to clearing by the watch prescaler clear bit (WPCR: WCLR=0), when the oscillation stabilization wait time of the subclock is required. If the watch prescaler is selected (WDTC: CS=1) as the count clock of the watchdog timer, the watchdog timer is also cleared when the watch prescaler is cleared. #### O Using the watch prescaler as a timer for the oscillation stabilization wait time Since the subclock oscillation is stopped when the power is turned on or operating in sub-stop mode, the oscillator takes the oscillation stabilization wait time using the watch prescaler after activating operations. Do not make a transition from the main clock mode to the subclock mode during oscillation stabilization wait time, such as just after power-on. The oscillation stabilization wait time of the subclock is fixed. For details, see Section 3.7.5 "Oscillation Stabilization Wait Time". #### O Precautions when using watch interrupts In main stop mode, the watch prescaler performs a count operation but a watch interrupt (IRQ8) does not occur. # O Precautions when using the peripheral functions that use clocks supplied from the prescaler. If the counter of the watch prescaler is cleared, the "H" level of the clock supplied by the watch prescaler is short and its "L" level may be longer by a maximum of 1/2 cycle because the output originates from the initial state. Though the clock for the watchdog timer is also output from the initial state, the watchdog timer works in normal cycles because the counter of the watchdog timer is cleared simultaneously. # 7.7 Program Example of the Watch Prescaler The following shows a program example of the watch prescaler. ### ■ Program Example of the Watch Prescaler ### O Processing specifications Generate the watch interrupt of $2^{15}/F_{CL}$ ( $F_{CL}$ : subclock oscillation) repeatedly. The interval time is about 1 s (for 32.768 kHz operation). ## O Coding example .END ``` WPCR .EQU 000BH ; Address of the watch prescaler control register WPCR:7 ; Definition of watch interrupt request WIF .EQU flag bit ; Address of the interrupt level ILR3 .EQU 007DH setting register .SECTION INT_V, DATA, LOCATE=0 ; [DATA SEGMENT] .ORG OFFEAH IRQ8 .DATA.H WARI ; Setting interrupt vector ; INT_V ENDS .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] ; Stack pointer (SP) and other are assumed to have been initialized : CLRI ; Interrupt disable ILR3,#11111110B ; Setting interrupt level (level 2) VOM WPCR, #01000110B ; Clearing interrupt request VOM flag, enabling interrupt request output, selecting 2^{15}/F_{CL}, and clearing watch prescaler SETI ; Interrupt enable ;----Interrupt program-------- WARI WIF ; Clearing interrupt request flag CLRB PUSHW Α XCHW A,T PUSHW Α : User processing POPW Α A, T XCHW POPW RETI ENDS ``` # **CHAPTER 7 WATCH PRESCALER** # CHAPTER 8 8/16-BIT TIMER/COUNTER This chapter describes the functions and operations of the 8/16-bit timer/counter. - 8.1 "Overview of the 8/16-bit Timer/Counter" - 8.2 "Configuration of the 8/16-bit Timer/Counter" - 8.3 "Pins of the 8/16-bit Timer/Counter" - 8.4 "Registers of the 8/16-bit Timer/Counter" - 8.5 "8/16-bit Timer/Counter Interrupts" - 8.6 "Operation of the Interval Timer Function" - 8.7 "Operation of the Counter Function" - 8.8 "Operation of the Square Wave Output Initial Setting Function" - 8.9 "Operation of Stopping and Restarting the 8/16-bit Timer/Counter" - 8.10 "Status of the 8/16-bit Timer/Counter in Each Mode" - 8.11 "Notes on Using the 8/16-bit Timer/Counter" # 8.1 Overview of the 8/16-bit Timer/Counter For Timer 1, either the interval timer function or the counter function can be selected. The former function counts up in synchronization with one of the three types of internal count clocks. The latter function counts up according to a clock that is input to the external pin. This output can be used to output square waves of a pre-specified frequency. For Timer 2, only the interval timer function that counts up in synchronization with one of the three types of internal count clock can be selected. This output can be used to output square waves of a pre-specified frequency. Timer 2 is linked to Timer 1 in the 16-bit mode. #### ■ Interval Timer Function The interval timer function repeatedly generates an interrupt in pre-specified intervals. Additionally, it can output square waves of a pre-specified frequency by reversing the output level of the pins at every interval. - In the 8-bit mode, Timers 1 and 2 operate as two independent timers. Each of the timers can perform the interval timer operation from the count clock cycle to that times 2<sup>8</sup>. - In the 16-bit mode, Timers 1 and 2 operate as one 16-bit timer with the former as the lower and the latter as the upper. The timer can perform the interval timer operation from the count clock cycle to that times 2<sup>16</sup>. - The count clock can be selected from one of the three types of internal count clocks (Selecting the external clock for Timer 1 selects the operation as the counter function.) - The output cycle of Timer 1 of the 8/16-bit timer/counter can be used as the consecutive start clock for the A/D converter. Table 8.1-1 "Channels of the 8/16-bit Timer/Counter and the Pins that Output Square Waves" shows the channels of the 8/16-bit timer/counter and the pins that output square waves using this timer output. Table 8.1-2 "Timer 1 Interval Time and Square Wave Output Range in the 8-bit Mode" to Table 8.1-4 "Interval Time and Square Wave Output Range in the 16-bit Mode" shows the interval time and square wave output range in each of the operation modes. Table 8.1-1 Channels of the 8/16-bit Timer/Counter and the Pins that Output Square Waves | Channel | | 8/16-bit timer/counter | | |-------------|-------------|------------------------|---------| | 8-bit timer | | Timer 1 | Timer 2 | | Output pin | 8-bit mode | T01 | T02 | | | 16-bit mode | | )1 | Table 8.1-2 Timer 1 Interval Time and Square Wave Output Range in the 8-bit Mode | Count clock cycle | | Interval time | Square wave output range (Hz) | |----------------------|----------------------|-----------------------------------------------------------------------|----------------------------------------------------------------| | | 2t <sub>inst</sub> | 2t <sub>inst</sub> to 2 <sup>9</sup> t <sub>inst</sub> | $1/(2^2 t_{inst})$ to $1/(2^{10} t_{inst})$ | | Internal count clock | 32t <sub>inst</sub> | 2 <sup>5</sup> t <sub>inst</sub> to 2 <sup>13</sup> t <sub>inst</sub> | $1/(2^6 t_{inst})$ to $1/(2^{14} t_{inst})$ | | | 512t <sub>inst</sub> | 2 <sup>9</sup> t <sub>inst</sub> to 2 <sup>17</sup> t <sub>inst</sub> | $1/(2^{10}t_{inst})$ to $1/(2^{18}t_{inst})$ | | External clock | 1t <sub>ext</sub> | 1t <sub>ext</sub> to 2 <sup>8</sup> t <sub>ext</sub> | 1/(2t <sub>ext</sub> ) to 1/(2 <sup>9</sup> t <sub>ext</sub> ) | Table 8.1-3 Timer 2 Interval Time and Square Wave Output Range in the 8-bit Mode | Count clock cycle | | Interval time | |-------------------------|----------------------|-----------------------------------------------------------------------| | | 2t <sub>inst</sub> | 2t <sub>inst</sub> to 2 <sup>9</sup> t <sub>inst</sub> | | Internal count<br>clock | 32t <sub>inst</sub> | 2 <sup>5</sup> t <sub>inst</sub> to 2 <sup>13</sup> t <sub>inst</sub> | | | 512t <sub>inst</sub> | 2 <sup>9</sup> t <sub>inst</sub> to 2 <sup>17</sup> t <sub>inst</sub> | Table 8.1-4 Interval Time and Square Wave Output Range in the 16-bit Mode | Count clock cycle | | Interval time | Square wave output range (Hz) | | |----------------------|----------------------|-----------------------------------------------------------------------|----------------------------------------------|--| | | 2t <sub>inst</sub> | 2t <sub>inst</sub> to 2 <sup>17</sup> t <sub>inst</sub> | $1/(2^2 t_{inst})$ to $1/(2^{18} t_{inst})$ | | | Internal count clock | 32t <sub>inst</sub> | 2 <sup>5</sup> t <sub>inst</sub> to 2 <sup>21</sup> t <sub>inst</sub> | $1/(2^6 t_{inst})$ to $1/(2^{22} t_{inst})$ | | | | 512t <sub>inst</sub> | 2 <sup>9</sup> t <sub>inst</sub> to 2 <sup>25</sup> t <sub>inst</sub> | $1/(2^{10}t_{inst})$ to $1/(2^{26}t_{inst})$ | | | External clock | 1t <sub>ext</sub> | 1t <sub>ext</sub> to 2 <sup>16</sup> t <sub>ext</sub> | $1/(2t_{ext})$ to $1/(2^{17}t_{ext})$ | | t<sub>inst</sub>: Instruction cycle (influenced by the clock mode, etc.) t<sub>ext</sub>: External clock cycle (1 t<sub>ext</sub> greater than or equal to 2 t<sub>inst</sub>) ## O Example of calculating the interval time and the square wave frequency Assuming the original oscillation of the main clock $(F_{CH})$ as 10 MHz and the Timer 1 data register (T1DR) value as "DDH (221)", calculate as follows the Timer 1 interval time as well as the frequency of square waves that are output from the T01 pin when Timer 1 continuously operates without changing this T1DR register value: Note that the system clock control register (SYCC) is used to select the fastest clock (CS1, CS0 = $11_B$ , 1 instruction cycle = $4/F_{CH}$ ) in the main clock mode (SCS=1). ``` Interval time = (2 x 4/F_{CH} x (T1DR register value + 1) = (8/10 MHz) x (221 + 1) nearly equal to 177.6 \mu s Output frequency = F_{CH} / (2 x 8 x (T1DR register value + 1)) = 10 MHz / (16 x 221 + 1)) nearly equal to 2.815 kHz ``` #### **CHAPTER 8 8/16-BIT TIMER/COUNTER** ## **■** Counter Function The counter function counts how many times it detects the falling edge of the external clock that is input to the external pin. For the 8/16-bit counter, the EC pin is the external clock input pin. Since the external clock can be selected only for Timer 1, the counter function operates for Timer 1 in the 8-bit mode or for the 16-bit mode. - The counter counts up according to the external clock and, if the counter value is equal to the setting value, generates an interrupt request and reverses the output level of the square wave output pin. - In the 8-bit mode, Timer 1 can count up to 28. - In the 16-bit mode, the timer can count up to 2<sup>16</sup>. - The counter can be used in the same way as for the interval timer function if an external clock with a fixed cycle is input. # 8.2 Configuration of the 8/16-bit Timer/Counter The 8/16-bit timer/counter consists of the following five blocks: - Count clock selectors 1 and 2 - Counter circuits 1 and 2 - Square wave output control circuit - Timer data registers (T1DR, T2DR) - Timer control registers (T1CR, T2CR) # ■ Block Diagram of the 8/16-bit Timer/Counter Figure 8.2-1 Block Diagram of the 8/16-bit Timer/Counter #### **CHAPTER 8 8/16-BIT TIMER/COUNTER** #### Count clock selectors 1 and 2 The count clock selectors 1 and 2 select the internal count clock. For Timer 1 in the 8-bit mode or for the 16-bit mode, three types of internal clocks and one type of external clock can be selected. For Timer 2 in the 8-bit mode, only three types of internal clocks can be selected. #### O Counter circuits 1 and 2 Each of the counter circuits 1 and 2 consists of the 8-bit counter, comparator, comparator data latch, and data registers (T1DR, T2DR). The 8-bit counter counts up according to the selected count clock. The comparator compares the counter value and the comparator data latch value and, if there is a match, clears the counter and sets (loads) the data register value in the comparator data latch. In the 8-bit mode, the counter circuits 1 and 2 operate independently as Timers 1 and 2. In the 16-bit mode, the counter circuits 1 and 2 operate as one 16-bit counter with the former as the lower 8-bit and the latter as the upper 8-bit. ## Square wave output control circuit If the comparator detects a match in the 8-bit or 16-bit mode, this circuit generates an interrupt request. If the square wave output is enabled at this time, a corresponding output control circuit reverses the output of the square wave output pin. Additionally, the square wave output can be initialized either to the "L" or "H" level. #### Timer data registers (T1DR, T2DR) While writing, these registers are used to set data to be compared with the values in the 8-bit counters. While reading, the current counter values in the counters are read. #### ○ Timer control registers (T1CR, T2CR) Select a function, enable and disable the operation, control an interrupt, and check the status. ## Interrupt of the 8/16-bit timer/counter #### IRQE: Generates an IRQE interrupt request if the interrupt request output is enabled (T1CR: T1IE=1 for Timer 1 in the 8-bit mode or for the 16-bit mode or T2CR: T2IE=1 for Timer 2 in the 8-bit mode) when the counter value becomes equal to the value in the data register either in the interval timer or the counter function mode. # 8.3 Pins of the 8/16-bit Timer/Counter This section describes the pins related to the 8/16-bit timer/counter and shows the block diagram of the pins. #### ■ Pins Related to the 8/16-bit Timer/Counter The pins related to the 8/16-bit timer/counter are P84/EC, P20/T01, and P23/T02. ## ○ P84/EC pin The P84/EC pin functions to operate as the general-purpose input port (P84), the 8/16-bit timer external clock input pin (EC), and the 16-bit timer input pin. #### EC: Counts the clock that is input to this pin if an external clock input is selected (T1CR:TC11, TC10=11) for Timer 1 in the 8-bit mode or for the 16-bit mode. #### O P20/T01 and P23/T02 pins The P20/T01 and P23/T02 pins function to operate as the general-purpose input port (P20, 23) and the square wave output pin for the timer (T01, 02). #### T01: Outputs square waves from this pin for Timer 1 in the 8-bit mode or for the 16-bit mode. The P20/T01 pin automatically becomes the output pin regardless of the output latch value and operates as the T01 pin if the square wave output is enabled (T2CR: T011, T010=00<sub>R</sub>). #### T02: Outputs square waves from this pin for Timer 2 in the 8-bit mode. The P23/T02 pin automatically becomes the output pin regardless of the output latch value and operates as the T02 pin if the square wave output is enabled (T2CR: T021, T020=00<sub>B</sub>). ■ Block Diagram of the Pins Related to the 8/16-bit Timer/Counter PDR (port data register) Stop/watch mode PDR read From the resource output From the resource output enable PDR read (for bit manipulation instructions) Internal data bus Output latch Pin PDR write P20/TO1 N-ch P23/TO2 DDR (port direction register) DDR write Stop/watch mode (SPL=1) DDR read DDR (port direction register) SPL: Pin state designate bit of the standby control register (STBC) Figure 8.3-1 Block Diagram of the Pins Related to the 8/16-bit Timer/Counter # 8.4 Registers of the 8/16-bit Timer/Counter This section describes the registers related to the 8/16-bit timer/counter. ■ Registers Related to the 8/16-bit Timer/Counter Figure 8.4-1 Registers Related to the 8/16-bit Timer/Counter # 8.4.1 Timer 1 Control Register (T1CR) The Timer 1 control register (T1CR) selects a function, enables or disables an operation, controls an interrupt, and checks the status of Timer 1 in the 8-bit mode or of the 16-bit mode of the 8/16-bit timer/counter. To use only Timer 1 in the 8-bit mode, you must also initialize the Timer 2 control register (T2CR). ■ Timer 1 Control Register (T1CR) Figure 8.4-2 Timer 1 Control Register (T1CR) Table 8.4-1 Functions of the Bits in the Timer 1 Control Register (T1CR) | | Bit name | Function | |----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | T1IF:<br>Interrupt request flag bit | <ul> <li>In the 8-bit mode Set to "1" if Timer 1 has the counter value that matches the Timer 1 data register (T1DR) setting value (comparator data latch).</li> <li>In the 16-bit mode Set to "1" if Timers 1 and 2 have counter values that match the T1DR and T2DR setting values, respectively. Setting this bit and the interrupt request enable bit (T1IE) to "1" outputs an interrupt request. Cleared to "0" while writing. Setting this bit to "1" does not affect it and causes no change.</li> </ul> | | Bit 6 | T1IE:<br>Interrupt request enable bit | Enables or disables the interrupt request output to the CPU. Setting this bit and the interrupt request flag bit (T1IF) to "1" outputs an interrupt request. | | Bit 5<br>Bit 4 | T011, T010:<br>Square wave output control<br>bits | <ul> <li>Setting these bits to "00<sub>B</sub>" makes the T20/T01 pin a general-purpose port (P20). Setting these bits to any other value makes it a square wave output pin (T01).</li> <li>Writing "01<sub>B</sub>" or "10<sub>B</sub>" in these bits sets the initialization data in the square wave output control circuit but does not output it to the T01 pin.</li> <li>If these bits are set to "11<sub>B</sub>" and the timer is stopped (STR1=0), the T01 pin is set to a level corresponding to the initialization data.</li> </ul> | | Bit 3<br>Bit 2 | TC11, TC10:<br>Clock source select bit | Selects the count clock to be supplied to the counter. Selects one of the three internal clocks and one external clock. Setting these bits to "11 <sub>B</sub> " selects the external clock input and the operation as the counter function. Note: Selecting the external clock input (TC11, TC100=11 <sub>B</sub> ) uses the input of the P84/EC pin as the clock. | | Bit 1 | STP1:<br>Timer stop bit | Suspends the counter. Writing "1" in this bit suspends the counter operation. While the timer is started (STR1=1), writing "0" causes the counter to continue the operation. | | Bit 0 | STR1:<br>Timer start bit | <ul> <li>Starts or stops the counter.</li> <li>Changing this bit from "0" to "1" clears the counter. If the timer operation is continued (STP1=0) at this time, the counter starts the operation and counts up using the selected count clock. Writing "0" in this bit stops the counter operation.</li> <li>In the 16-bit mode, starting the timer (STP1=0&gt; 1) clears Timer 1 and 2 counters.</li> </ul> | # **CHAPTER 8 8/16-BIT TIMER/COUNTER** # Note: To use only Timer 1 of the 8/16-bit timer/counter in the 8-bit mode and to prevent a malfunction, set a value other than "11B" in the timer count clock select bits (T2CR: TC21, TC20) in the Timer 2 control register. # 8.4.2 Timer 2 Control Register (T2CR) The Timer 2 control register (T2CR) selects a function, enables or disables an operation, controls an interrupt, and checks the status for Timer 2 in the 8-bit mode of the 8/16-bit timer/counter. To use Timer 2 in the 16-bit mode, the T2CR register must also be set although the Timer 1 control register (T1CR) is used to control Timer 2. ## ■ Timer 2 Control Register (T2CR) Figure 8.4-3 Timer 2 Control Register (T2CR) Table 8.4-2 Functions of the Bits in the Timer 2 Control Register (T2CR) | Bit name | | Function | |----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | T2IF:<br>Interrupt request flag bit | Set to "1" if Timer 2 has a counter value matching the Timer 2 data register (T2DR) setting value (comparator data latch). • Setting this bit and the interrupt request enable bit (T2IE) to "1" outputs an interrupt request. • Cleared to "0" while writing. Setting this bit to "1" does not affect it and causes no change. Note: In the 16-bit mode, the T1IF bit becomes valid and the T2IF bit becomes irrelevant to the operation. | | Bit 6 | T2IE:<br>Interrupt request enable bit | Enables or disables the interrupt request output to the CPU. Setting this bit and the interrupt request flag bit (T2IF) to "1" outputs an interrupt request. Note: In the 16-bit mode, the T1IE bit becomes valid and the T2IE bit becomes irrelevant to the operation. | | Bit 5<br>Bit 4 | T021, T020:<br>Square wave output control<br>bits | Setting these bits to "00 <sub>B</sub> " makes the T23/T02 pin a general-purpose port (P23). Setting these bits to any other value makes it a square wave output pin (T02). If the HCLK output is enabled at the same time, the square wave output (T02) is prioritized. • Writing "01 <sub>B</sub> " or "10 <sub>B</sub> " in these bits sets the initialization data in the square wave output control circuit but does not output it to the T02 pin. • If these bits are set to "11 <sub>B</sub> " and the timer is stopped (STR1=0), the T02 pin is set to a level corresponding to the initialization data. | | Bit 3<br>Bit 2 | TC21, TC20:<br>Clock source select bit | <ul> <li>Selects the count clock to be supplied to the counter.</li> <li>Selects one of the three internal clocks.</li> <li>Setting these bits to "11<sub>B</sub>" selects the 16-bit mode.</li> <li>Note: <ul> <li>In the 16-bit mode, the TC11 and TC10 bits becomes valid and the TC21 and TC20 bits only select the 16-bit mode.</li> </ul> </li> </ul> | | Bit 1 | STP2:<br>Timer stop bit | Suspends the counter. Writing "1" in this bit suspends the counter operation. While the timer is started (STR2=1), writing "0" causes the counter to continue the operation. Note: In the 16-bit mode, the STP1 bit becomes valid and the STP2 bit becomes irrelevant to the operation. | Table 8.4-2 Functions of the Bits in the Timer 2 Control Register (T2CR) (Continued) | Bit name | | Function | |----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 | STR2:<br>Timer start bit | Starts or stops the counter. Changing this bit from "0" to "1" clears the counter. If the timer operation is continued (STP2=0) at this time, the counter starts the operation and counts up using the selected count clock. Writing "0" in this bit stops the counter operation. Note: In the 16-bit mode, the STR1 bit becomes valid and the STR2 bit becomes irrelevant to the operation. | # Note: To use the operation in the 16-bit mode, write " $11_B$ " in the TC21 and TC20 bits and then perform control using the T1CR register. # 8.4.3 Timer 1 Data Register (T1DR) The Timer 1 data register (T1DR) is used to set an interval timer value (in the interval timer function mode) or a counter value (in the counter function mode) for Timer 1 in the 8-bit mode or for the lower 8 bits in the 16-bit mode of the 8/16-bit timer/counter as well as read the counter value. ## ■ Timer 1 Data Register (T1DR) The value in this register is compared with the counter value. Reading this register reads the current counter value. The value in this register cannot be read. Figure 8.4-4 "Timer 1 Data Register (T1DR)" shows the bit configuration of the Timer 1 data register. Address bit7 bit6 bit5 bit2 bit0 Initial value bit4 bit3 bit1 001Dн XXXXXXXXB R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled X: Undefined Figure 8.4-4 Timer 1 Data Register (T1DR) #### ○ In the 8-bit mode (Timer 1) The value in this register is compared with the counter value. This register is set to an interval time value in the interval timer function mode or a count value to be detected in the counter function mode. Enabling the count operation (T1CR: STR1=0 --> 1, STP1=0) sets (loads) the T1DR register value in the comparator data latch and starts the count-up. If the comparator data latch value and the counter value match due to the count-up, the T1DR register value is reset in the comparator data latch, the counter is cleared, and the count operation is continued. The comparator data latch is reset if a match is detected. Thus, a value written in the T1DR register while the counter operates becomes valid in the next cycle (after a match is detected) and thereafter. You can calculate the value in the T1DR register in the interval timer mode as follows. Note that the instruction cycle is influenced by the clock mode or the gear function. T1DR register value = Interval time / (Count clock cycle x Instruction cycle) -1 ## O In the 16-bit mode The value in this register is compared with the lower 8 bits of the counter value of the 16-bit timer. This register is set to the lower 8 bits of the interval time in the interval timer function mode or the lower 8 bits of a count value to be detected in the counter function mode. The T1DR register value is loaded to the lower 8 bits of the comparator data latch when the count operation is started or when a match with the 16-bit counter value is detected. A value written in the T1DR register while the 16-bit counter operates becomes valid when a match is detected. For the setting values in the T1DR register in the interval timer function mode, see Section 8.4.4 "Timer 2 data register (T2DR)". # 8.4.4 Timer 2 Data Register (T2DR) The Timer 2 data register (T2DR) is used to set an interval timer value (in the interval timer function mode) or a counter value (in the counter function mode) for Timer 2 in the 8-bit mode or for the upper 8 bits in the 16-bit mode of the 8/16-bit timer/counter and is also used to read the counter value. ## ■ Timer 2 Data Register (T2DR) The value in this register is compared with the counter value. Reading this register reads the current counter value. The value in this register cannot be read. Figure 8.4-5 "Timer 2 Data Register (T2DR)" shows the bit configuration of the Timer 2 data register. Address bit7 bit6 Initial value bit5 bit4 bit3 hit2 bit1 bit0 001Сн XXXXXXXXB R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled X: Undefined Figure 8.4-5 Timer 2 Data Register (T2DR) #### O In the 8-bit mode (Timer 2) The value in this register is compared with the Timer 2 counter value. This register is set to an interval time value in the interval timer function mode or a count value to be detected in the counter function mode. The T2DR register is reset (loaded) to the comparator data latch when the counter operation is started or a match with the counter value is detected. A value written in the T2DR register while the counter operates becomes valid in the next cycle (after a match is detected) and thereafter. The T2DR register in the interval timer mode can be calculated as follows. Note that the instruction cycle is affected by the clock mode or the gear function. T2DR register value = Interval time / (Count clock cycle x Instruction cycle) -1 ## O In the 16-bit mode The value in this register is compared with the upper 8 bits of the counter value of the 16-bit timer. This register is set to the upper 8 bits of interval time in the interval timer function mode or the upper 8 bits of a count value to be detected in the counter function mode. The T2DR register is loaded to the upper 8 bits of the comparator data latch when the count operation is started or when a match with the 16-bit counter value is detected. A value written in the T2DR register while the 16-bit counter operates becomes valid when a match is detected. The count operation is controlled in the 16-bit mode using the Timer 1 control register (T1CR). You can calculate the values in the T1DR and T2DR registers in the interval timer mode as follows. Note that the instruction cycle is influenced by the clock mode or the gear function. 16-bit data value = Interval time / (Count clock cycle x Instruction cycle) -1 The upper and lower 8 bits of the 16-bit data value are set to the T2DR and T1DR registers, respectively. # 8.5 8/16-bit Timer/Counter Interrupts An interrupt of the 8/16-bit timer/counter is caused by a match of the data register setting value and the count value both in the interval timer and counter operation modes. The 8/16-bit timer/counter generates an IRQE as an interrupt request. ## ■ 8/16-bit Timer/Counter Interrupts Table 8.5-1 "Interrupt Request Flag Bit and Interrupt Cause of the 8/16-bit Timer/Counter" shows the relationship between an interrupt request flag bit, an interrupt request output enable bit, and an interrupt cause of the 8/16-bit timer/counter. Table 8.5-1 Interrupt Request Flag Bit and Interrupt Cause of the 8/16-bit Timer/Counter | | 8-bit | mode | 16-bit mode | | |------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|--| | | Timer 1 | Timer 2 | Timers 1+2 | | | Interrupt request flag bit | T1CR:T1IF | T2CR:T2IF | T1CR:T1IF | | | Interrupt request enable bit | T1CR:T1IE | T2CR:T2IE | T1CR:T1IE | | | Interrupt cause | A match of the T1DR setting value and the 8-bit counter value | A match of the T2DR setting value and the 8-bit counter value | A match of the T1DR and T2DR setting value and the 16-bit counter value | | An interrupt request of the 8/16-bit timer/counter is generated by Timers 1 and 2 independently in the 8-bit mode and by Timer 1 in the 16-bit mode. However, the basic operation is the same in both modes. This section describes the interrupt operation of Timer 1 in the 8-bit mode. #### Interrupt operation of Timer 1 in the 8-bit mode If the counter counts up from " $00_H$ " according to the selected count clock and matches the setting value in the comparator data latch corresponding to the timer data register (T1DR), the interrupt request flag bit (T1CR: T1IF) is set to "1". If the interrupt request flag bit is set to Enabled (T1CR: T1IF=1) at this time, an interrupt request (IRQE) occurs in the CPU. Use the interrupt processing routine to write "0" in the T1IF bit and clear the interrupt request. The T1IF bit is set to "1" regardless of the value in the T1IE bit if the counter value and the setting value match. Since Timers 1 and 2 operate independently in the 8-bit mode and generate the same interrupt request (IRQE), the software may have to evaluate the interrupt request flag bit. #### Note: If the counter value and the T1DR register value match and the counter is stopped (T1CR: STR1=0) at the same time, the T1IF bit is not set. While the T1IF bit is "1", setting the T1IF bit from Disabled to Enabled (0 --> 1) immediately causes an interrupt request. # ■ Register Related to the Interrupts of the 8/16-bit Timer/Counter and the Vector Table Table 8.5-2 Register Related to the Interrupts of the 8/16-bit Timer/Counter and the Vector Table | | Interrupt | Interrupt level setting register | | | Vector table address | | |------------------------|-----------|----------------------------------|-------------|-------------|----------------------|-------------------| | | name | Register | Bit to | be set | Upper | Lower | | 8/16-bit timer/counter | IRQE | ILR4 (007E <sub>H</sub> ) | LE1 (bit 5) | LE0 (bit 4) | FFDE <sub>H</sub> | FFDF <sub>H</sub> | For the interrupt operation, see Section 3.4.2 "Interrupt Processing during". # 8.6 Operation of the Interval Timer Function This section describes the operation of the interval timer function of the 8/16-bit timer/counter. #### ■ Operation of the Interval Timer Function #### O In the 8-bit mode To use Timer 1 in the 8-bit mode as the interval timer function, the setting shown in Figure 8.6-1 "Setting the Interval Timer Function (Timer 1)" must be made. Figure 8.6-1 Setting the Interval Timer Function (Timer 1) To use Timer 2 in the 8-bit mode as the interval timer function, the setting shown in Figure 8.6-2 "Setting the Interval Timer Function (Timer 2)" must be made. Figure 8.6-2 Setting the Interval Timer Function (Timer 2) If the counter is started in the 8-bit mode, the counter starts counting up from " $00_H$ " at every rising edge of the selected clock. If the counter value matches the value in the data register (comparator data latch), the interrupt request flag bit (T1CR: T1IF or T2IF) is set to "1" and the counter starts counting from " $00_H$ ". If the output of the square wave output control circuit is reversed and the square wave output is enabled (T011, T010, and T021, T020=Other than 00B), a corresponding timer output pin outputs square waves. Timers 1 and 2 correspond to the T01 and T02 pins, respectively. Figure 8.6-3 "Operation of the Interval Timer Function in the 8-bit Mode (Timer 1)" shows the operation of the interval timer function in the 8-bit mode. Figure 8.6-3 Operation of the Interval Timer Function in the 8-bit Mode (Timer 1) # O In the 16-bit mode To use the interval timer function in the 16-bit mode, the setting shown in Figure 8.6-4 "Setting the Interval Timer Function (in the 16-bit Mode)" must be made. Figure 8.6-4 Setting the Interval Timer Function (in the 16-bit Mode) Although the Timer 1 control register (T1CR) is used to control the timer in the 16-bit mode, the Timer 2 control register (T2CR) must be initialized. The data register is set to a 16-bit value with the T2DR and T1DR registers as upper and lower 8 bits, which is then compared with the 16-bit counter value. When the counter is cleared, all the 16 bits are cleared at the same time. Other operations in the 16-bit mode are the same as Timer 1 in the 8-bit mode. # 8.7 Operation of the Counter Function This section describes the operation of the counter function of the 8/16-bit timer/counter. ## **■** Operation of the Counter Function #### O In the 8-bit mode To use Timer 1 in the 8-bit mode as the counter function, the setting shown in Figure 8.7-1 "Setting the Counter Function (in the 8-bit Mode)" must be made. bit5 bit4 bit7 bit6 bit3 bit2 bit1 bit0 DDR4 × × × × × × 0 × T1IF T1IE TO10 TC11 TC10 STP1 STR1 T1CR#1 TO11 0 0 0 0 0 0 0 0 T1DR#1 Set to the counter value to be compared ⊚ : Used bit T2IF TO20 TC21 TC20 STP2 STR2 T2CR#2 T2IE TO21 × : Unused bit 0 : Set to 0 Other than 11 Figure 8.7-1 Setting the Counter Function (in the 8-bit Mode) The counter function in the 8-bit mode operates in the same way as the interval timer function (Timer 1 in the 8-bit mode) except that the external clock is used instead of the internal clock. ## O In the 16-bit mode To use the counter function in the 16-bit mode, the setting shown in Figure 8.7-2 "Setting the Counter Function (in the 16-bit Mode)" must be made. bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 DDR4 × × × 0 × T1IF T1IE TO11 TO10 TC11 TC10 STP1 T1CR#1 STR1 0 0 0 0 0 0 0 0 T2CR#2 T2IF T2IE TO21 TO20 TC21 TC20 STP2 STR2 T1DR#1 Set to the lower 8 bits of the counter value to be compared $\odot$ : Used bit x: Unused bit T2DR#2 Set to the upper 8 bits of the counter value to be compared 1 : Set to 1 0 : Set to 0 Figure 8.7-2 Setting the Counter Function (in the 16-bit Mode) The counter function in the 16-bit mode operates in the same way as an interval timer function (in the 16-bit mode) except that the external clock is used instead of the internal clock. Figure 8.7-3 "Operation of the Counter Function in the 16-bit Mode" shows the operation of the counter function in the 16-bit mode. Figure 8.7-3 Operation of the Counter Function in the 16-bit Mode #### Note: When reading a value in the operating counter in the 16-bit mode, always read it twice and check whether it is an appropriate value before using it. # 8.8 Operation of the Square Wave Output Initial Setting Function The square wave output can be set to a pre-specified initial value using the Timer 1 control registers (T1CR, T1CR, T2CR, T2CR). ## ■ Operation of the Square Wave Output Initial Setting Function Although this section describes only the operation of Timer 1, the operation of Timer 2 is the same. The square wave output can be set to a pre-specified initial value using the program only if the timer operation is stopped (T1CR: STR1=0). Figure 8.8-1 "Square Wave Output Initial Setting Equivalent Circuit" shows the initial setting equivalent circuit in the square wave output control circuit. Make the initial setting as shown in Table 8.8-1 "Making the Initial Setting of the Square Wave Output (T1CR Register)". The square wave output operation at this time is shown in Figure 8.8-2 "Initial Setting Operation of the Square Wave Output". Figure 8.8-1 Square Wave Output Initial Setting Equivalent Circuit Table 8.8-1 Making the Initial Setting of the Square Wave Output (T1CR Register) | Procedure | Setting and operation | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | To set the square wave output pin (T01) to the "L" level, write " $01_B$ " in the square wave output control bits (T1CR: T011, T010) and then write " $11_B$ ". In addition, to set it to the "H" level, write " $10_B$ " and " $11_B$ " in this order.<br>Note: Until " $11_B$ " is written, only the level latch stores the value and the T01 pin has the current or previous level. | Table 8.8-1 Making the Initial Setting of the Square Wave Output (T1CR Register) | Procedure | Setting and operation | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | (2) | Writing "11 <sub>B</sub> " in the square wave output control bits (T011, T010) to stop the timer operation (STR1=0) outputs a level (initial value) corresponding to a value in the level latch to the T01 pin. | | | (3) | Setting the timer start bit (STR1=1) starts the counter operation. | | | (4) | The square wave output is reversed when the counter value and the data register setting value match. | | Figure 8.8-2 Initial Setting Operation of the Square Wave Output # 8.9 Operation of Stopping and Restarting the 8/16-bit Timer/Counter This section describes the operation of stopping and restarting the 8/16-bit timer/counter. #### ■ Operation of Stopping and Restarting the 8/16-bit Timer/Counter Although this section describes only the operation of Timer 1, the operation of Timer 2 is the same. The timer stop bit (STP1) and the timer start bit (STR1) in the Timer 1 control register are used to stop and restart Timer 1. To clear the counter and start the count operation, set the STP1 and STR1 bits to $"01_B"$ when the STR1 bit is "0". The timer is cleared and the count operation is started at a rising edge of the STR1 bit. Suspending the timer and restarting the count operation without clearing the counter: To suspend the count operation, set the STP1 and STR1 bits to " $11_B$ ". To restart the count operation without clearing the counter, set the STP1 and STR1 bits to " $01_B$ ". Table 8.9-1 "Stopping and Restarting the Timer" shows timer statuses depending on the STP1 and STR1 bits and the timer operation when it is started (STP1, STR1=01B) in each of these statuses Table 8.9-1 Stopping and Restarting the Timer | STP1<br>(STP2) | STR1<br>(STR2) | Timer status | Timer operation when it is started (STP1, STR1=01 <sub>B</sub> ) in the status shown on the left | |----------------|----------------|-----------------------------|--------------------------------------------------------------------------------------------------| | 0 | 0 | Count operation stopped | Clears the counter and starts the count operation. | | 0 | 1 | Count operation in progress | Continues the count operation. | | 1 | 0 | Count operation stopped | Clears the counter and starts the count operation. | | 1 | 1 | Count operation suspended | Restarts the count operation without clearing the counter | # 8.10 Status of the 8/16-bit Timer/Counter in Each Mode This section describes the operations of switching to the sleep and stop modes and receiving a suspend request during the operation of the 8/16-bit timer/counter. #### Operation in the Subclock and Standby Modes and when the Counter is Suspended Figure 8.10-1 "Operation in the Subclock and Standby Modes and when the Counter is Suspended" shows the counter value statuses upon switching to the sleep and stop modes and receiving a suspend request while the interval timer or counter function is operating. In the stop mode, the counter stops, maintaining the value. If the stop mode is cleared by an external interrupt, the counter starts counting from the maintained value. Therefore, the initial interval time and the external clock count cannot be correct values. After the stop mode is cleared, initialize the 8/16-bit timer/counter again. The operations of switching to and clearing the watch mode (STBC: TMD=1) is the same as the operation of switching to and clearing the stop mode. The watch mode is cleared by a watch interrupt and an external interrupt. If the counter is suspended (T1STP=1), the counter stops, maintaining the value. If the operation is continued (T1STP=0), the count operation is restarted. Counter value Data register setting value 0000н Start Match Match Match: Match Match Counter clear STR1 bit Cleared by the program T1IF hit (T1IE bit) T01 terminal Sleep SLP bit (STBC register) Stop Sleep cleared by IRQ5 STP bit (STBC register) Suspend External interrupt STP1 bit \*1: If the terminal status specification bit in the standby control register (STBC: SPL) is set to "1" and the T01 terminal is not pulled up (optional), the T01 terminal in the stop mode has a high impedance. If the SPL bit is "0", the value immediately before entering the stop mode is maintained. Figure 8.10-1 Operation in the Subclock and Standby Modes and when the Counter is Suspended # 8.11 Notes on Using the 8/16-bit Timer/Counter This section describes the precautions when using the 8/16-bit timer/counter. ## ■ Notes on Using the 8/16-bit Timer/Counter ## O Precautions when stopping the timer Although this section describes only the operation of Timer 1, the operation of Timer 2 is the same. If the STP1 bit is used to suspend the timer and the input clock is the "H" level, the counter value is incremented by "1". If, after the timer is suspended, " $00_B$ " is written into the STP1 and STR1 bits at the same time and the input clock is the "L" level, the counter value is sometimes incremented by "1". If the STP1 bit is used to suspend the timer, read the counter value and then write "0" in the STR1 bit. Figure 8.11-1 Operation when the Timer Stop Bit is Used #### O Error The counter start by the program and the count-up start by the selected count clock are asynchronous. Thus, an error of one instruction cycle shorter at the maximum may exist in the time elapsing until the count value and the setting data match. Figure 8.11-2 "Error Until the Count Operation is Started" shows an error until the count operation is started. Figure 8.11-2 Error Until the Count Operation is Started ## O Using one 8-bit channel To use only Timer 1 of the 8/16-bit timer/counter in the 8-bit mode and to prevent a malfunction, set a value other than " $11_B$ " in the timer count clock select bits (T2CR: TC21, TC20) in the Timer 2 control register. #### O Precautions when making a setting in a program - To use the 8/16-bit timer/counter in the 16-bit mode, set "11<sub>B</sub>" in the count clock select bits in the Timer 2 control register (T2CR: TC21, TC20) and "00<sub>B</sub>" in the unused bits of Bits 5 and 4 (T2CR: T021, T020). - When reading a value in the operating counter in the 16-bit mode, read it twice and check whether it is an appropriate value before using. - Initializing the square wave output while the timer is operating (T1CR: STR1=1) does not change the output value. The output is initialized while the timer operation is stopped. - If the interrupt request flag bits (T1CR: T1IF, T2CR: T2IF) are "1" and the interrupt request enable bits (T1CR: T1IE=1, T2CR: T2IE=1) are enabled, a recovery from an interrupt cannot be made. Always clear the interrupt request flag bit. - If the timer start bits are used to stop the counter operation (T1CR: STR1=0, T2CR: STR2=0) and an interrupt cause occurs at the same time, the interrupt request flag bits (T1CR: T1IF, T2CR: T2IF) are not set. #### O Writing a value to the data register in the 16-bit mode If a word write instruction is used to write a value to the T1DR and T2DR registers in the 16-bit mode, the CPU sets the data by splitting it into upper and lower 8 bits as shown in Table 8.11-1 "Word Data Transfer Operation", "Word data transfer operation". Thus, if an interrupt request occurs while executing a word write instruction, only the lower 8-bit data will be valid and the upper 8-bit data may not be valid until the next interrupt request is made. To change the interval time during the timer operation, write data to the timer data registers (T1DR, T2DR) three cycles before an interrupt request occurs (see Figure 8.11-3 "Internal Bus Operation when the "MOVW dir, A" Instruction is Executed"). **Table 8.11-1 Word Data Transfer Operation** | Instruction | Cycle count | Address bus | Data bus | RD | WR | |-------------|-------------|---------------|------------------|----|----| | MOVW A,dir | 1 | N+1 | dir | 0 | 1 | | | 2 | Dir address | Data (Upper) | 0 | 1 | | | 3 | Dir+1 address | Data (Lower) | 0 | 1 | | | 4 | N+2 | Next instruction | 0 | 1 | | MOVW dir,A | 1 | N+1 | dir | 0 | 1 | | | 2 | Dir+1 address | Data (Lower) | 1 | 0 | | | 3 | Dir address | Data (Upper) | 1 | 0 | | | 4 | N+2 | Next instruction | 0 | 1 | Figure 8.11-3 Internal Bus Operation when the "MOVW dir, A" Instruction is Executed # **CHAPTER 8 8/16-BIT TIMER/COUNTER** # **CHAPTER 9** 16-BIT TIMER/COUNTER # This chapter describes the functions and operations of the 16-bit timer/counter. - 9.1 "Overview of the 16-bit Timer/Counter" - 9.2 "Configuration of the16-bit Timer/Counter" - 9.3 "Pin of the 16-bit Timer/Counter" - 9.4 "Registers of the 16-bit Timer/Counter" - 9.5 "16-bit Timer/Counter Interrupts" - 9.6 "Operation of the Interval Timer Function" - 9.7 "Operation of the Counter Function" - 9.8 "Status of the 16-bit Timer/Counter in Each Mode" - 9.9 "Notes on Using the 16-bit Timer/Counter" - 9.10 "Program Example of the 16-bit Timer/Counter" # 9.1 Overview of the 16-bit Timer/Counter The 16-bit timer/counter has an interval timer function and a counter function. The interval timer function counts up in synchronization with the internal count clock (the oscillator frequency divided into four cycles). The counter function counts up by detecting a prespecified edge of a pulse that is input to the external pin. One of these functions can be selected. ### ■ Interval Timer Function The interval timer function generates an interrupt at prespecified intervals. The 16-bit counter counts up from a setting value in synchronization with the internal count clock that divides the oscillator frequency into four cycles and generates an interrupt if the counter value overflows. - Interval timer operation up to an internal count clock times 2<sup>16</sup> is possible. - Use the interrupt processing routine to reset the interval time to generate an interrupt repeatedly. Table 9.1-1 "Range for Interval Time" shows the range for the interval time. Table 9.1-1 Range for Interval Time | Internal count clock cycle | Interval time | | |----------------------------|---------------------------------------------------------|--| | 1t <sub>ins</sub> | 1t <sub>inst</sub> to 2 <sup>16</sup> t <sub>inst</sub> | | t<sub>inst</sub>: Instruction cycle (the oscillator frequency divided into four cycles) The following shows an example of calculating the interval time. Assuming the oscillator frequency (Fc) to be 10 MHz and the timer counter register (TCR) to be $0000_{\rm H}$ , calculate the interval time as follows: Interval time = $(4 / Fc) \times (2^{16} - TCR \text{ register value}) = (4 / 10 \text{ MHz}) \times 65536$ early equal to 26.214 ms ## **■** Counter Function The counter function detects the edge of a pulse that is input to the external pin (EC pin) and counts it. - Counts up every time a prespecified edge of the external input is detected and generates an interrupt if the counter value overflows. - Can detect the pulse width of the external input at a minimum of two instruction cycles. - Can be set to detect both rising and falling edges. # 9.2 Configuration of the 16-bit Timer/Counter The 16-bit timer/counter consists of the following five blocks: - Count clock selector - Edge detection circuit - Timer count register (TCR) - Timer control register (TMCR) - Lower 8-bit latch ## ■ Block Diagram of the 16-bit Timer/Counter Figure 9.2-1 Block Diagram of the 16-bit Timer/Counter Section ### Count clock selector Selects the internal count clock (1 $t_{inst}$ ) in interval timer function mode. Selects the output of the edge detection circuit in counter function mode. The selected signal will be used as the clock by the 16-bit counter (TCR register) to count up. ## O Edge detection circuit Operates in counter function mode and detects the rising and/or falling edges of a pulse that is input from the EC3 pin. ## O Timer count register (TCR) Stores a value from which the 16-bit counter counts up. If the counter value overflows, the TMCR register interrupt request flag bit is set (TCEF=1). ## ○ Timer control register (TMCR) Selects a function, enables and disables operation, controls interrupts, and checks the status. #### O Lower 8-bit latch Stores the lower 8 bits of the 16-bit counter when the TCR register upper 8-bit value (TCHR) is read. Since the lower 8-bit value of the counter (TCLR) is read from this lower 8-bit latch, a correct 16-bit counter value can be read even while the counter is counting up. If, while the counter is operating, the lower 8-bit value is read before the upper 8-bit value, a correct value may not be read, depending on the counter carry. Therefore, always use a word transfer instruction to read the TCR register. ## O Interrupt related to the timer/counter ### IRQD: Generates an interrupt request if interrupt request output is enabled (TMCR: TCIE = 1) when the counter value overflows either in interval timer or counter function mode. # 9.3 Pin of the 16-bit Timer/Counter This section describes the pin related to the 16-bit timer/counter and shows a block diagram. ### ■ Pin Related to the 16-bit Timer/Counter The pin related to the 16-bit timer/counter is the P84/EC pin. It functions both as a general-purpose input port (P84) and as an external pulse input pin for the counter (EC). ## EC: Counts a prespecified edge of a pulse that is input to this pin in counter function mode. ■ Block Diagram of the Pin Related to the 16-bit Timer/Counter Figure 9.3-1 Block Diagram of the Pin Related to the 16-bit Timer/Counter # 9.4 Registers of the 16-bit Timer/Counter This section describes the registers related to the 16-bit timer/counter. ## ■ Registers Related to the 16-bit Timer/Counter Figure 9.4-1 Registers Related to the 16-bit Timer/Counter # 9.4.1 Timer Control Register (TMCR) The timer control register (TMCR) selects a 16-bit timer/counter function (either the interval timer or counter function), sets the operating conditions, enables or disables operation, clears the counter, controls interrupts, and checks the status. ■ Timer Control Register (TMCR) Figure 9.4-2 Timer Control Register (TMCR) Table 9.4-1 Functions of the Timer Control Register (TMCR) Bits | Bit name Func | | Function | | | |----------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | | Bit 5 | TCR: Counter clear bit | Clears the timer count register (TCR). Writing 0 to this bit clears the timer count register to 0000 <sub>H</sub> . Writing 1 to this bit has no effect and has no effect on other bits. Reference: If this bit is read, the value is always 1. | | | | Bit 4<br>Bit 3 | TCS1, TCS0: Counter operation mode select bits | <ul> <li>Switches the interval timer and counter functions. Setting these bits to 00<sub>H</sub> selects the interval timer function that results in operation using the internal count clock.</li> <li>Selecting an edge to be detected (falling, rising, or both from the external count clock causes operation as a 16-lecounter.</li> </ul> | | | | Bit 2 | TCEF: Interrupt request flag bit | <ul> <li>Set to 1 if the counter overflows.</li> <li>Setting this bit and the interrupt request enable bit (TCI to 1 outputs an interrupt request.</li> <li>Cleared to 0 for a write. Setting this bit to 1 has no effect and does not affect operation.</li> </ul> | | | | Bit 1 | TCIE: Interrupt request enable bit | <ul> <li>Enables or disables interrupt request output to the CPU.</li> <li>Setting this bit and the interrupt request flag bit (TCEF) to<br/>1 outputs an interrupt request.</li> </ul> | | | | Bit 0 | TCS: Starts or stops the counter. | <ul> <li>Starts and stops the counter.</li> <li>Writing 1 to this bit starts the count operation of the timer count register (TCR), which counts up according to the count clock. Writing 0 to this bit stops the count operation, and the TCR retains the counter value.</li> </ul> | | | ## Note: When clearing the interrupt request flag bit (TMCR: TCEF), do not overwrite the interrupt request enable bit (TMCR: TCIE) at the same time. # 9.4.2 16-bit Timer Count Register (TCR) The timer count register (TCR) is a 16-bit up counter. The counter counts up from the setting value written in this register. ## ■ Timer Count Register (TCR) Figure 9.4-3 "16-bit Timer Count Register (TCR)" shows the bit configuration of the 16-bit timer count register. Lower byte (TCLR) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0074 H0000000В R/W R/W R/W R/W R/W R/W R/W R/W --> While the counter is stopped R R R R R R R --> While the counter is operating Upper byte (TCHR) Address bit7 bit6 bit5 bit3 bit2 bit1 bit0 Initial value bit4 0075н 0000000В R/W R/W R/W R/W R/W R/W R/W R/W --> While the counter is stopped R R R R R R R --> While the counter is operating R/W: Read/write enabled R : Read only Figure 9.4-3 16-bit Timer Count Register (TCR) Both in the interval timer and counter function modes, set a counter initial value in this register while the counter operation is disabled (TMCR: TCS=0). When the counter operation is enabled (TCS=1), the counter counts up from the value written in this register. While the counter is stopped (TCS=0), the TCR register maintains its value. If the counter is cleared (TMCR:TCR=0), the TCR register (counter) becomes 0000<sub>H</sub>. After the counter is cleared, writing a value in the TCR register sets the counter to the value written. You can calculate the value in the TCR register in interval timer mode as follows. Note that the instruction cycle is the oscillator frequency divided into four cycles (4/Fc). TCR register value = $2^{16}$ - (Interval time/Instruction cycle) Set the upper 8 bits as the TCHR register and the lower 8 bits as the TCLR register. ### Note: The value that is set in this register is valid only when the counter is started for the first time. The counter, if it overflows, counts up from 0000<sub>H</sub>. A value must be written in this register while the counter is stopped (TMCR: TCS=0). A value can be read from this register even while the counter is operating. Always use a word transfer instruction (such as MOVW A, 0019H) to read this register. # 9.5 16-bit Timer/Counter Interrupts ## A 16-bit timer/counter interrupt is caused by: - An overflow in interval timer function mode (FFF<sub>H</sub> --> 0000<sub>H</sub>) - An overflow in the 16-bit counter function mode (FFFF<sub>H</sub> --> 0000<sub>H</sub>) ## **■** Interrupts in Interval Timer Function Mode If the counter counts up from the defined counter value according to the internal count clock until it overflows, the interrupt request flag bit (TMCR: TCEF) is set to 1. If, at this time, the interrupt request enable bit is set to Enabled (TMCR: TCIE=1), an interrupt request (IRQD) occurs in the CPU. Use the interrupt processing routine to write 0 to the TCEF bit and clear the interrupt request. If the counter is cleared (TMCR: TCR=0) and the counter value overflows at the same time, the TCEF bit is not set. While the TCEF bit is 1, setting the TCIE bit from Disabled to Enabled (0 to 1) immediately causes an interrupt request. The TCEF bit is set whenever the counter value overflows regardless of the value in the TCIE bit. ### ■ Interrupts in Counter Function Mode If the counter counts up from the defined counter value each time preset edge is detected until it overflows, the interrupt request flag bit (TMCR: TCEF) is set to 1. If, at this time, the interrupt request enable bit is set to Enabled (TMCR: TCIE=1), an interrupt request (IRQD) occurs in the CPU. Use the interrupt processing routine to write 0 to the TCEF bit and clear the interrupt request. If the counter is cleared (TMCR: TCR=0) and the counter value overflows at the same time, the TCEF bit is not set. While the TCEF bit is 1, setting the TCIE bit from Disabled to Enabled (0 to 1) immediately causes an interrupt request. The TCEF bit is set whenever the counter value overflows regardless of the value in the TCIE bit. ### ■ Register Related to the Interrupts of the 16-bit Timer/Counter and the Vector Table Table 9.5-1 Register Related to the Interrupts of the 16-bit Timer/Counter and the Vector Table | Interrupt level setting register | | | Vector table address | | | |----------------------------------|---------------------------|---------------|----------------------|-------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQD | ILR4 (007E <sub>H</sub> ) | LD1 (bit 3) | LD0 (bit 2) | FFE0 <sub>H</sub> | FFE1 <sub>H</sub> | For the operation of interrupts, see Section 3.4.2 "Interrupt Processing". # 9.6 Operation of the Interval Timer Function This section describes the operation of the interval timer function of the 16-bit timer/counter. ## ■ Operation of the Interval Timer Function For interval timer function operation, the setting shown in Figure 9.6-1 "Setting the Interval Timer Function" is necessary. Figure 9.6-1 Setting the Interval Timer Function If the counter is started (TMCR: TCS=1), the counter starts counting up from the value in the TCR register on every rising edge of the internal count clock (1 $t_{inst}$ : the oscillator frequency divided into four cycles). If the counter overflows (FFF<sub>H</sub> --> $0000_H$ ), the interrupt request flag bit is set (TMCR: TCEF=1). After an overflow, the counter starts counting up from $0000_H$ . Figure 9.6-2 "Operation of the Interval Timer" shows the operation of the interval timer. Figure 9.6-2 Operation of the Interval Timer ### Note: Do not write a value to the TCR register while the interval timer function is operating (TMCR: TCS=1) # 9.7 Operation of the Counter Function This section describes the operation of the counter function of the 16-bit timer/counter. ## **■** Operation of the Counter Function To the counter function operation, the setting shown in Figure 9.7-1 "Setting the Counter Function", "Setting the counter function," is necessary bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 DDR8 0 × × × × × × × **TMCR** TCR TCS1 TCS0 TCEF TCIE **TCS** Other than 00 Set to the initial value of the counter (upper 8 bits) **TCHR** ⊚ : Used x : Not used 1 : Set to 1 Set to the initial value of the counter (lower 8 bits) **TCLR** 0 : Set to 0 Figure 9.7-1 Setting the Counter Function If the counter is started (TMCR: TCS=1), the counter starts counting up from the value in the TCR register whenever the prespecified edge of a pulse that is input to the EC pin (the external count clock) is detected. If the counter overflows (FFFF<sub>H</sub> --> $0000_H$ ), the interrupt request flag bit is set (TMCR: TCEF=1). Then, if the next prespecified edge is input, the counter starts counting up from $0000_{\rm H}$ . Figure 9.7-2 "16-bit Counter Operation" shows the operation when the counter operation mode select bits (TMCR: TCS1, TCS0) are set to $11_{\rm B}$ (detecting both edges) and the TCR register to $0000_{\rm H}$ . Figure 9.7-2 16-bit Counter Operation ## Note: Do not write a value to the TCR register while the counter function is operating (TMCR: TCS=1) ## 9.8 Status of the 16-bit Timer/Counter in Each Mode This section describes the operations of switching to the sleep and stop modes and of receiving a suspend request while the 16-bit timer/counter is operating. ## ■ Operation in Low Power Consumption (Standby) Mode and when the Counter is Suspended Figure 9.8-1 "Operation of the Counter in Low Power Consumption (Standby) Mode and when the Counter is Suspended" shows the status of the counter value upon switching to the sleep and stop modes and upon receiving a suspend request while the interval timer or counter function is operating. In stop mode, the counter stops, retaining the value. If stop mode is cleared by an external interrupt, the counter starts counting from the retained value. Therefore, the initial interval time and the input pulse edge count cannot be correct values. After stop mode is cleared, initialize the 16-bit timer/counter again. Suspend Stop Restart Stop cleared by an external interrupt Counter value FFFFH 0000H Timer cycle Stop request Oscillation stabilization wait time Cleared by the program Sleep Sleep cleared by IRQF TCR value (0000H) Start TCEF bit TCS bit SLP bit (STBC register) STP bit - (STBC register) Figure 9.8-1 Operation of the Counter in Low Power Consumption (Standby) Mode and when the Counter is Suspended The counter value is retained while the counter is stopped (TMCR: TCS=0). # 9.9 Notes on Using the 16-bit Timer/Counter This section contains notes on using the 16-bit timer/counter. ## ■ Notes on Using the 16-bit Timer/Counter ### O Error In interval timer function mode, starting of the counter by the program and starting of count-up by the internal count clock are asynchronous. Thus, an error of one less instruction cycle at the most may exist in the time elapsing until the counter overflows. Figure 9.9-1 "Error Until the Count Operation is Started" shows an error until the count operation is started. Figure 9.9-1 Error Until the Count Operation is Started ## O Notes on setting the program - Write a value to the TCR register while the counter operation is stopped (TMCR: TCS=0). A value can be read even while the counter is counting. However, always use a word transfer instruction (such as MOVW A, dir) to read this register. - Change the counter operation mode select bits (TMCR: TCS1, TCS0) while the counter is stopped (TMCR: TCS=0), an interrupt is disabled (TCIE=0), and the interrupt request is cleared (TCEF=0). - If the interrupt request flag bit (TMCR: TCEF) is 1 and the interrupt request is enabled (TMCR: TCIE=1), the counter cannot restored after interrupt processing. Always clear the TCEF bit. - If the counter is cleared (TMCR: TCR=0) and the counter value overflows at the same time, the interrupt request flag bit (TMCR: TCEF) is not set. # 9.10 Programe Example of the 16-bit Timer/Counter This section contains sample programs for the 16-bit timer/counter. ## ■ Program Example of the Interval Timer Function ## Processing specification - Generate a 20-ms interval timer interrupt. - Use the interrupt processing routine to reset the TCR register and generate an interrupt repeatedly. - The following shows the TCR register value for an interval time of 20 ms when the oscillator frequency is 10 MHz. - TCR register value = 2<sup>16</sup> 20 ms / (4/10 MHz) = 15536 (3CB0H) ### O Coding example ``` ; Address of the timer control reister TMCR .EOU 0073H TCHR 0074H ; Upper address of the timer count .EQU register ; Lower address of the timer count TCLR .EQU 0075H register ; Definition of the interrupt request TCEF .EQU TMCR:2 flag bit ; Definition of the count start bit TCS .EQU TMCR:0 ILR4 .EQU 007EH ; Address of the interrupt level setting register .SECTION INT_V, DATA, LOCATE=0 ; [DATA SEGMENT] 0FFDCH .ORG IRQD .DATA.H WARI ; Setting interrupt vector ; INT_V ENDS .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] ; Stack pointer (SP) and other are assumed to have been initialized : CLRI ; Interrupt disable ; Count operation stop CLRB ILR4,#11110111B ; Setting interrupt level (level 1) VOM ; Set the 20 ms timer data VOM TCHR, #03CH TCLR, #0B0H VOM VOM TMCR, #00100011B ; Retain the counter value, set the interval timer operation, clearing the interrupt request flag, enabling interrupt request output, and start counter operation SETI ; Interrupt enable WARI ``` ## 9.10 Programe Example of the 16-bit Timer/Counter ``` VOM TMCR, #00100000B ; Clearing interrupt request flag and stop counter operatin PUSHW Α XCHW A,T PUSHW Α A,TCHR ; Add the time from the overflow to the MVVOM interrupt acceptance ; 20 ms timer data (at 10 MHz) MOV A,#3CB0H CLRC ADDCW ; Here, an overflow during addition is not considered TCHR,A ; Strictly, the time while the counter MVVOM is stopped must be added TMCR, #00100011B ; Enable the interrupt, and VOM start counting User processing POPW Α A, T XCHW POPW Α RETI ENDS .END ``` 251 ### ■ Program Example of the Counter Function ### Processing specifications - Generate an interrupt whenever the rising edge of a pulse being input to the EC pin is counted 10,000 times. - Use the interrupt processing routine to reset the TCR register and generate an interrupt repeatedly. - The following shows the TCR register value at which the counter overflows when a rising edge is detected 10,000 times. - TCR register value = $2^{16}$ 10000 = 65536 10000 = 55536 = D8F0H ## O Coding example ``` TMCR 0073H ; Address of the timer control reister .EOU .EQU 0074H ; Upper address of the timer count TCHR register TCLR .EQU 0075H ; Lower address of the timer count register .EQU TMCR:2 TCEF ; Definition of the interrupt request flag bit .EQU TMCR:0 .EQU 007EH ; Definition of the count start bit TCS ILR4 ; Address of the interrupt level setting register .SECTION INT_V, DATA, LOCATE=0 ; [DATA SEGMENT] 0FFDCH .ORG ; Setting interrupt vector IROF .DATA.H WARI ; INT V ENDS .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] ; Stack pointer (SP) and other are assumed to have been initialized : CLRI ; Interrupt disable CLRB TCS ; Count operation stop ILR4,#01111111B ; Setting interrupt level (level 1) VOM TCHR, #0D8H ; Initialize the counter value VOM TCLR, #0F0H VOM MOV TMCR, #00110011B ; Retain the counter value, set the counter function (selecting the rising edge of external input), clearing the interrupt request flag, enabling the interrupt request output, and enabling the counter operation SETI ; Interrupt enable WARI CLRB TCEF ; Clearing interrupt request flag PUSHW Α XCHW A,T PUSHW A CLRB TCS ; Stop counter operation ``` ## 9.10 Programe Example of the 16-bit Timer/Counter ``` MOV A,0D8H ; Initialize the counter value ; Here, the pulse after overflow is MOV TCHR,A ignored VOM A,#0F0H MOV TCLR,A SETB TCS ; Restart the count operation, and start counting 10,000 pulses from here : User processing POPW Α XCHW A, T POPW Α RETI ENDS .END ``` ## **CHAPTER 9 16-BIT TIMER/COUNTER** # **CHAPTER 10 EXTERNAL INTERRUPTS (EDGES)** This chapter describes the functions and operations of the external interrupt circuit (edge). - 10.1 "Overview of the External Interrupt Circuit" - 10.2 "Configuration of the External Interrupt Circuit" - 10.3 "Pins of the External Interrupt Circuit" - 10.4 "Registers of the External Interrupt Circuit" - 10.5 "External Interrupt Circuit Interrupts" - 10.6 "Operation of the External Interrupt Circuit" # 10.1 Overview of the External Interrupt Circuit The external interrupt circuit detects edges of the signal input into the four external interrupt pins to issue an interrupt request to CPU. ## **■** External Interrupt Function The external interrupt circuit has a function to detect edges of the signal input into the external interrupt pins to issue an interrupt request to CPU, which makes a return from the standby mode and a transition to a normal operation state (main RUN state) possible. - External interrupt pin: Four (P80/INT0 to P83/INT3) - · External interrupt source: Signal input of any edge to the external interrupt pins - Interrupt control: Permission and prohibition of the interrupt request output by the interrupt request enable bit of the external interrupt control registers (EIC1 to EIC2) - Interrupt flag: Detection of the specified edges by the external interrupt request flag bit of the external interrupt control registers (EIC1 to EIC2) - Interrupt request: Issued according to each external interrupt source (IRQ0, IRQ1) # 10.2 Configuration of the External Interrupt Circuit The external interrupt circuit comprises the following two elements: - Edge detection circuit (0 to 3) - External interrupt control register (EIC1 to 2) ### ■ Block Diagram of the External Interrupt Circuit Edge detection circuit 1 (3) Edge detection circuit 0 (2) (P83/INT3) Selector Selector P81/INT1 Pin P80/INT0 Pin (P82/INT2) External interrupt control EIR1 **SL10** EIE1 EIR0 SL01 SL00 EIE0 SL11 register EIC1 (EIC2) IRQ0 (IRQ1) Figure 10.2-1 Block Diagram of the External Interrupt Circuit ## O Edge detection function If the edge polarity of the signal input into the external interrupt pins (INT0 to INT3) and that (SL01 to SL31, SL00 to SL30) selected by the EIC1 to EIC2 registers match, the corresponding external interrupt request flag bit (EIR0 to EIR3) is set to "1". ## External interrupt control register (EIC1 to EIC2) The EIC1 to EIC2 registers are used to select the edges, allow/prohibit interrupt requests, and check interrupt requests. ## Interrupt sources of external interrupts ### IRQ0: If the interrupt request output is allowed (EIC1: EIE0=1, EIE1=1), an interrupt request is issued when an edge of the selected polarity enters the external interrupt pin INT0 or INT1. ### IRQ1: If the interrupt request output is allowed (EIC2: EIE2=1, EIE3=1), an interrupt request is issued when an edge of the selected polarity enters the external interrupt pin INT2 or INT3. # 10.3 Pins of the External Interrupt Circuit This section describes the pins related to the external interrupt circuit and provides a block diagram of the pins. ## ■ Pins Related to the External Interrupt Circuit The pins related to the external interrupt circuit are the P80/INT0 to P83/INT3 pins. ## O P80/INT0 to P83/INT3 pins These pins provide the function as a general-purpose I/O dedicated port (P80 to P83) and also serve for external interrupt input (hysteresis input) (INT0 to INT3). If the interrupt request output is not allowed, an interrupt request is not output. The pin state can be read directly through the port data register (PDR8). Table 10.3-1 "Pins Related to the External Interrupt Circuit" lists the pins related to the external interrupt circuit. Table 10.3-1 Pins Related to the External Interrupt Circuit | External interrupt pin | Used for external interrupt input (interrupt request output allowed) | Used as an input dedicated port (interrupt request output prohibited) | |------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------| | P80/INT0 | INTO (EIC1:EIE0=1) | P80 (EIC1:EIE0=0) | | P81/INT1 | INT1 (EIC1:EIE1=1) | P81 (EIC1:EIE1=0) | | P82/INT2 | INT2 (EIC2:EIE2=1) | P82 (EIC2:EIE2=0) | | P83/INT3 | INT3 (EIC2:EIE3=1) | P83 (EIC2:EIE3=0) | INT0 to INT3: If an edge of the selected polarity enters these pins, an interrupt corresponding to the pin is generated. ## ■ Block Diagram of the Pins Related to the External Interrupt Circuit To external interrupt circuit Edge selection bit PDR (port data register) Stop/watch mode PDR read Internal data bus PDR read (for bit manipulation instructions) Output latch PDR write Pin P80/INT0 DDR N-ch ~P83/INT3 (Port direction register) 7/7 DDR write Stop/watch mode (SPL=1) DDR (port direction register) SPL: Pin state designate bit of the standby control register (STBC) Figure 10.3-1 Block Diagram of the Pins Related to the External Interrupt Circuit ### Note: At the stop mode (SPL=1), the external interrupt input becomes input enable state and cutting off the external interrupt input buffer, even if the edge polarity selection bit was selected to the rising edge, falling edge, or both edges. In that case, it should be fix the voltage level by using the external pull-up resistor or pull-down resistor. # 10.4 Registers of the External Interrupt Circuit This section describes the registers related to the external interrupt circuit. ■ Registers Related to the External Interrupt Circuit Figure 10.4-1 Registers Related to the External Interrupt Circuit ernal interrupt control register 1) # 10.4.1 External Interrupt Control Register (EIC1 to EIC2) The external interrupt control registers (EIC1 to EIC2) are used to select the edge polarity for the external interrupt pins INT0 to INT3 and control interrupts. This section shows the register configuration using EIC1 as an example. **■** External Interrupt Control Register (EIC1) Figure 10.4-2 External Interrupt Control Register (EIC1) # **CHAPTER 10 EXTERNAL INTERRUPTS (EDGES)** Table 10.4-1 Explanation of Functions of Each Bit of the External Interrupt Control Register (EIC1) | Bit name | | Function | | | | |----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7 | EIR1:<br>External interrupt request<br>flag bit 1 | <ul> <li>"1" is set if the edge selected by the edge polarity selection bit 1 (SL11, SL10) is entered in the external interrupt pin INT1.</li> <li>If this bit and the interrupt request enable bit 1 (EIE1) are "1", an interrupt request is output.</li> <li>This bit is cleared by writing "0". If "1" is written, this bit is not affected and changed.</li> </ul> | | | | | Bit 6<br>Bit 5 | SL11, SL10:<br>Edge polarity selection bit 1 | Bits to select the polarity of edges to be an interrupt source for pulses input into the external interrupt pin INT1. | | | | | Bit 4 | EIE1:<br>Interrupt request enable bit<br>1 | Bit to allow/prohibit interrupt request output to CPU. If to bit and the external interrupt request flag bit 1 (EIR1) a "1", an interrupt request is output. | | | | | Bit 3 | EIR0:<br>External interrupt request<br>flag bit 0 | <ul> <li>"1" is set if the edge selected by the edge polarity selection bit 0 (SL01, SL00) is entered in the external interrupt pin INTO.</li> <li>If this bit and the interrupt request enable bit 0 (EIE0) are "1", an interrupt request is output.</li> <li>This bit is cleared by writing "0". If "1" is written, this bit is not affected and changed.</li> </ul> | | | | | Bit 2<br>Bit 1 | SL01, SL00:<br>Edge polarity selection bit 0 | Bits to select the polarity of edges to be an interrupt source for pulses input into the external interrupt pin INT0. | | | | | Bit 0 | EIE0:<br>Interrupt request enable bit<br>0 | Bit to allow/prohibit interrupt request output to CPU. If this bit and the external interrupt request flag bit 0 (EIR0) are "1", an interrupt request is output. | | | | # 10.5 External Interrupt Circuit Interrupts As an interrupt source of the external interrupt circuit, the detection of the specified edge of a signal input into the external interrupt pin is available. ### ■ Interrupts when the External Interrupt Circuit is Operating If the specified edge of the external interrupt input is detected, "1" is set to the corresponding external interrupt request flag bit (EIC1: EIR0 to EIR1/EIC2: EIR2 to EIR3). At this time, if the corresponding interrupt request enable bit is set (EIC1: EIE0 to EIE1=1/EIC2: EIE2 to EIE3=1), an interrupt request (IRQ0, IRQ1) to CPU is issued. The following table lists the correspondence of the interrupt requests (IRQ0 to IRQ1). | Interrupt request (INT) | Interrupt request to CPU | | |-------------------------|--------------------------|--| | INT0 | IRQ0 | | | INT1 | INQU | | | INT2 | IRQ1 | | | INT3 | IKQI | | If no external interrupt is used to return from the stop mode, set "00" to the edge polarity bits and "0" to the interrupt enable bit. ### Note: To allow interrupts (EIE0 to EIE2=1) after releasing a reset, clear (EIR0 to EIR2=0) the external interrupt request flag bit at the same time. It is not possible to return from interrupt processing if the external interrupt request flag bit is "1" and the interrupt request enable bit is set. The external interrupt request flag bit in interrupt processing routines must be cleared. The release of the stop mode by an interrupt is possible only in the external interrupt circuit. If the interrupt request enable bit is changed from prohibition to permission (0 --> 1), an interrupt occurs immediately. ## ■ Register and Vector Table Related to Interrupts of the External Interrupt Circuit Table 10.5-1 Register and Vector Table Related to Interrupts of the External Interrupt Circuit | Interrupt | Interrupt level setting register | | | Vector table address | | |-----------|----------------------------------|---------------|-------------|----------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQ0 | ILR1 (007B <sub>H</sub> ) | L01 (bit 1) | L00 (bit 0) | FFFA <sub>H</sub> | FFFB <sub>H</sub> | | IRQ1 | ILR1 (007B <sub>H</sub> ) | L11 (bit 3) | L10 (bit 2) | FFF8 <sub>H</sub> | FFF9 <sub>H</sub> | For interrupt operations, see Section 3.4.2 "Interrupt Processing". # 10.6 Operation of the External Interrupt Circuit The external interrupt circuit can detect the specified edge of signal input into the external interrupt pins. This section describes the operations, using INT0 as an example. ### ■ Operations of the External Interrupt Circuit The setting in Figure 10.6-1 "Setting of the External Interrupt Circuit" is required for the operation of INTO of the external interrupt circuit. Figure 10.6-1 Setting of the External Interrupt Circuit If the edge polarity of the signal input from the external interrupt pin (INT0) and that (EIC1: SL01, SL00) selected by the external interrupt control register match, the corresponding external interrupt request flag bit (EIC1: EIR0) is set to "1". The external interrupt request flag bit is set if the polarity of edges match, regardless of the interrupt request enable bit (EIC1: EIE0). Figure 10.6-2 "Operations of the External Interrupts (INT0)" shows the operations when the INT0 pin is used for external interrupt input. Figure 10.6-2 Operations of the External Interrupts (INT0) If the pins are used for external interrupt input, the pin states can be read directly from the port data register (PDR8) provided the analog input is not allowed. # **CHAPTER 11 A/D CONVERTER** # This chapter describes the functions and operations of the A/D converter. - 11.1 "Overview of the A/D Converter" - 11.2 "Configuration of the A/D Converter" - 11.3 "Pins of the A/D Converter" - 11.4 "Registers of the A/D Converter" - 11.5 "A/D Converter Interrupt" - 11.6 "Operation of the A/D Converter" - 11.7 "Notes on Using the A/D Converter" - 11.8 "Program Example of the A/D Converter" # 11.1 Overview of the A/D Converter The A/D converter is a 10-bit successive approximation type that selects one input signal from 12-channel analog pins. It can be started by software. ### ■ A/D Conversion Function The A/D conversion function converts an analog voltage entering at an analog input pin (input voltage) to a 10-bit digital value. - One signal can be selected from 12 analog input pins. - The conversion rate is 60 instruction cycles (24 μs at 10 MHz main clock oscillation). - An interrupt occurs when A/D conversion is complete. - The end of conversion can also be checked with software. The A/D conversion function can be started by software. # 11.2 Configuration of the A/D Converter The A/D converter consists of the following nine blocks: - Analog channel selector - Sample hold circuit - D/A converter - Comparator - Control circuit - A/D data registers (ADDH, ADDL) - A/D control registers 1, 2 (ADC1, 2) ## ■ Block Diagram of the A/D Converter Figure 11.2-1 A/D Converter Block Diagram ## O Analog channel selector The analog channel selector circuit selects one signal from 12 analog input pins. ## O Sample hold circuit The sample hold circuit holds the input voltage selected by the analog channel selector. By sampling and holding the input voltage immediately after A/D conversion, the analog voltage can be digitized without being affected by input voltage fluctuations during A/D conversion (comparison). ### O D/A converter Generates a voltage corresponding to the value set in the ADDH and ADDL registers. ## Comparator Compares the sampled and held input voltage with the voltage output from the D/A converter and indicates whether the D/A output is greater or less than the input voltage. #### Control circuit The control circuit has the following function: • In the A/D conversion function, sets the bits in the 10-bit A/D data register from the most significant bit to the least significant bit according the signals from the comparator indicating whether the D/A output is greater or less than the input voltage. The control circuit sets the interrupt request flag bit (ADC1: ADI) when the conversion is complete. ### A/D data registers (ADDH/ADDL) The upper two bits of the 10-bit A/D data are stored in the ADDH register, and the lower eight bits are stored in the ADDL register. The result of A/D conversion is stored in the ADDH/ADDL registers. ### A/D control register 1 (ADC1) Enables and disables the functions of the A/D converter, selects an analog input pin, checks the state, and controls interrupt. ### A/D control register 2 (ADC2) Enables and disables interrupts. ### AD converter interrupts ## IRQ3: When A/D conversion is complete, an interrupt request is issued if interrupt request output is enabled (ADC2: ADIE = 1). ### ■ A/D Converter Power Supply Voltage ### O AVcc Power supply pin for the A/D converter. Use the same potential that is used for Vcc. If extreme A/D conversion accuracy is required, make sure that AVcc is free of Vcc noise or use another power supply. If the A/D converter is not used, still connect this pin to the power supply. ### O AVss Ground pin for the A/D converter. Use same potential as that is used for Vss. If extreme A/D conversion accuracy is required, make sure that AVss is free of Vss noise or use another power supply. If the A/D converter is not used, still connect this pin to ground (GND). # O AVR Pin to inputting the reference voltage for the A/D converter. 10-bit A/D conversion is performed between AVR and AVss. If the A/D converter is not used, connect it to AVss. # 11.3 Pins of the A/D Converter This section describes the pins related to the A/D converter and shows a block diagram. ### ■ Pins Related to A/D Converter The pins related to the A/D converter are P85/AN0 to P87/AN2, P90/AN3, and P10/AN4 to P17/AN11. ## O P85/AN0/SW1 to P87/AN2/SW3 Pins P85/AN0/SW1 to P87/AN2/SW3 function as a general-purpose output port (P85 to P87), as analog input pins (AN0 to AN2), and as a comparator (SW1 to SW3). ### O P90/AN3 Pin P90/AN3 functions as a general-purpose I/O port (P90) and as an analog input pin (AN3). #### O P10/AN4 to P17/AN11 Pins P10/AN4 to P17/AN11 function as a general-purpose I/O port (P10 to P17) and as analog input pin (AN5 to AN11). ### AN0 to AN11 To use the A/D conversion function, input the analog voltage to be converted to these pins. When the corresponding bits in the port data registers (DDR8, DDR9, DDR1) are set to 0, the output transistor is turned off, and a pin is selected with the analog input channel select bits (ADC2: ANS0 to ANS3), the selected pin functions as an analog input pin. The pins that are not used as analog input pins can be used as a general-purpose I/O port. ## ■ Block Diagram of Pins Related to the A/D Converter Figure 11.3-1 Block Diagram of Pins P85/AN0 to P87/AN2 PDR (port data register) Stop/watch mode -A/D input enable bit PDR read Internal data bus PDR read (for bit manipulation instructions) Output latch PDR write Pin P90/AN3 N-ch DDR (Port direction register) DDR write Stop/watch mode(SPL=1) A/D converter channel DDR (port direction register) selection bit To A/D converter analog input SPL: Pin state designate bit of the standby control register (STBC) Figure 11.3-2 Block Diagram of Pin P90/AN3 Figure 11.3-3 Block Diagram of Pins P10/AN4 to P17/AN11 # 11.4 Registers of the A/D Converter This section shows the registers related to the A/D converter. ## ■ Registers Related to A/D Converter Figure 11.4-1 Registers Related to the A/D Converter # 11.4.1 A/D Control Register 1 (ADC1) The A/D control register 1 (ADC 1) enables and disables the functions of the A/D converter and checks the state. # ■ A/D Control Register 1 (ADC1) Figure 11.4-2 A/D Control Register 1 (ADC1) Table 11.4-1 Functions of the A/D Control Register 1 (ADC1) bits | Bit name | | Function | | |----------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4 | ANS3, ANS2, ANS1, ANS0:<br>Analog input channel select<br>bits | <ul> <li>These bits select a pin to be used as an analog input pin from AN0 to AN11.</li> <li>These bits can be rewritten when the A/D conversion function is started (AD = 1).</li> <li>Note: <ul> <li>Do not rewrite these bits when the ADC1:ADMV bit is 1.</li> </ul> </li> <li>Reference: <ul> <li>The pins that are not used as analog input pins can be used as general-purpose ports.</li> </ul> </li> </ul> | | | Bit 3 | ADI:<br>Interrupt request flag bit | <ul> <li>In A/D conversion function operation, this bit is set to 1 when A/D conversion is completed.</li> <li>For a write operation, writing 0 clears this bit. Writing 1 has no effect and no effects on other bits.</li> </ul> | | | Bit 2 | ADMV:<br>Conversion flag bit | <ul> <li>In the A/D conversion function operation, this bit indicates that conversion is being performed.</li> <li>During conversion, this bit is set to 1.</li> <li>Reference: <ul> <li>This bit is read only. Writing to this bit has no meaning and has no effect on operation.</li> </ul> </li> </ul> | | | Bit 1 | Unused bit | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | Bit 0 | AD:<br>A/D conversion start bit | <ul> <li>This bit starts the A/D conversion function from software.</li> <li>Writing 1 to this bit starts the A/D conversion function.</li> <li>Note:</li> <li>Even though 0 is written to this bit, the operation of the A/D conversion function cannot be stopped. The read value is always 0.</li> </ul> | | # 11.4.2 A/D Control Register 2 (ADC2) The A/D control register 2 (ADC 2) selects the functions of the A/D converter, selects the input clock, enables and disables interrupts and continuous start, and checks the state. ## ■ A/D Control Register 2 (ADC2) Figure 11.4-3 A/D Control Register 2 (ADC2) Table 11.4-2 Functions the A/D Control Register 2 (ADC2) bits | | Bit name | Function | |----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | Unused bit | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | Bit 6<br>Bit 5 | RESV:<br>Reserved bit | Be sure to write 0 to this bit. | | Bit 4 | ADCK:<br>Reserved bit | Be sure to write 0 to this bit. | | Bit 3 | ADIE:<br>Interrupt request enable bit | <ul> <li>This bit enables and disables interrupt output to the CPU.</li> <li>When this bit and the interrupt request flag bit (ADC1: ADI) are 1, an interrupt request is output.</li> </ul> | | Bit 2 | ADMD:<br>Reserved bit | Be sure to write 0 to this bit. | | Bit 1 | EXT:<br>Reserved bit | Be sure to write 0 to this bit. | | Bit 0 | RESV:<br>Reserved bit | Note: Be sure to write 1 to this bit. The read value is always 1. | # 11.4.3 A/D Data Registers (ADDH, ADDL) These data registers store the result of A/D conversion. The upper two bits of the 10-bit data correspond to the ADDH register, and the lower eight bits correspond to the ADDL register. ## ■ A/D Data Registers (ADDH, ADDL) Figure 11.4-4 "A/D Data Registers (ADDH, ADDL" shows the bit configuration of the A/D data register. Address Initial value bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 0032 HD9 D8 XXXXXXXXB R/W R/W Address bit7 bit6 bit5 bit3 bit2 bit1 bit0 Initial value bit4 XXXXXXXXB 0033н D7 D4 D2 D1 D0 D6 D5 D3 R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled : Unused X : Undefined Figure 11.4-4 A/D Data Registers (ADDH, ADDL) The upper two bits of the 10-bit A/D data correspond to bits 1 and 0 of the ADDH register, and the lower eight bits correspond to bits 7 to 0 of the ADDL register. ## O A/D conversion cycle When A/D conversion is started, the conversion result data is determined after about 60 instruction cycles and is stored in these registers. Between the completion of A/D conversion and the start of the next A/D conversion cycle, read the contents of these registers (conversion result), write 0 to ADI (bit 3) of the ADC1 register, and clear the flag when conversion is complete. # 11.4.4 A/D Enable Registers 1 to 2 (ADEN 1 to 2) These registers specify the port used for performing A/D conversion. # ■ A/D Enable Registers 1 to 2 (ADEN1 to 2) Figure 11.4-5 "A/D Enable Registers 1 to 2 (ADEN 1 to 2)" shows the bit configuration of the A/D enable registers. ADEN1 Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 002DHADE3 ADE2 ADE1 ADE0 XXXX1111B R/W R/W R/W R/W ADE3 to ADE0 A/D input enable 0 Disables A/D input (port input allowed) 1 Enables A/D input (port input not allowed) ADEN2 Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 002Ен ADE6 ADE10 ADE9 ADE8 ADE7 ADE11 ADE5 ADE4 11111111В R/W R/W R/W R/W R/W R/W R/W R/W ADE11 to ADE4 A/D input enable 0 Disables A/D input (port input allowed) 1 Enables A/D input (port input not allowed) R/W : Read/write enabled : Unused : Undefined : Initial value Figure 11.4-5 A/D Enable Registers 1 to 2 (ADEN 1 to 2) Table 11.4-3 Functions of the A/D Enable Register 1 (ADEN1) Bits | Bit name | | Function | |----------------------------------|----------------------|-----------------------------------------------------------------------------------------------| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4 | Unused bits | <ul> <li>The read value is undefined.</li> <li>Writing has no effect on operation.</li> </ul> | | Bit 3 | ADE3: AN3 enable bit | Selects P90 for analog input (AN3). | | Bit 2 | ADE2: AN2 enable bit | Selects P87 for analog input (AN2). | | Bit 1 | ADE1: AN1 enable bit | Selects P86 for analog input (AN1). | | Bit 0 | ADE0: AN0 enable bit | Selects P85 for analog input (AN0). | Table 11.4-4 Functions of the A/D Enable Register 2 (ADEN2) Bits | | Bit name | Function | |-------|------------------------|--------------------------------------| | Bit 7 | ADE11: AN11 enable bit | Selects P17 for analog input (AN11). | | Bit 6 | ADE10: AN10 enable bit | Selects P16 for analog input (AN10). | | Bit 5 | ADE9: AN9 enable bit | Selects P15 for analog input (AN9). | | Bit 4 | ADE8: AN8 enable bit | Selects P14 for analog input (AN8). | | Bit 3 | ADE7: AN7 enable bit | Selects P13 for analog input (AN7). | | Bit 2 | ADE6: AN6 enable bit | Selects P12 for analog input (AN6). | | Bit 1 | ADE5: AN5 enable bit | Selects P11 for analog input (AN5). | | Bit 0 | ADE4: AN4 enable bit | Selects P10 for analog input (AN4). | The A/D input ports are also used as general-purpose I/O ports. For the ports used for analog input, enter a 0 for the corresponding bits in the ADEN register. This setting prevents the DC path from being made on the A/D input port when a middle level voltage is applied to the A/D input port. # 11.5 A/D Converter Interrupt ## The following function is provided as the A/D converter. • End of conversion in A/D conversion function operation ## ■ Interrupt for A/D Conversion Function When A/D conversion is completed, the interrupt request flag bit (ADC: ADI) is set to 1. If the interrupt request enable bit is then set to enable (ADC: ADIE=1), an interrupt request to the CPU (IRQ3) occurs. Clear the interrupt request by writing 0 to the ADI bit with the interrupt processing routine. The ADI bit is set when A/D conversion is completed irrespective of the value of the ADIE bit. If the ADIE bit is changed from "disable" to "enable" (0 --> 1) when the ADI bit is set to 1, an interrupt request occurs immediately. ## ■ Register and Vector Table Related to A/D Converter Interrupt Table 11.5-1 Register and Vector Table Related to the A/D Converter Interrupt | Interrupt | Interrupt level setting register | | Vector table address | | | |-----------|----------------------------------|-------------|----------------------|-------------------|-------------------| | name | Register | Bit to | be set | Higher | Lower | | IRQ3 | ILR1 (007B) | L31 (bit 7) | L30 (bit 6) | FFF4 <sub>H</sub> | FFF5 <sub>H</sub> | For the operation of interrupts, see Section 3.4.2 "Interrupt Processing". # 11.6 Operation of the A/D Converter The A/D converter is started by software. ## ■ Starting the A/D Conversion Function ## O Starting software Starting of the software for the A/D conversion function requires the setting shown in Figure 11.6-1 "Setting the A/D Conversion Function (When Software Starts". Figure 11.6-1 Setting the A/D Conversion Function (When Software Starts) When A/D conversion is started, the A/D conversion function starts operation. The A/D conversion function can be restarted even during conversion. ## ■ Operation of A/D Conversion Function A/D converter operation is described in the following. The time from start to end of the A/D conversion is about 60 instruction cycles. When A/D conversion is started, the conversion flag bit is set (ADC1: ADMV = 1) and the set analog input pin is connected to the sample hold circuit. The voltage on the analog input pin is added to the internal sample hold capacitor for about 16 instruction cycles. This voltage is held until A/D conversion is complete. The comparator compares the voltage added to the sample hold capacitor with the reference voltage for A/D conversion in order from the most significant bit (MSB) to the least significant bit (LSB), and each comparison result is transferred on at a time to the ADDH and ADDL registers. After the results have been transferred, the conversion flag bit is cleared (ADC1: ADMV = 0) and the interrupt request flag bit is set (ADC1: ADI = 1). # 11.7 Notes on Using the A/D Converter This section contains notes on using the A/D converter. # ■ Notes on Using the A/D Converter ## O Input impedance of the analog input pins The A/D converter contains the sample hold circuit shown in Figure 11.7-1 "Equivalent Circuit for Analog Input" and adds the voltage of the analog input pin to the sample hold capacitor in about 16 instruction cycles after A/D conversion starts. Therefore, if the output impedance of the external circuit for analog input is high, the analog input voltage may not be stabilized within the analog input sampling period. To avoid this problem, keep the output impedance of the external circuit low enough to stabilize the voltage. If the output impedance of the external circuit cannot be kept low, it is recommended that an external capacitor of about 0.1 $\mu$ F be added to the analog input pin. Figure 11.7-1 Equivalent Circuit for Analog Input It shows the R and C values of sample and hold circuit. Table 11.7-1 R and C values of sample and hold circuit | | MB89P579A | MB89577<br>MB89PV570 | |----------------------------------------|-----------|----------------------| | R: Analog input equivalent resistance | 7.1 kΩ | 2.2 kΩ | | C: Analog input equivalent capacitance | 48.3 pF | 45 pF | ## Notes on setting with a program - In A/D conversion function operations, the ADDH and ADDL registers hold the previous values until A/D conversion is started. As soon as A/D conversion is started, the contents of the ADDH and ADDL registers become undefined. - During operation of the A/D conversion function, do not reselect an analog input channel (ADC1: ANS3 to ANS0). - Resetting, stopping, or starting the watch mode stops the A/D converter. - If the interrupt request flag bit (ADC1: ADI) is set to 1 and the interrupt request is enabled (ADC2: ADIE = 1), it is not possible to return from interrupt processing. - Be sure to clear the ADI bit. ### O Note on interrupt requests When A/D conversion (ADC1: AD = 1) is started and completed at the same time, the interrupt request flag bit (ADC1: ADI) is not set. ### About errors As |AVR-AVss| decreases, errors become relatively larger. ## Order of applying A/D converter power and analog input Concurrently with or before turning on power to the A/D converter and applying the analog input (AN0 to AN11), turn on the digital power (Vcc). Concurrently with or after turning off A/D converter power (AVcc, AVss) and disconnecting analog input (AN0 to AN11), turn off the digital power (Vcc). When turning power to the A/D converter on and off, be careful that AVcc, AVss, and analog input do not exceed the voltage of the digital power. ## O Conversion rate The conversion rate of the A/D conversion function is influenced by the clock mode and the rate switching of the main clock (gear function). # 11.8 Program Example of the A/D Converter This section contains a sample program for the 10-bit A/D converter. # ■ Program Example of the A/D Conversion Function ## O Processing specification The analog voltage input to the AN4 pin is digitized by starting of the software. An interrupt is not used, and the completion of conversion is detected by the loop in the program. ## O Coding example ``` DDR1 .EQU 0003H ; Address of the port register 002FH ; Address of the A/D control register 1 ADC1 .EQU ADC2 .EQU 0030H ; Address of the A/D control register 2 ; Address of the A/D data register H ADDH .EQU 0032H ADDL .EQU 0033H ; Address of the A/D data register L ADEN .EOU 002EH ; A/D port input enable register ; Definition of the AN5 analog input use AN4_PCR .EQU DDR1:0 ADI .EQU ADC1:3 ; Definition of the interrupt request flag bit ADMV .EQU ADC1:2 ; Definition of the conversion flag bit ; Definition of the A/D conversion start .EQU ADC1:0 ΑD bit (software start) .SECTION CSEG, CODE, ALIGN=1 ; [CODE SEGMENT] : CLRI ; Interrupt disable SETB AN4_PCR ; Set the P10/AN4 pin as an analog input pin AD_WAIT BBS ADMV, AD_WAIT ; A/D converter stop check loop ADC1, #01001000B; Select analog input channel 4 VOM (AN4), clearing the interrupt request flag, and set that software starting is not used MOV ADEN, #11111110B; Disable interrupt request output, and select the A/D conversion function. Conversion time: Approx. 24µs (at 10 MHz) SETI ; Interrupt enable ; Start the software SETB AD AD_CONV ADMV, AD_CONV; A/D conversion end wait loop BBS [Approx. 24\mu s (at 10 MHz)] CLRB ; clearing the interrupt request flag ADI MOVE ; Read the A/D conversion data A, ADDH (upper 2 bits) : ENDS ;----- _____ .END ``` ## **CHAPTER 11 A/D CONVERTER** # **CHAPTER 12 D/A CONVERTER** This chapter describes the functions and operations of the D/A converter. - 12.1 "Overview of the D/A Converter" - 12.2 "Configuration of the D/A Converter" - 12.3 "Pins of the D/A Converter" - 12.4 "Registers of the D/A Converter" - 12.5 "Operation of the D/A Converter" # 12.1 Overview of the D/A Converter The D/A converter is an eight-bit converter that uses the R-2R method. Two built-in D/A converters for two channels are provided, and D/A control registers control the output of each independently. ## **■** D/A Converter Two built-in, eight-bit D/A converters for two channels are provided. The two converters can operate independently. The maximum output voltage value of the D/A converters varies depending on the reference voltage value input to the AVCC pin. D/A converter 1: DA1D/A converter 2: DA2 # 12.2 Configuration of the D/A Converter Figure 12.2-1 "D/A Converter Block Diagram" shows the block diagram of the D/A converters. # ■ Block Diagram of the D/A Converter Block Figure 12.2-1 D/A Converter Block Diagram # 12.3 Pins of the D/A Converter This section describes the pins related to the D/A converters (DA1, 2 and shows a block diagram. # ■ Pins Related to the D/A Converters (DA1, 2) The pins related to the D/A converters include the DA1, DA2, AV<sub>CC</sub>, and AV<sub>SS</sub> pins. The $AV_{CC}$ and $AV_{SS}$ pins supply the analog power for the D/A converters as well as the analog power for the A/D converter. - DA1: Output pin for D/A converter 1. Also used as a general-purpose input-output port (P91). - DA2: Output pin for D/A converter 2. Also used as a general-purpose input-output port (P92). ## ■ Block Diagram of the Pins Related to the D/A Converters (DA1, 2) Figure 12.3-1 Block Diagram of the Pins Related to the D/A Converters (DA1, 2) # 12.4 Registers of the D/A Converter This section describes the registers related to the D/A converter. # ■ Registers Related to the D/A Converter Figure 12.4-1 D/A Converter Registers # 12.4.1 D/A Control Register The D/A control register enables ands disables the output of the D/A converters 1 and 2. # ■ D/A Control Register (DACR) bit0 Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 Initial value 0070н DAE2 DAE1 XXXXXX00B R/W R/W DAE1 D/A converter 1 (DA1) output control bit Output disabled Output enabled DAE2 D/A converter 2 (DA2) output control bit 0 Output disabled 1 Output enabled R/W: Read/write enabled X : Undefined : Initial value Figure 12.4-2 D/A Control Register (DACR) Table 12.4-1 Functions of the D/A Control Register (DACR) Bits | Bit name | | Function | |----------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4<br>Bit 3<br>Bit 2 | Unused bits | <ul> <li>The read value is undefined.</li> <li>Writing has no effect on operation.</li> </ul> | | Bit 1 | DAE2: D/A converter 2 control bit | <ul> <li>Controls the output of D/A converter 2 (DA2)</li> <li>Enables D/A output if set to 1. Disables D/A output</li> <li>if set to 0.</li> <li>Initialized to 0 if reset.</li> <li>Can be read and written.</li> </ul> | | Bit 0 | DAE1: D/A converter 1 control bit | <ul> <li>Controls the output of D/A converter 1 (DA1)</li> <li>Enables D/A output if set to 1. Disables D/A output if set to 0.</li> <li>Initialized to 0 if reset.</li> <li>Can be read and written.</li> </ul> | # 12.4.2 D/A Data Registers 1 and 2 (DADR1, 2) The D/A data registers set the output voltage of the D/A converters. ## ■ D/A Data Registers 1 and 2 (DADR1, 2) Figure 12.4-3 D/A Data Registers 1 and 2 (DADR1, 2) ## **DADR1** [DA17 to DA10]: Sets the output voltage of D/A converter 1 (DA1). Not initialized if reset. ## **DADR2** [DA27 to DA20]: Sets the output voltage of D/A converter 2 (DA2). Not initialized if reset. # 12.5 Operation of the D/A Converter To start D/A output, set the D/A data register (DADR) to a desired D/A output value and set the corresponding D/A output channel enable bit in the D/A control register (DACR) to 1. ## ■ D/A Converter Operation Disabling D/A output turns off the analog switch inserted in series into the output section of a channel of the D/A converter. It also clears the D/A converter to 0 output status and shuts off any channel where direct current runs. The same operation also occurs in stop mode. The output of this D/A converter does not contain a buffer amplifier. Additionally, an analog switch is inserted in series into the output. Take sufficient precautions, therefore, regarding external output load in consideration of the required settling time. The D/A converter has an output voltage range from 0 V to 255/256 x DVR. Externally adjust the DVR voltage to change the output voltage range. Table 12.5-1 "Logical Values of the D/A Converter Output Voltage" shows the logical values of the D/A converter output voltage. Table 12.5-1 Logical Values of the D/A Converter Output Voltage | Setting value of DADR1 [DA17 to DA10] and DADR2 [DA27 to DA20] | Logical values of the output voltage | |----------------------------------------------------------------|--------------------------------------| | 00H | 0/256 x DVR (=0V) | | 01H | 1/256 x DVR | | 02H | 2/256 x DVR | | to | to | | FDH | 253/256 x DVR | | FEH | 254/256 x DVR | | FFH | 255/256 x DVR | # **CHAPTER 13 COMPARATOR** # This chapter describes the function and operation of the comparator. - 13.1 "Overview of the Comparator" - 13.2 "Configuration of the Comparator" - 13.3 "Pins of the Comparator" - 13.4 "Registers of the Comparator" - 13.5 "Comparator Interrupts" - 13.6 "Operation of the Parallel Discharge Control" - 13.7 "Operation of the Sequential Discharge Control" - 13.8 "Sample Application" # 13.1 Overview of the Comparator This comparator is a circuit that monitors voltage of up to three batteries and automatically controls electric discharge. Either parallel discharge or sequential discharge can be selected. ### ■ Parallel Discharge Control In parallel discharge control, all batteries are allowed to discharge when power is not being supplied from the AC adapter. If power is being supplied from the AC adapter, the permission/prohibition of discharge for batteries is controlled by software. ## ■ Sequential Discharge Control In sequential discharge control, the comparator controls discharge in a specified order, while monitoring intermittent interruption of power, voltage level, and mount/dismount of batteries, when power is not being supplied from the AC adapter. - If power is being supplied from the AC adapter, the permission/prohibition of discharge for batteries is controlled by software. - Up to three batteries can be controlled, and the order of discharge can be selected. - The affect of intermittent interruption of power is automatically filtered. - Mount/dismount of batteries is automatically detected and discharge is controlled. - Battery voltage is monitored, and if battery voltage is below the specified voltage, change over to the next battery is automatically done. See Section 13.8 "Sample Application". # 13.2 Configuration of the Comparator This comparator consists of following seven blocks: - Voltage comparator - Battery monitoring circuit - · Battery selection circuit - Comparator control registers 1 to 2 (COCR2) - Comparator status registers 1 to 3 (COSR1 to 3) - Comparator interrupt control registers 1 to 2 (CICR1 to 2) ## **■** Comparator Block Diagram Figure 13.2-1 Comparator Block Diagram #### Voltage comparator The voltage comparator uses the RH and RL pins, as reference voltage input pins for the reference voltage switching units. This implements a comparator with RH-RL hysteresis width. ### **Battery monitoring circuit** The battery monitoring circuit monitors power supplied from the AC adapter and the intermittent interruption of power (VOL), voltage level (VSI), and mount/dismount of batteries. When battery discharge starts, the battery monitoring circuit automatically generates an approximately 250µs to 500µs of delay from change of VOL by the subclock. #### **Battery selection circuit** The battery selection circuit controls the selection of a battery discharge method and the order of discharge, based on the values set in the COCR register 1 (COCR1:SPM0, 1, 2). ### Comparator control register 1 (COCR1) This register is used to set a sequence for the battery selection circuit and to disable battery discharge. ### Comparator control register 2 (COCR2) This register is used to allow operation of the comparator and control output from ports. ### Comparator status register 1 (COSR1) This register holds and stores an edge change in signals that are output from comparator 1 and voltage comparators 2 to 8. This allows confirmation of a battery voltage change. ### Comparator interrupt control register 1 (CICR1) When an edge change is detected in an output signal by the COSR1 register, this register allows an interrupt to be generated. #### Comparator status register 2 (COSR2) This register holds and stores output from comparators 2 to 4 and an edge change in a VALID signal from the battery monitoring circuit. This allows the detection of mounting/dismounting of batteries and the status changes of batteries. #### Comparator interrupt control register 2 (CICR2) The CICR2 controls enabling an interrupt when the outputs from comparators 2 to 4 together with the change of edges of VALID signal from the battery monitoring circuit are seized by the COSR2 register. ### Comparator status register 3 (COSR3) This register stores a VALID signal value that is output from the battery monitoring circuit . This allows a VALID signal output value to be confirmed. #### Comparator status register 4 (COSR4) This register can directly read values that are output from comparator 1 and voltage comparators 2 to 8. ## Interrupts associated with the comparator - IRQ4: When a change is detected in a output signal that is output from comparator 1 and voltage comparators 2 to 8, an interrupt is generated if interrupt generation has been allowed (CICR1). - IRQ5: When a change is detected in a VALID signal that is output from the battery monitoring circuit or when a change is detected in the output from the comparators for SW1 to SW3, an interrupt request is generated if generation of an interrupt has been allowed (CICR2). Figure 13.2-2 Comparator Block Diagram # 13.3 Pins of the Comparator This section describes the pins associated with the comparator. It also shows a block diagram of pins. ### **■** Pins Associated with the Comparator The Pins associated with the comparator are as follows: P50/ALR1, P51/ALR2, P52/ALR3, P53/ACO, P54/OFB1, P55/OFB2, P56/OFB3, P70/DCIN, P71/DCIN2, P72/VOL1, P73/VSI1, P74/VOL2, P75/VSI2, P76/VOL3, P77/VSI3, P85/AN0/SW1, P86/AN1/SW2, P87/AN2/SW3, CVRH1, CVRH2, CVRL. Each of these pins acts as a general-purpose port or a comparator. #### P50/ALR1 to P52/ALR3: Each of these pins acts as a general-purpose I/O port (P50 to P52) or as an alarm signal output pin (ALR1 to ALR3) used when the battery charge is running low. #### **P53/ACO:** This pin acts as a general-purpose I/O port (P53) or as an output pin (ACO) used when ON/ OFF of the comparator AC adapter power supply is detected. #### P54/OFB1 to P56/OFB3: Each of these pins acts as a general-purpose I/O port (P54 to P56) or as a battery discharge control signal output pin (OFB1 to OFB3). For "OFB1 to 3" output, discharge is allowed by "L". ### P85/AN0/SW1 to P87/AN2/SW3: Each of theses pins acts as a general-purpose I/O port (P85 to P87), as an input pin (SW1 to SW3) for the detection of the comparator voltage mount/dismount, or as an A/D input pin. #### P70/DCIN: This pin acts as a general-purpose I/O port (P70) or as an input pin (DCIN) for the detection of mount/dismount of the comparator AC adapter power supply. ### P71/DCIN2: Each of these pins acts as a general-purpose I/O port (P71) or as an input pin (DCIN2) for the detection of mount/dismount of the comparator AC adapter power supply. ### P72/VOL1, P74/VOL2, P76/VOL3: Each of these pins acts as a general-purpose I/O port (P72, P74, P76) or as an input pin (VOL1, VOL2, VOL3) for the detection of battery intermittence. ## P73/VSI1, P75/VSI2, P77/VSI3: Each of these pins acts as a general-purpose I/O port (P73, P75, P77) or as an input pin (VSI1, VSI2, VSI3) for comparator battery remainder monitoring. ### CVRH1, CVRH2, CVRL: These pins are used as the reference power supply pins for voltage comparators of the comparator. Hysteresis characteristics can be attached during voltage comparison, depending on the input voltage level. ### Note: These pins operate as general-purpose ports when the personal computer is activated. To use these pins as a comparator function, use the comparator control register 2 (COCR2) to allow these pins to function for the comparator. ## **Block Diagram of Pins Associated with the Comparator** Figure 13.3-1 Block Diagram of Pins Associated with the Comparator Figure 13.3-3 Block Diagram of Pins Associated with the Comparator #### Note: The comparator becomes operation enable state, even if the stop mode (SPL=1), when the comparator operation was enabled by the comparator control register 2 (COCR2). # 13.4 Registers of the Comparator This section shows the registers associated with the comparator. ### ■ Registers Associated with Comparator Figure 13.4-1 Block Diagram of Pins Associated with the Comparator # 13.4.1 Comparator Control Register 1 (COCR1) The comparator control register (COCR1) is used to confirm the sequence setting value for the battery selection circuit and to set discharge control signal output for batteries. ■ Comparator Control Register 1 (COCR1) Figure 13.4-2 Comparator Control Register 1 (COCR1) Table 13.4-1 Function of Each Bit of the Comparator Control Register 1 (COCR1) | Bit name | | Function | | | |-------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | | Bit 5 | BOF3:<br>Battery 3 discharge control<br>signal output enable bit | This bit is used to allow discharge control signal output to battery 3. When "1" is written in this bit, output of discharge control signal is enabled. When "0" is written, output of discharge control signal is disabled. | | | | Bit 4 | BOF2:<br>Battery 2 discharge control<br>signal output enable bit | This bit is used to allow discharge control signal output to battery 2. When "1" is written in this bit, output of discharge control signal is enabled. When "0" is written, output of discharge control signal is disabled. | | | | Bit 3 | BOF1:<br>Battery 1 discharge control<br>signal output enable bit | This bit is used to allow discharge control signal output to battery 1. When "1" is written in this bit, output of discharge control signal is enabled. When "0" is written, output of discharge control signal is disabled. | | | | Bit 2<br>Bit 1<br>Bit 0 | SPM2, SPM1, SOMO:<br>Sequence setting bit | These bits are used to set sequence data for the battery selection circuit. Depending on the set value, either parallel discharge or sequential discharge is selected. By reading this bit, the sequence setting value can be confirmed. | | | #### Reference: When the OFB1 to 3 pin output is "H", battery discharge is disabled. When it is "L", battery discharge is allowed. #### Note: Do not rewrite the sequence control bit (COCR1:SPM0 to 2) when the comparator is operating. # 13.4.2 Comparator Control Register 2 (COCR2) Comparator control register 2 is used to control I/O of the comparator. ■ Comparator Control Register 2 (COCR2) Address bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0052<sub>H</sub> ВЗ B2 В1 DC2 DC1 XXX11111<sub>B</sub> R/W R/W R/W R/W R/W DC1 DC1 control bit 0 Enable DCIN comparator and ACO output Disable DCIN comparator operation DC2 DC2 control bit 0 Enable DCIN2 comparator operation 1 Disable DCIN2 comparator operation B1 B1 control bit 0 Enable operation and output of the comparator used in battery 1 Disable operation of the comparator used in battery 1 B2 B2 control bit 0 Enable operation and output of the comparator used in battery 2 1 Disable operation of the comparator used in battery 2 ВЗ B3 control bit 0 Enable operation and output of the comparator used in battery 3 Disable operation of the comparator used in battery 3 R/W: Read/write enabled : Read only : Undefined : Initial value Figure 13.4-3 Comparator Control Register 2 (COCR2) Table 13.4-2 Function of Each Bit of the Comparator Control Register 2 (COCR2) | Bit name | | Function | | | |-------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7<br>Bit 6<br>Bit 5 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | | Bit 4 | B3:<br>B3 control bit | <ul> <li>This bit is used to allow comparator operation of the pin used for battery 3.</li> <li>When this bit is set to "0", the comparators for the VOL3, VSI3, and SW3 pins operate and OFB3 and ALR3 pin output is allowed.</li> <li>When this bits is set to "1", the comparators for the VOL3, VSI3, and SW3 pins stop. OFB3 and ALR3 pin output becomes port output.</li> </ul> | | | | Bit 3 | B2:<br>B2 control bit | <ul> <li>This bit is used to allow comparator operation of the pin used for battery 2.</li> <li>When this bit is set to "0", the comparators for the VOL2, VSI2, and SW2 pins operate and OFB2 and ALR2 pin output is allowed.</li> <li>When this bits is set to "1", the comparators for the VOL2, VSI2, and SW2 pins stop. OFB2 and ALR2 pin output becomes port output.</li> </ul> | | | | Bit 2 | B1:<br>B1 control bit | <ul> <li>This bit is used to allow comparator operation of the pin used for battery 1.</li> <li>When this bit is set to "0", the comparators for the VOL1, VSI1, and SW1 pins operate and OFB1 and ALR1 pin output is allowed.</li> <li>When this bit is set to "1", the comparators for the VOL1, VSI1, and SW1 pins stop. OFB1 and ALR1 pin output becomes port output.</li> </ul> | | | | Bit 1 | DC2:<br>DC2 control register | <ul> <li>This bit is used to allow comparator operation of the DC2 pin when this bit is set to "0", the comparator for the DCIN2 pin operates</li> <li>When this bit is set to "1", the comparator for the DCIN2 pin stops.</li> </ul> | | | | Bit 0 | DC1:<br>DC1 control bit | <ul> <li>This bit is used to allow comparator operation of the DC1 pin.</li> <li>When this bit is set to "0", the comparator for the DCIN pin operates and ACO pin output is allowed.</li> <li>When this bit is set to "1", the comparator for the DCIN pin stops and ACO pin output becomes port output.</li> </ul> | | | # 13.4.3 Comparator Status Register 1 (COSR1) Comparator status register 1 (COSR1) holds and stores an edge change in output voltage from the comparator 1 and an OUT signal output from voltage comparators. This allows change of battery voltage to be confirmed. #### ■ Comparator Status Register 1 (COSR1) Address bit7 bit6 bit5 bit4 bit3 bit1 bit0 Initial value 0053<sub>H</sub> COR8 COR7 COR6 COR5 COR4 COR3 COR2 COR1 00000000<sub>B</sub> R/W R/W R/W R/W R/W R/W R/W 0 Comparator 1 interrupt request not detected Comparator 1 interrupt request detected (the edge of output from Voltage comparator 2 interrupt request bit 0 Voltage comparator 2 interrupt request not detected Voltage comparator 2 interrupt request detected (the edge of OUT output from voltage comparator 2 detected) Voltage comparator 3 interrupt request bit OR 0 Voltage comparator 3 interrupt request not detected Voltage comparator 3 interrupt request detected (the edge of OUT output from voltage comparator 3 detected) Voltage comparator 4 interrupt request bit 0 Voltage comparator 4 interrupt request not detected Voltage comparator 4 interrupt request detected (the edge of OUT output from voltage comparator 4 detected) Voltage comparator 5 interrupt request bit 0 Voltage comparator 5 interrupt request not detected Voltage comparator 5 interrupt request detected (the edge of OUT output from voltage comparator 5 detected) COR Voltage comparator 6 interrupt request bit 0 Voltage comparator 6 interrupt request not detected Voltage comparator 6 interrupt request detected (the edge of OUT output from voltage comparator 6 detected) Voltage comparator 7 interrupt request bit 0 Voltage comparator 7 interrupt request not detected Voltage comparator 7 interrupt request detected (the edge of OUT output from voltage comparator 7 detected) OR8 Voltage comparator 8 interrupt request bit Voltage comparator 8 interrupt request not detected Voltage comparator 8 interrupt request detected (the edge of OUT output from voltage comparator 8 detected) R/W: Read/write enabled R : Read only : Initial value Figure 13.4-4 Comparator Status Register 1 (COSR1) Table 13.4-3 Comparator Status Register 1 (COSR1) Bit Functions | Bit name | | Function | | |----------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | COR8:<br>Voltage comparator 8<br>interrupt request bit | This bit holds and stores an edge change in OUT output from voltage comparator 8 (the result of P77/VSI3 pin input comparison by voltage comparator 8). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN8) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect on this bit and does not change the bit. | | | Bit 6 | COR7:<br>Voltage comparator 7<br>interrupt request bit | This bit holds and stores an edge change in OUT output from voltage comparator 7 (the result of P76/VOL3 pin input comparison by voltage comparator 7). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN7) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | | Bit 5 | COR6:<br>Voltage comparator 6<br>interrupt request bit | 8. This bit holds and stores an edge change in OUT output from voltage comparator 6 (the result of P75/VSI2 pin input comparison by voltage comparator 6). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN6) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | | Bit 4 | COR5:<br>Voltage comparator 5<br>interrupt request bit | This bit holds and stores an edge change in OUT output from voltage comparator 5 (the result of P74/VOL2 pin input comparison by voltage comparator 5). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN5) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | | Bit 3 | COR4:<br>Voltage comparator 4<br>interrupt request bit | This bit holds and stores an edge change in the OUT output from voltage comparator 4 (the result of P73/VSI1 pin input comparison by voltage comparator 4). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN4) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | | Bit 2 | COR3:<br>Voltage comparator 3<br>interrupt request bit | 14. This bit holds and stores an edge change in the OUT output from voltage comparator 3 (the result of P72/VOL1 pin input comparison by voltage comparator 3). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN3) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | Table 13.4-3 Comparator Status Register 1 (COSR1) Bit Functions (Continued) | Bit name | | Function | | |----------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 1 | COR2:<br>Voltage comparator 2<br>interrupt request bit | This bit holds and stores an edge change in OUT output from voltage comparator 2 (the result of P71/DCIN2 pin input comparison by voltage comparator 2). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN2) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | | Bit 0 | COR1:<br>Voltage comparator 1<br>interrupt request bit | This bit holds and stores an edge change in OUT output from voltage comparator 1 (the result of P70/DCIN pin input comparison by comparator 1). (This bit is set to "1" when the rising/falling edge of OUT output is detected. At this time, if the interrupt request enable bit (CICR1:CEN1) is "1," an interrupt request is output. This bit is cleared when "0" is written. Writing "1" in this bit has no effect and does not change the bit. | | ### Note: To clear each bit, first read data from the bit, then write "0" in it. # 13.4.4 Comparator Interrupt Control Register 1 (CICR1) Comparator interrupt control register 1 (CICR1) is used to allow an interrupt to be generated when the comparator status register 1 (COSR1) holds an edge change. ■ Comparator Interrupt Control Register 1 (CICR1) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0 0 5 4H CEN3 CEN2 CEN1 CEN8 CEN7 CEN6 CEN5 CEN4 00000000<sub>B</sub> R/W R/W R/W R/W R/W R/W R/W R/W Comparator 1 interrupt enable bit 0 Disable comparator 1 interrupt Enable voltage comparator 2 interrupt (an interrupt is generated when a change is detected in voltage comparator 2 output) CEN2 Voltage comparator 2 interrupt enable bit 0 Disable voltage comparator 2 interrupt Enable voltage comparator 2 interrupt (an interrupt is generated when a change is detected in voltage comparator 2 output) Voltage comparator 3 interrupt enable bit CEN3 0 Disable voltage comparator 3 interrupt Enable voltage comparator 3 interrupt (an interrupt is generated when 1 a change is detected in voltage comparator 3 output) CEN4 Voltage comparator 4 interrupt enable bit Disable voltage comparator 4 interrupt Enable voltage comparator 4 interrupt (an interrupt is generated when a change is detected in voltage comparator 4 output) Voltage comparator 5 interrupt enable bit 0 Disable voltage comparator 5 interrupt Enable voltage comparator 5 interrupt (an interrupt is generated when 1 a change is detected in voltage comparator 5 output) CEN6 Voltage comparator 6 interrupt enable bit 0 Disable voltage comparator 6 interrupt Enable voltage comparator 6 interrupt (an interrupt is generated when a change is detected in voltage comparator 6 output) Voltage comparator 7 interrupt enable bit CEN7 0 Disable voltage comparator 7 interrupt Enable voltage comparator 7 interrupt (an interrupt is generated when a change is detected in voltage comparator 7 output) CEN8 Voltage comparator 8 interrupt enable bit 0 Disable voltage comparator 8 interrupt Enable voltage comparator 8 interrupt (an interrupt is generated when a change is detected in voltage comparator 8 output) R/W : Read/write enabled : Read only : Undefined : Initial value Figure 13.4-5 Comparator Interrupt Control Register 1 (CICR1) Table 13.4-4 Comparator Interrupt Control Register 1 (CICR1) Bit Functions | Bit name | | Function | | | |----------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7 | CEN8:<br>Voltage comparator 8<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in comparator 8 OUT output. When the voltage comparator 8 interrupt request bit (COSR1:COR8) is "1" an interrupt request is posted to the CPU. | | | | Bit 6 | CEN7:<br>Voltage comparator 7<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 7 OUT output. When the voltage comparator 7 interrupt request bit (COSR1:COR7) is "1" an interrupt request is posted to the CPU. | | | | Bit 5 | CEN6:<br>Voltage comparator 6<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 6 OUT output. When the voltage comparator 6 interrupt request bit (COSR1:COR6) is "1" an interrupt request is posted to the CPU. | | | | Bit 4 | CEN5:<br>Voltage comparator 5<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 5 OUT output. When the voltage comparator 5 interrupt request bit (COSR1:COR5) is "1" an interrupt request is posted to the CPU. | | | | Bit 3 | CEN4:<br>Voltage comparator 4<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 4 OUT output. When the voltage comparator 4 interrupt request bit (CORS1:COR4) is "1" an interrupt request is posted to the CPU. | | | | Bit 2 | CEN3:<br>Voltage comparator 3<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 3 OUT output. When the voltage comparator 3 interrupt request bit (COSR1:COR3) is "1" an interrupt request is posted to the CPU. | | | | Bit 1 | CEN2:<br>Voltage comparator 2<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 2 OUT output. When the voltage comparator 2 interrupt request bit (COSR1:COR2) is "1" an interrupt request is posted to the CPU. | | | | Bit 0 | CEN1:<br>Voltage comparator 1<br>interrupt enable bit | This bit is used to allow an interrupt when a change is detected in voltage comparator 1 OUT output. When the voltage comparator 1 interrupt request bit (COSR1:COR1) is "1" an interrupt request is posted to the CPU. | | | # 13.4.5 Comparator Status Register 2 (COSR2) Comparator status register 2 holds and stores an edge change in comparator output from SW1 to SW3 and in a VALID signal from the battery monitoring circuit. This allows the valid status of each battery to be detected. ■ Comparator Status Register 2 (COSR2) Figure 13.4-6 Comparator Status Register 2 (COSR2) Table 13.4-5 Comparator Status Register 2 (COSR2) Bit Functions | Bit name | | Function | | | | |----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | | | Bit 5 | SWR3:<br>Comparator 4 interrupt<br>request bit | This bit is set to "1" when an edge change is detected in comparator 4 output (the results of P87/SW3 pin input comparison by comparator 4). When this bit and the SW3 interrupt enable bit (CICR2:SEN3) are "1" an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change the bit. | | | | | Bit 4 | SWR2:<br>Comparator 3 interrupt<br>request bit | This bit is set to "1" when an edge change is detected in comparator 3 output (the results of P86/SW2 pin input comparison by comparator 4). When this bit and the SW2 interrupt enable bit (CICR2:SEN2) are "1" an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change the bit. | | | | | Bit 3 | SWR1:<br>Comparator 2 interrupt<br>request bit | This bit is set to "1" when an edge change is detected in comparator 2 output (the results of P85/SW1 pin input comparison by comparator 4). When this bit and the SW1 interrupt enable bit (CICR2:SEN1) are "1," an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change the bit. | | | | | Bit 2 | VAR3:<br>Battery monitoring circuit 3<br>VALID interrupt request bit | This bit is set to "1" when a change is detected in battery monitoring circuit 3 VALID output. When this bit and the battery monitoring circuit 3 VALID interrupt enable bit (CICR2:VEN3) are "1," an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change this bit. | | | | | Bit 1 | VAR2:<br>Battery monitoring circuit 2<br>VALID interrupt request bit | This bit is set to "1" when a change is detected in battery monitoring circuit 2 VALID output. When this bit and the battery monitoring circuit 2 VALID interrupt enable bit (CICR2:VEN2) are "1," an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change the bit. | | | | | Bit 0 | VAR1:<br>Battery monitoring circuit 1<br>VALID interrupt request bit | This bit is set to "1" when a change is detected in battery monitoring circuit 1 VALID output. When this bit and the battery monitoring circuit 1 VALID interrupt enable bit (CICR2:VEN1) are "1," an interrupt request is output. This bit is cleared by writing "0" in it. Writing "1" in this bit has no effect and does not change the bit. | | | | ### Note: To clear each bit, first read data from the bit then write "0" in it. # 13.4.6 Comparator Interrupt Control Register (CICR2) Comparator interrupt control register 2 (CICR2) is used to allow interrupt generation when an edge change is seized by the comparator status register 2 (COSR2). ■ Comparator Interrupt Control Register 2 (CICR2) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0 0 5 6H SEN1 VEN3 VEN2 VEN1 SEN3 SEN2 XX000000B R/W R/W R/W R/W R/W R/W VEN1 Power supply monitoring circuit 1 VALID interrupt enable bit 0 Disable power supply monitoring circuit 1 VALID interrupt 1 Enable power supply monitoring circuit 1 VALID interrupt allowed VEN2 Power supply monitoring circuit 2 VALID interrupt enable bit 0 Disable power supply monitoring circuit 2 VALID interrupt Enable power supply monitoring circuit 2 VALID interrupt allowed VEN3 Power supply monitoring circuit 3 VALID interrupt enable bit Disable power supply monitoring circuit 3 VALID interrupt 1 Enable power supply monitoring circuit 3 VALID interrupt allowed SEW1 Comparator 2 (SW1) interrupt enable bit 0 Disable comparator 2 (SW1) interrupt Enable comparator 2 (SW1) interrupt SEW2 Comparator 3 (SW2) interrupt enable bit 0 Disable comparator 3 (SW2) interrupt 1 Enable comparator 3 (SW2) interrupt Comparator 4 (SW3) interrupt enable bit SEW3 0 Disable comparator 4 (SW3) interrupt Enable comparator 4 (SW3) interrupt R/W: Read/write enabled R : Read only : Undefined : Initial value Figure 13.4-7 Comparator Interrupt Control Register 2 (CICR2) Table 13.4-6 Comparator Interrupt Control Register 2 (CICR2) Bit Functions | Bit name | | Function | | |----------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | Bit 5 | SW3:<br>Comparator 4 interrupt<br>enable bit | This bit is used to allow a comparator 4 interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the comparator 4 interrupt request bit is set to "1" (COSR2:SW3=1). | | | Bit 4 | SW2:<br>Comparator 3 interrupt<br>enable bit | This bit is used to allow a comparator 3 interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the comparator 3 interrupt request bit is set to 1" (COSR2:SW2=1). | | | Bit 3 | SW1:<br>Comparator 2 interrupt<br>enable bit | This bit is used to allow a comparator 2 interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the comparator 2 interrupt request bit is set to 1" (COSR2:SW1=1). | | | Bit 2 | VEN3:<br>Battery monitoring circuit 3<br>VALID interrupt enable bit | This bit is used to allow a battery monitoring circuit 3 VALID interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the battery monitoring circuit 3 interrupt request bit is set to "1" (COSR2:VAR3=1). | | | Bit 1 | VEN2:<br>Battery monitoring circuit 2<br>VALID interrupt enable bit | This bit is used to allow a battery monitoring circuit 2 VALID interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the battery monitoring circuit 2 interrupt request bit is set to "1" (COSR2:VAR2=1). | | | Bit 0 | VEN1:<br>Battery monitoring circuit 1<br>VALID interrupt enable bit | This bit is used to allow a battery monitoring circuit 1 VALID interrupt. If this bit is set to "1," an interrupt to the CPU will be generated when the battery monitoring circuit 1 interrupt request bit is set to "1" (COSR2:VAR1=1). | | # 13.4.7 Comparator Status Register 3 (COSR3) Comparator status register 3 stores comparator output from SW1 to SW3 and a VALID signal from the battery monitoring circuit. The status of each battery can be confirmed by reading this register. ■ Comparator Status Register 3 (COSR3) Address bit5 bit4 bit3 bit1 bit0 Initial value VAL1 0 0 5 7н SWS3 SWS2 SWS1 VAL3 VAL2 $XXXXXXXX_B$ R R R R R R VAL1 Battery 1 valid status confirmation bit 0 Battery 1 invalid 1 Battery 1 valid VAL2 Battery 2 valid status confirmation bit 0 Battery 2 invalid 1 Battery 2 valid VAL3 Battery 3 valid status confirmation bit 0 Battery 3 invalid 1 Battery 3 valid SWS1 Comparator 2 (SW1) status confirmation bit 0 Battery 1 not connected 1 Battery 1 connected SWS2 Comparator 3 (SW2) status confirmation bit 0 Battery 2 not connected 1 Comparator 4 (SW3) status confirmation bit SWS3 Battery 3 not connected Battery 3 connected R/W : Read/write enabled R : Read only : Undefined Figure 13.4-8 Comparator Status Register 3 (COSR3) Table 13.4-7 Comparator Status Register 3 (COSR3) Bit Functions | Bit name | | Function | | | | |----------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | | | Bit 5 | SWS3:<br>Comparator 4 status<br>confirmation bit | Read this bit to confirm the output value from comparator 4. When this bit is "1", it indicates the battery is connected. When this bit is "0", it indicates the battery is not connected. Writing in this bit has no effect. | | | | | Bit 4 | SWS2:<br>Comparator 3 status<br>confirmation bit | Read this bit to confirm the output value from comparator 3. When this bit is "1", it indicates the battery is connected. When this bit is "0", it indicates the battery is not connected. Writing in this bit has no effect. | | | | | Bit 3 | SWS1:<br>Comparator 2 status<br>confirmation bit | Read this bit to confirm the output value from comparator 2. When this bit is "1", it indicates the battery is connected. When this bit is "0", it indicates the battery is not connected. Writing in this bit has no effect. | | | | | Bit 2 | VAL3:<br>Battery 3 valid status<br>confirmation bit 3 | Read this bit to confirm the VALID signal output value from battery monitoring circuit 3. When this bit is "1", it indicates battery 3 is valid. When this bit is "0", it indicates battery 3 is invalid. Writing in this bit has no effect. | | | | | Bit 1 | VAL2:<br>Battery 2 valid status<br>confirmation bit 2 | Read this bit to confirm the VALID signal output value from battery monitoring circuit 2. When this bit is "1", it indicates battery 2 is valid. When this bit is "0", it indicates battery 2 is invalid. Writing in this bit has no effect. | | | | | Bit 0 | VAL1:<br>Battery 1 valid status<br>confirmation bit 1 | Read this bit to confirm the VALID signal output value from battery monitoring circuit 1. When this bit is "1", it indicates battery 1 is valid. When this bit is "0", it indicates battery 1 is invalid. Writing in this bit has no effect. | | | | # 13.4.8 Comparator Status Register 4 (COSR4) Comparator status register 4 (COISR4) stores output from comparator 1 and the OUT signals that are output from the battery monitoring circuits. The status of each battery can be confirmed by reading this register. ■ Comparator Status Register 4 (COSR4) Figure 13.4-9 Comparator Status Register 4 (COSR4) Table 13.4-8 Comparator Status Register 4 (COSR4) Bit Functions | Bit name | | Function | | | | |----------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7 | COS8:<br>Comparator status<br>confirmation bit 8 | Reading this bit to confirm OUT output from voltage comparator 8. When this bit is "1", it indicates the power level of battery 3 is enough. When this bit is "0", it indicates the power level of battery 3 is in short. | | | | | Bit 6 | COS7:<br>Comparator status<br>confirmation bit 7 | Reading this bit to confirm OUT output from voltage comparator 7. When this bit is "1", it indicates power is being supplied from battery 3. When this bit is "0", it indicates power supply from battery 3 has dropped. | | | | | Bit 5 | COS6:<br>Comparator status<br>confirmation bit 6 | Reading this bit to confirm OUT output from voltage comparator 6. When this bit is "1", it indicates the power level of battery 2 is enough. When this bit is "0", it indicates the power level of battery 2 is in short. | | | | | Bit 4 | COS5:<br>Comparator status<br>confirmation bit 5 | Read this bit to confirm OUT output from voltage comparator 5. When this bit is "1", it indicates power is being supplied from battery 2. When this bit is "0", it indicates power supply from battery 2 has dropped. | | | | | Bit 3 | COS4:<br>Comparator status<br>confirmation bit 4 | Read this bit to confirm OUT output from voltage comparated. 4. When this bit is "1", it indicates the power level of battery 1 is enough. When this bit is "0", it indicates the power level of battery 1 is in short. | | | | | Bit 2 | COS3:<br>Comparator status<br>confirmation bit 3 | Reading this bit to confirm OUT output from voltage comparator 3. When this bit is "1", it indicates power is being supplied from battery 1. When this bit is "0", it indicates power supply from battery 1 has dropped. | | | | | Bit 1 | COS2:<br>Comparator status<br>confirmation bit 2 | Read this bit to confirm OUT output from voltage comparate 2. When this bit is "1", it indicates power is being supplied from the AC adapter connected to DCIN2. When this bit is "0", it indicates power supply from the AC adapter connected to DCIN2 has dropped. | | | | | Bit 0 | COS1:<br>Comparator status<br>confirmation bit 1 | Read this bit to confirm OUT output from voltage comparator 1. When this bit is "1", it indicates power is being supplied from the AC adapter connected to DCIN. When this bit is "0", it indicates power supply from the AC adapter connected to DCIN has dropped. | | | | # 13.4.9 Comparator Input Allow Register (CIER) Comparator input enable register is used to cut the DC path when the comparator is used. **■** Comparator Input Enable Register (CIER) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0059н BIE3 BIE2 BIE1 DIE2 DIE1 XXX11111B R/W R/W R/W R/W R/W DIE1 DC1 control bit 0 Disable DCIN pin comparator input (Enable P70 port input) 1 Disable DCIN pin comparator input (Disable P70 port input) DIE2 DC2 control bit 0 Disable DCIN2 pin comparator input (Enable P71 port input) Enable DCIN2 pin comparator input (Disable P71 port input) BIE1 B1 control bit 0 Disable VSI1/VOL1/SW1 pin comparator input (Enable P73/P72/P85 port input) Enable VSI1/VOL1/SW1 pin comparator input (Disable P73/P72/P85 port input) BIE2 B2 control bit 0 Disable VSI2/VOL2/SW2 pin comparator input (Enable P75/P74/P86 port input) Enable VSI2/VOL2/SW2 pin comparator input (Disable P75/P74/P86 port input) BIE3 B3 control bit Disable VSI3/VOL3/SW3 pin comparator input (Enable P77/P76/P87 port input) 0 Enable VSI3/VOL3/SW3 pin comparator input (Disable P77/P76/P87 port input) R/W : Read/write enabled : Read only : Undefined : Initial value Figure 13.4-10 Comparator Input Enable Register Table 13.4-9 Comparator Input Enable Register (CIER) Bit Functions | Bit name | | Function | | | | |-------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 7<br>Bit 6<br>Bit 5 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no efect on operation.</li></ul> | | | | | Bit 4 | BIE3:<br>B3 control bit | <ul> <li>This bit is used to allow input from the VOL3/VSI3/SW3 pin to the comparator.</li> <li>By setting "1" in this bit, the DC path can be cut when the intermediate level is input to the general-purpose port.</li> <li>To use the corresponding port as a general-purpose port, set "0" in this bit.</li> </ul> | | | | | Bit 3 | BIE2:<br>B2 control bit | <ul> <li>This bit is used to allow input from the VOL2/VSI2/SW2 pin to the comparator.</li> <li>By setting "1" in this bit, the DC path can be cut when the intermediate level is input to the general-purpose port.</li> <li>To use the corresponding port as a general-purpose port, set "0" in this bit.</li> </ul> | | | | | Bit 2 | BIE1:<br>B1 control bit | <ul> <li>This bit is used to allow input from the VOL1/VSI1/SW1 pin to the comparator.</li> <li>By setting "1" in this bit, the DC path can be cut when the intermediate level is input to the general-purpose port.</li> <li>To use the corresponding port as a general-purpose port, set "0" in this bit.</li> </ul> | | | | | Bit 1 | DIE2:<br>DC2 control bit | <ul> <li>This bit is used to allow input from the DCIN2 pin to the comparator.</li> <li>By setting "1" in this bit, the DC path can be cut when the intermediate level is input to the general-purpose port.</li> <li>To use the corresponding port as a general-purpose port, set "0" in this bit.</li> </ul> | | | | | Bit 0 | DIE1:<br>DC1 control bit | <ul> <li>This bit allows input from the DCIN pin to the comparator.</li> <li>By setting "1" in this bit, the DC path can be cut when the intermediate level is input to the general-purpose port.</li> <li>et "0" in the bit to use the corresponding port as a general-purpose port.</li> </ul> | | | | ### 13.5 Comparator Interrupts There are 14 different causes for comparator interrupts: - Comparator 1, voltage comparators 2 to 8 interrupts - Batteries 1 to 3 VALID interrupts. Comparators 2 to 4 interrupts #### ■ Comparator 1, Voltage Comparators 2 to 7 Interrupts Voltage input to the P70/DCIN, P71/DCIN2, P72/VOL1, P73/VSI1, P74/VOL2, P75/VS12, P76/VOL3, and P77/VSI3 pins is compared by comparator 1 and voltage comparators 2 to 8 (which have reference voltage input from the CVRH1 and CVRL pins, as hysteresis width). If a change is detected in the output of these comparators (edge detection), the interrupt request bits for comparator 1 and voltage comparators 2 to 8 (COSR1:COR1 to COR8) are set to "1". At this time, if the interrupt enable bit for the comparator 1 and voltage comparators 2 to 8 has been set to "enabled" (CICR1:"CEN to CEN8"=1), an interrupt request (IRQ4) to the CPU is generated. In the interrupt processing routine, write "0" in the interrupt enable bits for comparator 1 and voltage comparators 2 to 8 to clear the interrupt requests. #### ■ Batteries 1 to 3 VALID Interrupts The battery VALID interrupt request bits (COSR2:VAR1 to VAR3) are set to "1" under the following conditions: - In comparison of voltage input to the P72/VOL1, P73/VSI1, and P84/AN0/SW1 pins by the battery monitoring circuit 1, a change has been detected in the VALID output result (edge detection). - In comparison of voltage input to the P74/VOL2, P75/VSI2, and P85/AN1/SW2 pins by the battery monitoring circuit 2, a change has been detected in the VALID output result (edge detection). - In comparison of voltage input to the P76/VOL3, P77/VSI3, and P86/AN2/SW3 pins by the battery monitoring circuit 3, a change has been detected in the VALID output result (edge detection). When any of the above conditions is true, an interrupt request (IRQ5) to the CPU is generated if the battery VALID interrupt enable bit has been set to enabled.(CICR2:VEN1 to VEN3) Write "0" in the battery interrupt request bits (COSR2:VAR1 to VAR3) in the interrupt processing routine to clear the interrupt requests. #### ■ Comparators 2 to 4 Interrupts Voltage input to the P85/AN0/SW1, P86/AN1/SW2, and P87/AN2/SW3 pins is compared by comparators 2 to 4. If a change is detected in the output of these comparators (edge detection), an interrupt request (IRQ5) to the CPU is generated if the interrupt enable bits for comparators 2 to 4 have been set to "enabled" (CICR2: SEN1 to SEN3=1). In the interrupt processing routine, write "0" in the interrupt enable bits for comparator 1 and voltage comparators 2 to 8 to clear the interrupt requests. ### ■ Registers and Vector Tables Associated with Comparator Interrupts Table 13.5-1 Registers and Vector Tables Associated with Comparator Interrupts | Interrupt | Interrupt level setting register | | | Vector table address | | |-----------|----------------------------------|---------------|-------------|----------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQ4 | ILR2 (007C <sub>H</sub> ) | L41 (bit 1) | L40 (bit 0) | FFF2 <sub>H</sub> | FFF3 <sub>H</sub> | | IRQ5 | ILR2 (007C <sub>H</sub> ) | L51 (bit 3) | L50 (bit 2) | FFF0 <sub>H</sub> | FFF1 <sub>H</sub> | For interrupt operation, see Section 3.4.2 "Interrupt Processing". # 13.6 Operation of the Parallel Discharge Control This section describes operation in parallel discharge control. ### ■ Operation of the Parallel Discharge Control To operate in parallel discharge control, setting shown in Figure 13.6-1 "Setting for Parallel Discharge Control" is required. Figure 13.6-1 Setting for Parallel Discharge Control In parallel discharge control, discharge is allowed for all batteries unless power is not being supplied from the AC adapter. If power is being supplied from the AC adapter, enable/disable of battery discharge is controlled by the battery discharge control signal output enable bits (COCR1: BOF1 to BOF3). Figure 13.6-2 "Circuit for Parallel Discharge" shows the circuit for parallel discharge. Pin P53/ACO Pin P56/OFB3 P56/OFB2 Pin P55/OFB2 Pin P54/OFB1 COCR)Comparator control register Figure 13.6-2 Circuit for Parallel Discharge # 13.7 Operation of the Sequential Discharge Control This section describes operation in sequential discharge control. #### ■ Operation of the Sequential Discharge Control The setting shown in Figure 13.7-1 "Setting for Sequential Discharge Control" is required to perform the operation in the sequential discharge control. (COCR2) Comparator control register 2 DC2 В1 DC1 0 (COCR1) Comparator control register 1 BOF3 BOF2 BOF1 SPM2 SPM1 SPM0 0 0 0 SPM2 SPM1 SPM0 Battery sequence 0 0 1 Battery1 <- Battery2 <- Battery3 1 0 1 Battery1 <- Battery3 <- Battery2 0 1 0 Battery2 <- Battery3 <- Battery1 ©: Bit to be used 0 Battery2 <- Battery1 <- Battery3 1 1 1: "1" setting 0 1 Battery3 <- Battery1 <- Battery2 1 0: "0" setting Battery3 <- Battery1 Figure 13.7-1 Setting for Sequential Discharge Control In sequential discharge control, discharge is controlled in the order that is set by the sequence setting bits (COCR1:SPM0 to SPM2) when power is not being supplied from the AC adapter. Also, discharge can forcibly be allowed by the battery discharge control signal output enable bits (COCR1:BOF1 to BOF3) even if power is being supplied from the AC adapter. # 13.8 Sample Application This section shows an example of a comparator application. ### **■** Sample Application Figure 13.8-1 Sample Application # **CHAPTER 14 UART/SIO** ### This chapter describes the functions and operations of the UART/SIO. - 14.1 "Overview of the UART/SIO" - 14.2 "Configuration of the UART/SIO" - 14.3 "Pins of the UART/SIO" - 14.4 "Registers of the UART/SIO" - 14.5 "UART/SIO Interrupt" - 14.6 "Operation of the UART/SIO" - 14.7 "Operation of the Operation Mode 0" - 14.8 "Operation of the Operation Mode 1" ### 14.1 Overview of the UART/SIO The UART/SIO is a general-purpose serial data communication interface. Variable-length serial data can be transferred in clock synchronous or asynchronous mode. The NRZ transfer format is adopted and the transfer rate can be set with the dedicated baud rate generator, the external clock, or the internal timer. #### ■ Functions of UART/SIO The UART/SIO functions to transmit/receive serial data (serial I/O) to/from other CPUs and peripheral devices. - Its full-duplex double buffer allows bidirectional transmission in full-duplex mode. - A synchronous transfer mode or asynchronous transfer mode can be selected. - With the built-in baud rate generator, 14 types of baud rates can be selected. In addition, free baud rates can be set using the externally input clock. - The data length is variable. Seven to eight bits can be set when a parity bit is not attached, and eight to nine bits can be set when a parity bit is attached (See Table 14.1-1 "Operation Mode of UART/SIO"). - The NRZ (Non Return to Zero) method is adopted as the data transfer format. Table 14.1-1 Operation Mode of UART/SIO | Operation | Data length | | Synchronous | Stan hit langth | | |-----------|-------------|-------------|----------------|-----------------|--| | mode | No parity | With parity | mode | Stop bit length | | | 0 | 7 | 8 | Acurabranaua | 1 bit or 2 bits | | | U | 8 | 9 | - Asynchronous | 1 bit of 2 bits | | | 1 | 8 | | Synchronous | _ | | # 14.2 Configuration of the UART/SIO The UART/SIO consists of the following six blocks. - Serial mode control register 1 (SMC1) - Serial mode control register 2 (SMC2) - Port generator reload register (SRC) - Serial status and data register (SSD) - Serial input data register (SIDR) - Serial output data register (SODR) ### ■ Block Diagram of UART/SIO Figure 14.2-1 UART/SIO Block Diagram ### O Serial mode control register 1 (SMC1) A register to control the operation mode of the UART/SIO. This register sets the presence/absence of parity, stop bit length, operation mode (data length), synchronous/asynchronous mode, and serial clock. #### Serial mode control register 2 (SMC2) A register to control the operation mode of the UART/SIO. This register sets the permission/prohibition of serial clock output, permission/prohibition of serial data output, switching between the serial port and the general-purpose port, and permission/prohibition of interrupts. #### Baud rate generator reload register (SRC) A register to control the UART/SIO data transfer rate (baud rate). #### Serial status and data register (SSD) A register that indicates the state of transmission/reception of the UART/SIO and errors. ### Serial input data register (SIDR) A register that holds received data. Serial input is converted and stored in this register. ### Serial output data register (SODR) A register that sets transmission data. The data written to this register is converted into serial data and output. ### 14.3 Pins of the UART/SIO This section shows the pins related to the UART/SIO and shows a block diagram of the pins. #### ■ Pins Related to the UART/SIO The pins related to UART/SIO include the clock I/O pin (P40/SCL3/UCK1), the serial data output pin (P65/U01), and the serial data input pin (P41/SDA3/UI1). All of which can be switched by the bridge circuit selection register (BRSR3) and the operating port selection bit (SMC2: SCKE). #### P40/SCL3/UCK1 pin The P40/SCL3/UCK1 pin serves as a general-purpose I/O port (P40), a clock I/O pin (hysteresis input) of the UART/SIO (UCK1), and the clock line of the I $^2$ C bus (SCL3). When clock output is permitted (SMC2: SCKE = 1), this pin serves as a clock I/O pin of the UART/SIO (UCK1) irrespective of the value of the corresponding port direction register. At this time, do not select the external clock (SMC1: CLK2. CLK1, CLK0 is other than $100_B$ ). When this pin is used as a clock input pin of the UART/SIO, prohibit clock output (SMC: SCKE = 0) and set it to Hiz with the corresponding port data register (PDR4: bit0 = 1). Also at this time, select the external clock (SMC1: CLK2. CLK1, CLK0 = $100_B$ ). #### P65/U01 The P65/U01 pin serves as a general-purpose I/O port (P65) and a serial data output pin of the UART/SIO (U01). When serial data output is permitted (SMC2: TXOE = 1), this pin serves as a serial data output pin of the UART/SIO (U01) irrespective of the value of the corresponding port direction register. #### P41/SDA3/UI1 pin The P41/SDA3/UI1 pin serves as a general-purpose I/O port (P41), a serial data input pin (hysteresis input) of the UART/SIO (UCK1), and the data line of the $I^2C$ bus (SDA3). When this pin is used as a serial data input pin of the UART/SIO, set it to Hiz with the corresponding port data register (PDR4: bit1 = 1). ### ■ Block Diagram of Pins Related to UART/SIO Figure 14.3-1 Block Diagram of Pins Related to UART/SIO Figure 14.3-2 Block Diagram of Pins Related to UART/SIO When the UART/SIO function is used, P33/UCK and P35/U0 must be pulled up externally. # 14.4 Registers of the UART/SIO This section shows the registers related to the UART/SIO. #### ■ Registers Related to UART/SIO Figure 14.4-1 Registers Related to UART/SIO # 14.4.1 Serial Mode Control Register 1 (SMC1) The serial mode control register 1 (SMC1) controls the operation mode of the UART/ SIO. This register sets the presence/absence of parity, stop bit length, operation mode (data length), synchronous/asynchronous mode, and serial clock. ■ Serial Mode Control Register 1 (SMC1) Figure 14.4-2 Serial Mode Control Register 1 (SMC1) Table 14.4-1 Functions of Each Bit in Serial Mode Control Register 1 (SMC1) | | Bit name | Function | | |-------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | MD:<br>Mode control bit | This bit specifies the operation mode of the UART/SIO. In asynchronous mode, the UART/SIO operates with the serial clock divided by eight. In clock synchronous mode, the UART/SIO operates with the selected serial clock. | | | Bit 6 | PEN:<br>Parity control bit | This bit specifies whether there is parity in clock asynchronous mode. | | | Bit 5 | TDP:<br>Parity polarity bit | This bit specifies the parity data attached at the time of serial transmission in clock asynchronous mode. At the time of serial reception, this bit checks the parity data. | | | Bit 4 | SBL:<br>Stop bit length control bit | This bit specifies the stop bit length in clock asynchronous mode. At the time of serial transmission, this bit attaches a stop bit of the specified bit length. At the time of serial reception, this bit evaluates the stop bit with one bit length irrespective of the set value. | | | Bit 3 | CL:<br>Character bit length control<br>bit | This bit specifies the character bit length in clock asynchronous mode. | | | Bit 2<br>Bit 1<br>Bit 0 | CLK2 CLK1 CLK0:<br>Clock selection bits | These bits select a serial clock. | | ## 14.4.2 Serial Mode Control Register 2 (SMC2) The serial mode control register 2 (SMC2) controls the operation mode of the UART/ SIO. This register sets the permission/prohibition of serial clock output, permission/ prohibition of serial data output, switching between the serial port and the general-purpose port, and permission/prohibition of interrupts. ■ Serial Mode Control Register 2 (SMC2) Figure 14.4-3 Serial Mode Control Register 2 (SMC2) Table 14.4-2 Functions of Each Bit in Serial Mode Control Register 2 (SMC2) | Bit name | | Function | | |----------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | RERC:<br>Received error flag clear bit | When "0" is written to this bit, each error flag (PER/OVR/FER) in the SSD register is cleared. In read cycle, the value is always "1." | | | Bit 6 | RXE:<br>Receiving operation enable<br>bit | This bit permits the reception of serial data. When "0" is written to this bit during a receiving operation, the operation stops after data reception is completed and the receiving operation is prohibited. | | | Bit 5 | TXE:<br>Transmitting operation<br>enable bit | This bit permits the transmission of serial data. When "0" is written to this bit during a transmitting operation, the operation stops after data transmission is completed and the transmitting operation is prohibited. | | | Bit 4 | BRGE:<br>Baud rate generator start bit | This bit starts the baud rate generator. | | | Bit 3 | TXOE:<br>Serial data output bit | This bit controls the permission/prohibition of serial data output. | | | Bit 2 | SCKE:<br>Serial clock output bit | This bit controls the I/O of the serial clock in clock synchronous mode. To enter the external clock into the P40/UCK pin, set it to input (PDR4: bit0 = 1). | | | Bit 1 | RIE:<br>Reception interrupt enable<br>bit | This bit enables reception interrupts. If reception interrupts are enabled when the RDRF bit is "1" or when each error flag is "1," a reception interrupt occurs immediately. | | | Bit 0 | TIE:<br>Transmission interrupt<br>enable bit | This bit enables transmission interrupts. If transmission interrupts are enabled when the TDRE bit is "1," a transmission interrupt occurs immediately. | | # 14.4.3 Baud Rate Generator Reload Register (SRC) The baud rate generator reload register (SRC) controls the UART/SIO data transfer rate (baud rate). #### ■ Baud Rate Generator Reload Register (SRC) Figure 14.4-4 Baud Rate Generator Reload Register (SRC) When the clock selection bits CLK2-CLK0 are set to "011," the dedicated baud rate generator is selected as a serial clock. With this register, clocks of any baud rate can be set. A value can be written to this register only when the UART is stopped. # 14.4.4 Serial Status and Data Register (SSD) The serial status and data register (SSD) indicate the state of transmission/reception of the UART/SIO and errors. ■ Serial Status and Data Register (SSD) Initial value Address bit7 bit0 bit6 bit5 bit4 bit3 bit2 bit1 00001XXXB 0012н PER OVE FER **RDRF TDRE** TDRE Transmission data register empty 0 Transmission data is written 1 Vacant **RDRF** Received data register full Vacant Received data is written FER Framing error flag 0 No framing error 1 Framing error is present OVE Overrun error flag 0 No overrun error 1 Overrun error is present PER Parity error flag 0 No parity error Parity error is present R/W: Read/write enabled R : Read only X: Undefined : Initial value Figure 14.4-5 Serial Status and Data Register (SSD) ### **CHAPTER 14 UART/SIO** Table 14.4-3 Functions of Each Bit in Serial Status and Data Register (SSD) | Bit name | | Function | | |----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | PER:<br>Parity error flag | This bit is set if a parity error occurs during reception and is cleared when "0" is written to the RERC bit in the SMC2 register. When this flag is set, the data in SIDR becomes invalid. If the PER bit is set when the RIE bit is set to "1," an interrupt occurs. | | | Bit 6 | OVE:<br>Overrun error flag | This bit is set if an overrun error occurs during reception and is cleared when "0" is written to the RERC bit in the SMC2 register. When this flag is set, the data in SIDR becomes invalid. If the OVE bit is set when the RIE bit is set to "1," an interrupt occurs. | | | Bit 5 | FER:<br>Framing error flag | This bit is set if an framing error occurs during reception and is cleared when "0" is written to the RERC bit in the SMC2 register. When this flag is set, the data in SIDR becomes invalid. If the FER bit is set when the RIE bit is set to "1," an interrupt occurs. | | | Bit 4 | RDRF:<br>Received data register full | This bit is a flag indicating the state of the received data register (SIDR). This bit is set when the received data is loaded to the SIDR register and is cleared when the SIDR register is read. If the RDRF bit is set when the RIE bit is set to "1," an interrupt occurs. | | | Bit 3 | TDRE:<br>Transmission data register<br>empty | This bit is a flag indicating the state of the serial transmission data register (SODR). This bit is cleared when the transmission data is written to the SODR register and is set when the data is loaded to the shifter for transmission and transmission of the data starts. If the TDRE bit is set, an interrupt occurs. | | | Bit2<br>Bit1<br>Bit0 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | ## 14.4.5 Serial Input Data Register (SIDR) The serial input data register (SIDR) is a register for inputting (receiving) serial data. #### ■ Serial Input Data Register (SIDR) Figure 14.4-6 "Serial Input Data Register (SIDR)" shows the bit configuration of the serial input data register. Figure 14.4-6 Serial Input Data Register (SIDR) The SIDR is a register for storing the received data. The serial data signal sent to the serial input pin (UI pin) is converted in the shift register and stored in this register. When the received data is set to this register successfully, the received data flag bit (RDRF) is set to "1." If the reception interrupt request is enabled, an interrupt occurs. When the received data is stored in this register in an interrupt or when checking the RDRF bit with the program, the RDRF flag is cleared by reading the description in this register. ## 14.4.6 Serial Output Data Register (SODR) The serial output data register (SODR) is a register for outputting (transmitting) serial data. #### ■ Serial Output Data Register (SODR) Figure 14.4-7 "Serial Output Data Register (SODR)" shows the bit configuration of the serial output data register. XXXXXXXXB Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value W Figure 14.4-7 Serial Output Data Register (SODR) W R: Write only X: Undefined 0013н W W W When the data to be transmitted is written to this register after reading the SSD register in the transmission permitted state, the transmission data is transferred to the shift register for transmission, converted into serial data, and transmitted from the serial data output pin (UO pin). W W W When the transmission data is written to the SODR register, the transmission data flag bit is set to "0." After the transmission data is transferred to the shift register for transmission, the transmission data flag bit is set to "1" so that the next transmission data can be written in the register. If the interrupt request is enabled at this time, an interrupt occurs. The next transmission data can be written by generating an interrupt or when the transmission data flag bit is set to "1." ## 14.5 UART/SIO Interrupt The UART/SIO has three flags related to interrupts, the error flag bits (PER, OVE, FER), the received data flag bit (RDRF), and the transmission data flag bit (TDRE), as well as the following two interrupt sources. - When the received data is transferred from the shift register for reception to the serial input data register (SIDR) - When the transmission data is transferred from the serial output data register (SODR) to the shift register for transmission. #### **■** Transmission Interrupt When the output data is written to the SODR register, the data written to the SODR register is transferred to the shift register for internal transmission. When the register is ready to accept the next data, the TDRE bit is set to "1." If the transmission interrupt is enabled (SMC2: TIE = 1), an interrupt request to the CPU (IRQ6) occurs. #### ■ Reception Interrupt After data is input up to the stop bit successfully, the RDRF bit is set to "1." If an overrun, parity, or error framing error has occurred, the bit of the corresponding error flag is set to "1." These bits are set when the stop bit is detected. If the reception interrupt is enabled (SSD: RIE = 1), an interrupt request to the CPU (IRQ6) occurs. #### ■ Register and Vector Table Address Related to Interrupt of UART/SIO Table 14.5-1 Register and Vector Table Address Related to Interrupt of UART/SIO | Interrupt | Interrupt level setting register | | Vector table address | | | |-----------|----------------------------------|---------------|----------------------|-------------------|-------------------| | name | Register | Bit to be set | | Upper | Lower | | IRQ6 | ILR2 (007CH) | L61 (bit 5) | L60 (bit 4) | FFEE <sub>H</sub> | FFEF <sub>H</sub> | For interrupt operation, see Section 3.4.2 "Interrupt Processing". # 14.6 Operation of the UART/SIO This section describes the operation of the UART/SIO. The UART/SIO has ordinary serial communication functions (operation modes 0 and 1). ### ■ Operation of UART/SIO #### O Operation modes The UART/SIO has two operation modes: clock synchronous mode (SIO) and clock asynchronous mode (UART). (See Table 14.1-1 "Operation mode of UART/SIO".) ## 14.7 Operation of the Operation Mode 0 #### Operation mode 0 operates in clock asynchronous mode. #### **■** Explanation of Operation Mode 0 of UART/SIO The serial clock is selected, with bits CLK2 to CLK0 in the SMC1 register, from among three types of internal clocks, an external clock, and a baud rate generator output. When the external clock is selected, the clock must be entered. In CLK asynchronous mode, the shift clock selected with bits CLK2 to CLK0 is divided by eight and data can be transferred in the range between -2% and +2% of the selected baud rate. The baud rate calculation expressions for the internal and external clocks and the baud rate generator are shown in the following. Figure 14.7-1 Baud Rate Calculation Expression for Internal and External Clocks Figure 14.7-2 Baud Rate Calculation Expression when the Dedicated Baud Rate Generator is Used Table 14.7-1 Example of the Asynchronous Transfer Rate with the Baud Rate Generator (in 4/ Fch Clock Gear) | Operating frequency | 10 MHz | 8 MHz | 7.3728 MHz | 4.9152 MHz | |-----------------------|-------------|-------------|------------|------------| | Instruction cycle | 0.4 μs | 0.5 μs | 0.54 μs | 0.81 μs | | | 78125(n=2) | 62500(n=2) | _ | 76800(n=1) | | | 39062(n=4) | 31250(n=4) | 38400(n=3) | 38400(n=2) | | Baud rate | 19531(n=8) | 17857(n=7) | 19200(n=6) | 19200(n=4) | | | 9765(n=16) | 9615(n=13) | 9600(n=12) | 9600(n=8) | | Values in parentheses | 4882(n=32) | 4807(n=26) | 4800(n=24) | 4800(n=16) | | indicate SRC | 2403(n=65) | 2403(n=52) | 2400(n=48) | 2400(n=32) | | register set values | 1201(n=130) | 1201(n=104) | 1200(n=96) | 1200(n=64) | | | _ | 600(n=208) | 600(n=192) | 600(n=128) | | | _ | _ | | 300(n=0) | #### ■ Transfer Data Format The UART/SIO can only use the NRZ (Non Return to Zero) format data. Figure 14.7-3 "Transfer Data Format" shows the data format. In the following example, the stop bit length is two bits. As shown in Figure 14.7-3 "Transfer Data Format", data transfer always starts with the start bit ("L" level), followed by the data bit length specified as the LSB first, and ends with the stop bit ("H" level). In an idle state, it is at the "H" level. 7-bit length Sp Sp No parity St D0 D1 D2 D3 D4 D5 D6 Stop bits: 2 bits 7-bit length D1 D2 D3 D4 D5 Sp Sp With parity D<sub>0</sub> D6 Stop bits: 2 bits 8-bit length D3 D1 D4 D5 No parity St D<sub>0</sub> D2 D6 D7 Sp i Sp Stop bits: 2 bits 8-bit length D1 With parity St D0 D2 D3 D4 D5 D6 D7 Sp Sp : Stop bits: 2 bits St : Start bit D0 to D7 : Data bit : Parity bit Sp : Stop bit Figure 14.7-3 Transfer Data Format #### ■ Receiving Operation in CLK Asynchronous Mode Select the baud rate clock with bits CLK2 to CLK0 in the SMC2 register. For the baud rate clock, see Figure 14.7-1 "Baud Rate Calculation Expression for Internal and External Clocks" and Figure 14.7-2 "Baud Rate Calculation Expression when the Dedicated Baud Rate Generator is Used". In a receiving operation, reception is permitted when the RXE bit in the SMC1 register is "1" and the receiving operation starts at the first falling edge of the input data (detection of the start bit). When the receiving operation is completed, the RDRF bit in the SSD register is set to "1" and the received data is loaded to the SIDR register. If the RDRF bit is set to "1" when the RIE bit is "1," a reception interrupt to the CPU is generated. If any of the three errors (PER/OVE/FER) is detected when reception is completed, the RDRF bit is not set to "1" and the received data is not loaded to the SIDR register. Therefore, the value in the SIDR register is the previously received data. Unless the RXE bit is set to "0," the receiving operation is continued whenever a start bit is detected even if an error flag is set. Figure 14.7-4 Receiving Operation of CLK Asynchronous Mode If "0" is written to the RXE bit of the SMC2 register during a receiving operation, the receiving operation is prohibited after data reception is completed. #### ■ Reception Error in CLK Asynchronous Mode In CLK asynchronous mode, three types of errors are detected. When a parity error, overrun error, or framing error is detected, the PER, OVE, or FER bit in the SSD register is set to "1," respectively. The detection of these errors are performed at the end of reception as shown in the following. When any of these errors is detected, RDRF is not set and the received data is not loaded to the SIDR register. Therefore, the value in the SIDR register is the previously received data. By writing "0" to the RERC bit in the SCM2 register, all of the three error flags are cleared. SI D5 D6 D7 Sp Sp PER OVE FER Error interrupt Figure 14.7-5 Reception Error Setting Timing #### ■ Detecting the Start Bit At Receiving Operation When the "L" level remains for four clocks with the selected serial clock (generator output, etc.) after the first falling edge of the input data, the UART/SIO regards it as a start bit. After the start bit is detected, data is sampled at the rising edge of the fifth clock of the serial clock after the start bit is detected. Figure 14.7-6 Detecting a Start Bit #### **■** Transmitting Operation in CLK Asynchronous Mode If transmission data is written to the SODR register when the TXE bit in the SMC2 register is "1," the TDRE bit in the SSD register is cleared and a transmitting operation starts. When the data in the SODR register is loaded to the shifter and the output of transmission data starts, the TDRE bit in the SSD register is set. If data is written to the SODR register when data is being transmitted (when the TDRE bit is set to "1"), the TDRE bit is cleared and data is transmitted continuously following the transmission of the specified bit length data. If "0" is written to the TXE bit in the SMC2 register during a transmitting operation, the transmitting operation is prohibited following the transmission of the specified bit length data when the SODR register is vacant (when the TDRE bit is set to "1"). When there is data in the SODR register (when the TDRE bit is set to "1"), the transmitting operation is prohibited after the data in the SODR register is transmitted. Figure 14.7-7 Transmission in CLK Asynchronous Mode ## 14.8 Operation of the Operation Mode 1 #### Operation mode 1 operates in clock synchronous mode. #### ■ Explanation of UART/SIO Operation Mode In CLK synchronous mode, the clock is selected, with bits CLK2 to CLK0 in the SMC1 register, from among three types of internal clocks, an external clock, and a baud rate generator output. Shift operation is performed with the selected clock as a shift clock. When the external clock is entered, set the SCKE bit to "0". When the internal clock or the output of the baud rate generator is output as a shift clock, set the SCKE bit to "1". The baud rate calculation expressions for the internal and external clocks and the baud rate generator are shown in the following Figure 14.8-1 Baud Rate Calculation Expression for the Internal and External Clocks (Operation Mode 1) Figure 14.8-2 Baud Rate Calculation Expression when the Dedicated Baud Rate Generator is Used (Operation Mode 1) #### ■ 8-bit Receiving Operation at Operation Mode 1 In reception in operation mode 1, use each register as shown in the following. Figure 14.8-3 Registers Used During Reception in Operation Mode 1 A receiving operation is permitted by setting the TXE/RXE bits to "11" and started by writing to the SODR register. The receiving operation is performed in synch with the rising edge of the shift clock. When the reception of 8-bit data is completed, the data in the shifter is loaded to the SIDR register and the RDRF flag is set to "1." When RIE is "1" at this time, an interrupt request to the CPU is generated. If an overrun error is detected at the end of reception, data is not loaded to the SIDR register. If "0" is written to the RXE bit during the receiving operation, the receiving operation is stopped after reception of the 8-bit data. In the serial operation stop state, maintain the input of the serial clock at the "H" level (irrespective of the value of the RXE bit). Figure 14.8-4 8-bit Data Receiving Operation in CLK Synchronous Mode #### ■ Continuous Receiving Operation In CLK synchronous mode, not only an 8-bit data receiving operation but also a continuous receiving operation can be performed. In the continuous receiving operation, the TIE bit in the SMC2 register and the TDRE bit in the SSD register are used in addition to the registers used in the 8-bit data receiving operation. The receiving operation is permitted by setting the TXE/RXE bits to "11" and started by writing to the SODR register. The receiving operation is performed in synch with the rising edge of the shift clock. When a shift operation starts, the TDRE bit is set to "1." When TIE is "1" at this time, an interrupt to the CPU is generated. By writing to the SODR register before the shift operation of 8-bit data is completed, the next shift operation is permitted and the receiving operation is performed continuously after the reception of 8-bit data. When the reception of 8-bit data is completed, the data in the shifter is loaded to the SIDR register and the RDRF flag is set to "1." When RIE is "1" at this time, an interrupt request to the CPU is generated. If an overrun error is detected at the end of reception, data is not loaded to the SIDR register and the description in the SIDR register is the previously received data. By reading the SIDR register, a reception interrupt (RDRF) is cleared. By writing "0" to the RXE bit, the receiving operation is stopped. If "0" is written to the RXE bit during the receiving operation, the receiving operation is stopped after 8-bit data is received. Figure 14.8-5 Continuous Receiving Operation in CLK Synchronous Mode ### ■ 8-bit Transmitting Operation at Operation Mode 1 In transmission in operation mode 1, use each register as shown in the following. Figure 14.8-6 Registers During Transmission in Operation Mode 1 A transmitting operation is permitted by setting the TXE/RXE bits to "11" and started by writing data to the SODR register. When transmitting operation is started, the data written to the SODR register is loaded to the shifter and the shift operation is performed. When the data in the SODR register is loaded to the shifter, the TDRE flag is set to "1." When TIE is "1" at this time, an interrupt request to the CPU is generated. Output of the serial data is permitted with TXOE = "1" and is output in synch with the falling edge of the shift clock. If "0" is written to the TXE bit during the transmitting operation, the operation is stopped after 8-bit data is transmitted. After the 8-bit data is transmitted, the RDRF bit is set to "1." If RIE is "1" at this time, an interrupt request to the CPU is generated. Data transmission starts with bit 0 and ends with bit 7. In the serial operation stop state, maintain the input of the serial clock at the "H" level (irrespective of the value of the TXE bit). Figure 14.8-7 8-bit Transmitting Operation in CLK Synchronous Mode #### ■ Continuous Transmission at Operation Mode 1 In CLK synchronous mode, not only 8-bit data transmission but also continuous transmission can be performed. The transmitting operation is performed by setting the TXE/RXE bits to "11" and writing data to the SODR register. When transmission starts, the data written to the SODR register is loaded to the shifter and the shift operation is performed. When the data in the SODR register is loaded to the shifter, the TDRE flag is set to "1." When TIE is set to "1" at this time, an interrupt request to the CPU is generated. A continuous operation is performed by writing the next transmission data to the SODR register during the transmitting operation when the TDRE bit is "1" (the SODR register is vacant). By writing data to the SODR register, the TDRE bit is cleared. After 8-bit data is transmitted, the data written to the SODR register is loaded to the shifter and the transmitting operation is performed continuously. By writing "0" to the TXE bit, the transmitting operation is stopped. If "0" is written to the TXE bit during the transmitting operation, the transmitting operation is stopped after 8-bit data is transmitted when the SODR register is vacant (when the TDRE bit is "1"). When there is data in the SODR register (when the TDRE bit is "0"), the transmitting operation is stopped after the data in the SODR register is transmitted. When 8-bit data transmission is completed, the RDRF bit is set to "1." When RIE is "1" at this time, an interrupt request to the CPU is generated. Figure 14.8-8 Continuous Receiving Operation in CLK Synchronous Mode # CHAPTER 15 I<sup>2</sup>C ## This chapter describes the functions and operations of the I<sup>2</sup>C. - 15.1 "Overview of the I<sup>2</sup>C" - 15.2 "Configuration of the I<sup>2</sup>C" - 15.3 "Pins of the I<sup>2</sup>C" - 15.4 "Registers of the I<sup>2</sup>C" - 15.5 "I<sup>2</sup>C Interrupts" - 15.6 "Operation of the I<sup>2</sup>C" - 15.7 "Notes on Using the I<sup>2</sup>C" - 15.8 "Operation of Timeout Detection Function" # 15.1 Overview of the I<sup>2</sup>C The I<sup>2</sup>C is a simple bidirectional bus consisting of two wires that transfer data among devices. These two I<sup>2</sup>C bus interfaces allow internal devices requiring address data to connect to one another with a minimum number of circuits, making it possible to construct less expensive hardware using a fewer number of PCBs. The I<sup>2</sup>C interface that supports Philips's I<sup>2</sup>C bus specification and Intel's SM bus specification provides master/slave transmission and reception, arbitration lost detection, slave address/general call address detection, generation and detection of start/stop conditions, and buss error detection. #### ■ I<sup>2</sup>C Functions The I<sup>2</sup>C interface is a simple structure bidirectional bus consisting of two wires: a serial data line (SDA) and a serial clock line (SCL). Among the devices connected with these two wires, information is transmitted to one another. By recognizing the unique address of each device, it can operate as a transmitting or receiving device in accordance with the function of each device. Among these devices, the master/slave relation is established. The I<sup>2</sup>C interface can connect two or more devices to the bus provided the upper limit of the bus capacitance does not exceed 400pF. It is a full-fledged multi-master bus equipped with collision detection and communication adjustment procedures designed to avoid the destruction of data if two or more masters attempt to start data transfer simultaneously. A configuration example of the I<sup>2</sup>C interface is shown in Figure 15.1-1 "I<sup>2</sup>C Block Diagram". The communication adjustment procedure permits only one master to control the bus when two or more masters attempt to control the bus so that messages are not lost or the contents of messages are not changed. Multi-master means that multiple masters attempt to control the bus simultaneously without losing messages. Figure 15.1-1 I<sup>2</sup>C Block Diagram # 15.2 Configuration of the I<sup>2</sup>C The I<sup>2</sup>C consists of the following 14 blocks. - · Clock selector, clock divider, shift clock generator - Start/stop condition generator - Start/stop condition detector - Arbitration lost detector - · Timeout detector - Slave address comparator - I<sup>2</sup>C bus status register (IBSR) - I<sup>2</sup>C bus control register (IBCR) - I<sup>2</sup>C clock control register (ICCR) - I<sup>2</sup>C address register (IADR) - I<sup>2</sup>C data register (IDAR) - I<sup>2</sup>C timeout control register (ITCR) - I<sup>2</sup>C timeout status register (ITSR) - I<sup>2</sup>C timeout data register (ITOD) - I<sup>2</sup>C timeout clock register (ITOC) - I<sup>2</sup>C slave timeout register (ISTO) - I<sup>2</sup>C master timeout register (IMTO) ## ■ I<sup>2</sup>C Block Diagram Figure 15.2-1 I<sup>2</sup>C Block Diagram #### O Clock selector, clock divider, shift clock generator This circuit selects and generates a shift clock of the I<sup>2</sup>C bus based on the internal clock. #### Start/stop condition generator When the bus is released (when the SCL and SDA lines are at a "H" level), transmitting a start condition causes the master to start communication. When the SDA line is changed from "H" to "L" when SCL = H, a start condition is generated. When a stop condition is generated, the master can stop communication. The stop condition is generated when the SDA line is changed from "L" to "H" when SCL = H. #### Start/stop condition detector This circuit detects the start/stop condition for data transfer. #### O Arbitration lost detector This interface circuit supports the multi-master system. If two or more masters transmit data simultaneously, arbitration lost is generated. When logic level "1" is transmitted when the SDA line is at level "L", this state is regarded as arbitration lost. At this time, IBSR:AL is set to "1" and the master is changed into a slave. #### O Slave address comparator After a start condition is transmitted, a slave address is transmitted. This address is seven-bit data, followed by a data direction bit (R/W) as bit 8. ACK is returned only to the slave whose address matches the transmitted address. #### Timeout detector This circuit detects a timeout based on the value set in the ITOD, ITOC, ISTO, and IMTO registers. #### ○ IBSR register The IBSR register indicates the status of the I<sup>2</sup>C interface. This register is read-only. #### O IBCR register The IBCR register is used to select the operating mode, enables/disables interrupts, enables/disables acknowledge, and enables/disables general call acknowledge. #### O ICCR register The ICCR register is used to permit the operation of the I<sup>2</sup>C interface and select the shift clock frequency. #### O IADR register The IADR register is used to set the slave address. ### ○ IDAR register The IDAR register is used to hold the shift data transmitted/received. In transmission, the data written in this register is transferred to the bus from the MSB in turn. #### ○ ITCR register The ITCR register is used to enable/disable the operation of the timeout detector and to control interrupts. #### O ITSR register The ITSR register is used to check the detection state of the timeout detector. #### O ITOD register The ITOD register is used to set the count value for a I<sup>2</sup>C timeout in the data line. #### O ITOC register The ITOC register is used to set the count value for a I<sup>2</sup>C timeout in the clock line. #### ○ ISTO register The ISTO register is used to set the count value for a I<sup>2</sup>C slave timeout. #### ○ IMTO register The IMTO register is used to set the count value for a I<sup>2</sup>C master timeout. ### ○ I<sup>2</sup>C interface interrupt source #### IRQ9: An interrupt request is generated by the $I^2C$ interface when the bus error interrupt request bit is enabled (IBCR: BEIE = "1") and a bus error has occurred or when the transfer end interrupt enable bit is enabled (IBCR: INTE = "1") and data transfer is completed. #### IRQA: A timeout interrupt is generated if the set timeout is expired when the timeout detection function is enabled (ITCR: TS0 to TS2 are other than "000"). # 15.3 Pins of the I<sup>2</sup>C ## This section shows the pins related to the I<sup>2</sup>C and the block diagram of pins. #### ■ Pins Related to the I<sup>2</sup>C The pins related to the $I^2C$ include the clock I/O pin (P33/SCL2/UCK3) and the serial data I/O pin (P34/SDA2/UI3). They can be switched by the bridge circuit selection register (BRSR1 to 3), the operating port selection bit (SMC2: TXOE) of UART serial mode control register 2, and the $I^2C$ operation enable bit (ICCR: EN). #### P34/SDA2/UI3 pin The P34/SDA2/U13 pin serves as an N-ch open-drain I/O port (P34), a $I^2$ C data I/O pin (SDA2), and a bridge circuit UART serial data input pin (UI3). #### P33/SCL2/UCK3 pin The P33/SCL2/UCK3 pin serves as an N-ch open-drain I/O port (P33), a I<sup>2</sup>C shift clock I/O pin (SCL2), and a bridge circuit UART serial clock I/O pin (UCK3). ## ■ Block Diagram of Pins Related to I<sup>2</sup>C Figure 15.3-1 Block Diagram of Pins Related to I<sup>2</sup>C #### Note: When the I<sup>2</sup>C function is used, P33/SCL2 and P34/SDA2 pins must be pulled up externally. # 15.4 Registers of the I<sup>2</sup>C This section shows the registers related to the I<sup>2</sup>C. ### ■ Registers Related to I<sup>2</sup>C Figure 15.4-1 Registers Related to I<sup>2</sup>C # 15.4.1 I<sup>2</sup>C Bus Status Register (IBSR) The IBSR register indicates the status of the interface. ■ I<sup>2</sup>C Bus Status Register (IBSR) Figure 15.4-2 I<sup>2</sup>C Bus Status Register (IBSR) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value AL 0035н ВВ RSC LRB GCA FBT 0000000В TRX AAS R R R R R R FBT First byte detection bit The received data is a byte other than the first byte when data is 0 The received data is the first byte (address data) when data is received GCA General call address detection bit In slave mode, the general call address (00H) is not received 0 In slave mode, the general call address (00H) is received Addressing detection bit 0 Not addressed in slave mode Addressed in slave mode TRX Data transfer state bit 0 Reception mode 1 Transmission mode LRB Acknowledge storage bit 0 The acknowledge generated by the receiving end is detected at the ninth shift clock Not acknowledged at the ninth shift clock AL Arbitration lost bit 0 Arbitration lost is not detected Arbitration lost is generated while the master is transmitting data or "1" is written to the IBCR: MSS bit when another system is using the bus RSC Repeated start condition detection bit Repeated start condition is not detected 1 Start condition is detected again when the bus is in use ВВ Bus busy bit 0 Stop condition is detected Start condition is detected R/W: Read only : Initial value Table 15.4-1 Functions of Each Bit in I<sup>2</sup>C Bus Status Register (IBSR) | Bit name | | Function | | |----------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | BB:<br>Bus busy bit | This bit indicates the state of the bus. This bit is cleared when a stop condition is detected and set when a start condition is detected. | | | Bit 6 | RSC:<br>Repeated start condition<br>detection bit | This bit detects the repeated start condition. This bit is set when a start condition is detected and cleared in the following state. • "0" is written to the IBCR: INT bit • The slave address does not match the set address • A start condition is detected during bus stop • A stop condition is detected | | | Bit 5 | AL:<br>Arbitration lost bit | This bit detects arbitration lost. This bit is set in the following states. • Arbitration lost is detected when the master is transmitting data • "1" is written to the IBCR: MSS bit when another system is using the bus This bit is also cleared when "0" is written to the IBCR: INT bit | | | Bit 4 | LRB:<br>Acknowledge storage bit | This bit stores the SDA line value of the 9th clock when the data byte is transferred. Cleared when an acknowledge bit is detected. (SDA = L) Set when an acknowledge bit is not detected. (SDA = H) Cleared with "0" when a start or stop condition is detected. | | | Bit 3 | TRX:<br>Data transfer state bit | This bit indicates whether the data transfer is performed in the transmission mode or the reception mode. | | | Bit 2 | AAS:<br>Addressing detection bit | This bit indicates addressing is performed in slave mode. This bit is set when addressing is performed in slave mode and cleared when a start or stop condition is detected. | | | Bit 1 | GCA:<br>General call address<br>detection bit | This bit detects a general call address. If this bit is set to "1" in slave mode, the general call address (00H) is received. This bit is cleared when a start or stop condition is detected. | | | Bit 0 | FBT:<br>First byte detection bit | This bit detects the first byte This bit is always set to "1" in the start condition. This bit is set to "1" when a start condition is detected and cleared when "0" is written to the IBCR: INT bit or when the set address does not match its address in slave mode. | | # 15.4.2 I<sup>2</sup>C Bus Control Register (IBCR) The IBCR register is used to select the operating mode, enables/disables interrupts, enables/disables acknowledge, and enables/disables general call acknowledge. ■ I<sup>2</sup>C Bus Control Register (IBCR) Figure 15.4-3 I<sup>2</sup>C Bus Control Register (IBCR) Table 15.4-2 Functions of Each Bit in I<sup>2</sup>C Bus Control Register (IBCR) | | Bit name | Function | |-------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | BER:<br>Bus error interrupt request<br>flag bit | This bit clears a bus error interrupt and detects a bus error. When a bus error is detected, "0" is written and the bus error interrupt is cleared. When "1" is written, there is no change and no effect on others. When an illegal start or stop condition is detected during data transfer, this bit is set to "1". For RMW instructions, "1" is always read. When this bit is set, the operation enable bit in the ICCR register is cleared, the I <sup>2</sup> C enters the hold mode, and data transfer is terminated. | | Bit 6 | BEIE:<br>Bus error interrupt request<br>enable bit | This bit enables (BEIE = 1) or disables (BEIE = 0) the generation of a bus error interrupt request. When this bit is set and BER = 1, an interrupt request is sent to the CPU. | | Bit 5 | SCC:<br>Start condition generation<br>bit | When this bit is set, a repeated start condition in master mode is generated. (SCC = 1) No change when "0" is written. The read value of this bit is always "0". Note: 1) Do not write SCC = 1 and MSS = 0 simultaneously. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and a stop condition is generated. | | Bit 4 | MSS:<br>Master/slave selection bit | This bit selects the slave mode (MSS = 0) or the master mode (MSS = 1). When this bit is cleared to "0", a stop condition is generated and the master mode is switched to the slave mode after transfer is completed. When this bit is set to "1", the slave mode is switched to the master mode, a start condition is generated, and transfer is started. If arbitration lost is generated when the master is transmitting data, this bit is cleared and the master mode is switched to the slave mode. Note: 1) Do not write SCC = 1 and MSS = 0 simultaneously. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and a stop condition is generated. | | Bit 3 | ACK: Data acknowledge generation enable bit | This bit enables (ACK = 1) or disables (ACK = 0) the output of the acknowledge bit in the 9th clock at data reception. | | Bit 2 | GCAA: General call address acknowledge generation enable bit | This bit permits the generation of acknowledge when a general call address is received. When a general call address is received in slave mode when this bit is set to "1", output of acknowledge is permitted. Even if a general call address is received when "0" is written to this bit, acknowledge is not output. | # CHAPTER 15 I<sup>2</sup>C Table 15.4-2 Functions of Each Bit in I<sup>2</sup>C Bus Control Register (IBCR) (Continued) | | Bit name | Function | |-------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 1 | INTE:<br>Transfer end interrupt<br>request enable bit | This bit selects whether an interrupt at the end of transfer is enabled (INTE = 1) or disabled (INTE = 0). When this bit is set and INT is set to "1", a transfer end interrupt request is sent to the CPU. | | Bit 0 | INT:<br>Transfer end interrupt<br>request flag bit | With this bit, the data transfer end interrupt request flag can be cleared. In addition, it can be determined whether the interrupt is detected. When "0" is written, the transfer end interrupt request flag is cleared. When "1" is written, no change occurs. If any of the following four conditions is met when one byte transfer including the acknowledge bit is completed (including the acknowledge bit in the 9th clock), this bit is set to "1". Bus master mode Addressed slave Ageneral call address is received Arbitration lost is generated When this bit is set to "1", the SCL line is kept at the "L" level. This bit is cleared when "0" is written to this bit. At this time, this macro releases the SCL line and transfers the next byte. This bit is also cleared to "0" when a start or stop condition is generated in master mode. Note: 1) If "1" is written to SCC when INT = 0, "1" in the SCC bit has a higher priority and a start condition is generated. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and the stop condition is generated. For RMW instructions, "1" is always read. | ## Note: When the interrupt request flag bit (IBCR: BER) is cleared, do not rewrite the interrupt request enable bit (IBCR: BEIE) simultaneously. Only when the $I^2C$ enable bit (ICCR: EN) is set, values can be written to the ACK, GCAA, and INTE bits in the IBCR register. # 15.4.3 I<sup>2</sup>C Clock Control Register (ICCR) The ICCR register is used to permit the operation of the I<sup>2</sup>C and select the shift clock frequency. ■ I<sup>2</sup>C Clock Control Register (ICCR) Figure 15.4-4 I<sup>2</sup>C Clock Control Register (ICCR) # CHAPTER 15 I<sup>2</sup>C Table 15.4-3 Functions of Each Bit in I<sup>2</sup>C Clock Control Register (ICCR) | | Bit name | Function | |-------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | DMBP:<br>Divider m bypass bit | This bit is used to bypass the m divider for generating a shift clock frequency. When "0" is written, the value set in CS3 and CS4 becomes the value of the m divider. When "1" is written, the m divider is bypassed. This is equivalent to m = 1. In read cycle, the present set value can be read. When n = 0 (CS2 = CS1 = CS0 = 0), do not set this bit. | | Bit 6 | Unused bit | The read value is undefined. Writing has no efect on operation. | | Bit 5 | EN:<br>Multi-address I <sup>2</sup> C operation<br>permission bit | This bit permits the operation of the multi-address I <sup>2</sup> C interface (EN = "1"). When the bit is "0", each bit of the MBSR and MBCR registers (excluding BER and BEIE bits) is cleared to "0". When the MBCR:BER bit is set, the bit is cleared. | | Bit 4<br>Bit 3 | CS4, CS3:<br>Clock 1 selection bit | This bit sets shift clock frequency. Shift clock frequency Fsck is determined by the following formula. | | Bit 2<br>Bit 1<br>Bit 0 | CS2, CS1, CS0:<br>Clock 2 selection bit | $Fsck = \frac{2/t_{inst}}{(m\times n + 2)} \qquad (1)$ Where, $F_{inst}$ is an instruction cycle (the clock in the SYCC selected by the SCS bit). When DMBP is "0", m is selected by CS4 and CS3. When DMBP is "1," m is "1." n is selected by CS2, CS1, and CS0. | # 15.4.4 I<sup>2</sup>C Address Register (IADR) The IADR register is used to set the slave address. # ■ I<sup>2</sup>C Address Register (IADR) Figure 15.4-5 I<sup>2</sup>C Address Register (IADR) In slave mode, the value in this register is compared with the slave address stored in IADR after the requested address is received. When they match, acknowledge is transmitted to the master as the 9th shift clock. # 15.4.5 I<sup>2</sup>C Data Register (IDAR) The IDAR register is used to set transmission data and to store received data. ## ■ I<sup>2</sup>C Data Register (IDAR) Figure 15.4-6 I<sup>2</sup>C Data Register (IDAR) In master mode, the data written in the register is shifted to the SDA line bit by bit from the MSB bit. The write side in this register is made up of a double buffer. When the bus is in use (IBSR: BB = 1), written data is loaded to the eight-bit shift register when the transfer of the present byte is completed. The data in the shift register is shifted and output to the SDA line bit by bit. The value written to this register has no effect on the present data transfer. Also in slave mode, the same function can be used after the address is determined. When IBCR: INT = 1 at data reception (IBSR: TRX = 0), the received data can be read from this register. Since the register for serial transfer is read directly in read cycle, the received data is effective only when IBCR: INT = 1. # 15.4.6 I<sup>2</sup>C Timeout Control Register (ITCR) The ITCR register is used to control the SM bus timeout detection. ## ■ I<sup>2</sup>C Timeout Control Register (ITCR) Figure 15.4-7 "I<sup>2</sup>C Timeout Control Register (ITCR)" shows the bit configuration of the I<sup>2</sup>C timeout control register (ITCR) Figure 15.4-7 I<sup>2</sup>C Timeout Control Register (ITCR) # CHAPTER 15 I<sup>2</sup>C Table 15.4-4 Functions of Each Bit in I<sup>2</sup>C Timeout Control Register (ITCR) | | Bit name | Function | | | | | |-------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit 7 | Unused bit | The read value is undefined. Writing has no efect on operation. | | | | | | Bit 6 | AAC:<br>ACK control bit at<br>addressing | This bit controls ACK at address matching. When this bit is set to "1", ACK control is performed automatically. (ACK is returned automatically when the addresses match. When "0" is written to this bit, ACK at addressing is not output. | | | | | | Bit 5 | Test bit | This bit is a test bit. Write "1" when I <sup>2</sup> C is used. Note: Though the initial value of this bit is "0", write "1" to this bit when I <sup>2</sup> C is used. | | | | | | Bit 4 | TOE:<br>Timeout interrupt enable bit | This bit enables/disables timeout interrupts. When "1" is written to this bit, timeout interrupts are enabled and an interrupt request is sent to the CPU. When "0" is written to this bit, timeout interrupts are disabled. | | | | | | Bit 3 | EXT:<br>Timeout detection extended<br>bit | This bit makes extended control for detecting a timeout. When "1" is written to this bit, the timeout detection function also operates in a mode other than master/slave mode. When "0" is written to this bit, the timeout detection function operates only in master/slave mode. Note: This bit is effective only when timeout detection is enabled (ITCR: TS0 to TS2 is other than "000".) | | | | | | Bit 2<br>Bit 1<br>Bit 0 | TS2, TS1, TS0:<br>Timeout count selection bits<br>(T) | These bits select the clock for detecting a timeout. When TS2 = 0, TS1 = 0, and TS0 = 0, the timeout detection function is disabled. With the clock selected in these bits [T $\times$ (t <sub>inst</sub> /2) $\times$ 10], the low period in the SCL2 and SDA2 lines is counted. | | | | | # 15.4.7 I<sup>2</sup>C Timeout Status Register (ITSR) The ITSR register indicates the SM bus timeout detection status. ## ■ I<sup>2</sup>C Timeout Status Register (ITSR) 15.4-8 "I<sup>2</sup>C Timeout Status Register (ITSR)" shows the bit configuration of the I<sup>2</sup>C timeout status register (ITSR). Figure 15.4-8 I<sup>2</sup>C Timeout Status Register (ITSR) Table 15.4-5 Functions of Each Bit in I<sup>2</sup>C Timeout Status Register (ITSR) | | Bit name | Function | | | | | |----------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4 | Unused bits | The read value is undefined. Writing has no efect on operation. | | | | | | Bit 3 | TDR:<br>Timeout data interrupt<br>request flag | This bit detects a timeout of the data line. When timeout data is detected, this bit is set to "1". If timeout interrupts (ITCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | | | | | | Bit 2 | TCR:<br>Timeout clock interrupt<br>request flag | This bit detects a timeout of the clock line. When a timeout clock is detected, this bit is set to "1". If timeout interrupts (ITCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | | | | | | Bit 1 | MTR:<br>Master timeout interrupt<br>request flag | This bit detects a master timeout. When a master timeout is detected, this bit is set to "1". If master timeout interrupts (ITCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no meaning. | | | | | | Bit 0 | STR:<br>Slave timeout interrupt<br>request flag | This bit detects a slave timeout. When a slave timeout is detected, this bit is set to "1". If slave timeout interrupts (ITCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | | | | | # 15.4.8 I<sup>2</sup>C Timeout Data Register (ITOD) The ITOD register is used to detect an SM bus timeout (data line). ### ■ I<sup>2</sup>C Timeout Data Register (ITOD) X: Undefined Figure 15.4-9 "I<sup>2</sup>C Timeout Data Register (ITOD)" shows the bit configuration of the I<sup>2</sup>C timeout data register (ITOD) bit7 Address bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 003Сн **XXXXXXXX**B R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled Figure 15.4-9 I<sup>2</sup>C Timeout Data Register (ITOD) If the value written to this register plus one matches the counted value of the low time period of the SDA2 line when the timeout detection function is enabled (ITCR: TS0 to TS2 is other than "000"), the timeout data interrupt request flag (ITSR: TDR) is set to "1". The low time period of the SDA2 line is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. When the SDA2 line is at a high level, the counter value is cleared to "0", and counting starts again when the SDA2 line is at a low level. When the counter value matches "the value set in the timeout data register (ITOD) + 1", a timeout is detected and the timeout data interrupt request flag is set. # 15.4.9 I<sup>2</sup>C Timeout Clock Register (ITOC) The ITOC register is used to detect an SM bus timeout (clock line). ## ■ I<sup>2</sup>C Timeout Clock Register (ITOC) Figure 15.4-10 " $I^2C$ Timeout Data Register (ITOD)" shows the bit configuration of the $I^2C$ timeout clock register (ITOC) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 003DH XXXXXXXXB R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled X: Undefined Figure 15.4-10 I<sup>2</sup>C Timeout Data Register (ITOD) If the value written to this register plus one matches the counted value of the low time period of the SCL2 line when the timeout detection function is enabled (ITCR: TS0 to TS2 is other than "000"), the timeout clock interrupt request flag (ITSR: TCR) is set to "1". The low time period of the SCL2 line is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. When the SCL2 line is at a high level, the counter value is cleared to "0" and counting starts again when the SCL2 line is at a low level. When the counter value matches "the value set in the timeout clock register (ITOC) + 1", a timeout is detected and the timeout clock interrupt request flag is set. # 15.4.10 I<sup>2</sup>C Master Timeout Register (IMTO) The IMTO register is used to detect an SM bus timeout. ### ■ I<sup>2</sup>C Master Timeout Register (IMTO) X: Undefined Figure 15.4-11 "I<sup>2</sup>C Master Timeout Register (IMTO)" shows the bit configuration of the I<sup>2</sup>C master timeout register (IMTO) Initial value Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 003EH **XXXXXXXX**B R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled Figure 15.4-11 I<sup>2</sup>C Master Timeout Register (IMTO) When the value written to this register plus one matches the cumulative value of the low time period of the SCL2 line counted from start to acknowledge (or from acknowledge to acknowledge or from acknowledge to stop) when the timeout detection function is enabled (ITCR: TS0 to TS2 is other than "000"), the master timeout interrupt request flag (ITSR: MTR) is set to "1". The low time period of the SCL2 line is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 10. In master mode, the low time period cumulative value of the SCL2 line is counted only when the SCL2 line is at a low level and counting is stopped when the SCL2 line is at a high level. At start, acknowledge or stop, or by exiting the master mode, the counter value is cleared to "0". When the counter value matches the value set in "the master timeout register (IMTO) + 1", a master timeout is detected and the master timeout interrupt request flag is set. # 15.4.11 I<sup>2</sup>C Slave Timeout Register (ISTO) The ISTO register is used to detect an SM bus timeout. ## ■ I<sup>2</sup>C Slave Timeout Register (ISTO) Figure 15.4-12 "I<sup>2</sup>C Slave Timeout Register (ISTO)" shows the bit configuration of the I<sup>2</sup>C slave timeout register (ISTO) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 003FH XXXXXXXXB R/W R/W R/W R/W R/W R/W R/W R/W R/W: Read/write enabled X: Undefined Figure 15.4-12 I<sup>2</sup>C Slave Timeout Register (ISTO) When the value written to this register plus one matches the cumulative value of the low time period of the SCL2 line counted from start to stop when the timeout detection function is enabled (ITCR: TS0 to TS2 is other than "000"), the slave timeout interrupt request flag (ITSR: STR) is set to "1". The low-time period of the SCL2 line is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. In slave mode, the low-time period cumulative value of the SCL2 line is counted only when the SCL2 line is at a low level and counting is stopped when the SCL2 line is at a high level. At start or stop or by exiting the slave mode, the counter value is cleared to "0". When the counter value matches "the value set in the slave timeout register (ISTO) + 1", a slave timeout is detected and the slave timeout interrupt request flag is set. # 15.5 I<sup>2</sup>C Interrupts The I<sup>2</sup>C interface may generate an interrupt request when the data transfer is completed, a bus error has occurred, or a timeout is detected. ### ■ Interrupt at Bus Error When the following conditions are met, a bus error is assumed to have occurred and the $I^2C$ interface is stopped. - 1. When a stop condition is detected in master mode. - 2. When a start or stop condition is detected when the first byte is being transmitted and received. - 3. When a start or stop condition is detected when data (excluding the first bit of start, stop, and data) is being transmitted and received. If the bus error interrupt request enable bit is enabled (IBCR: BEIE = 1) at this time, an interrupt request is output to the CPU. Clear the interrupt request by writing "0" to the BER bit in the interrupt processing routine. If a bus error has occurred in spite of the BEIE bit value, the BER bit is set to "1". ## ■ Interrupt at Data Transfer Completion When data transfer is completed and the transfer end interrupt request enable bit is enabled (IBCR: INTE = 1), an interrupt request (IRQ9) is output to the CPU. Clear the interrupt request by writing "0" to the INT bit in the interrupt processing routine. If data transfer is completed in spite of the INTE bit value, the INT bit is set to "1". #### ■ Interrupt at Timeout Detection If the specified timeout time has expired when the timeout detection function is enabled (ITCR: TS0 to TS2 is other than "000"), a timeout interrupt is generated (IRQA). The timeout can be checked with each interrupt request flag of the I<sup>2</sup>C bus status register (ITSR). When the timeout detection extended bit (ITOR: EXT) is set, the bus is also monitored in a mode other than master/slave mode. # ■ Register and Vector Table Address Related to Interrupt of I<sup>2</sup>C Table 15.5-1 Register and Vector Table Address Related to Interrupt of I<sup>2</sup>C | Interrupt<br>name | Interrupt | Vector table address | | | | |-------------------|--------------|----------------------|-------------|-------|-------| | | Register | Bit to | be set | Upper | Lower | | IRQ9 | ILR3 (007DH) | L91 (bit 3) | L90 (bit 2) | FFE8H | FFE9H | | IRQA | ILR3 (007DH) | LA1 (bit 5) | LA0 (bit 4) | FFE6H | FFE7H | For interrupt operation, see Section 3.4.2 "Interrupt Processing. # 15.6 Operation of the I<sup>2</sup>C The I<sup>2</sup>C interface is a serial data base of 8-bit data synchronized with the shift clock. ## ■ I<sup>2</sup>C System ## O Operation mode The I<sup>2</sup>C bus system uses a serial data line (SDA) and a serial clock line (SCL) to transfer data. All connected devices require an open-drain or open collector output. The logic function is used by connecting a pull-up resistor. Each device connected to the bus has a unique address and can be set by software. Among the devices, simple master/slave relations are established and master devices function as master transmitters or master receivers. The I<sup>2</sup>C interface is a full-fledged multi-master bus equipped with collision detection and arbitration functions so that data destruction can be prevented even if two or more masters attempt to start data transfer simultaneously. ### ■ I<sup>2</sup>C Protocol Figure 15.6-1 "Data Transfer Example" shows the format required for data transfer. Figure 15.6-1 Data Transfer Example After a start condition (S) is generated, a slave address is transmitted. This address is a sevenbit address followed by a data direction bit (R/W) as bit 8. Data transfer is always ended with the master stop condition (P). It is also possible to address to another slave without generating a stop condition by generating a repeated start condition (Sr). #### ■ Start Condition When the master is not connected to the bus (the logic of SCL and SDA is "H") in states where the bus is released, the master generates a start condition. As indicated in Figure 15.6-1 "Data Transfer Example", a start condition is generated when the SDA line is changed from "H" to "L" in states where SCL is at the "H" level. At this time, new data transfer starts and master/slave operation starts. The two methods for generating a start condition are shown as follows. - Writing "1" to the IBCR: MSS bit in states where the I<sup>2</sup>C bus is not used (IBCR: MSS = 0, IBSR: BB = 0, IBCR: INT = 0, IBSR: AL = 0). Thereafter, IBSR: BB is set to "1" to indicate bus busy. - Writing "1" to the IBCR: SCC bit in interrupt states in bus master mode (IBCR: MSS = 1, IBSR: BB = 1, IBCR: INT = 1, IBSR: AL = 0) and generates a repeated start condition. Even if "1" is written to the IBCR: MSS bit or "1" is written to the IBCR: SCC bit under conditions other than the above conditions, it is ignored. If "1" is written to the IBCR: MSS bit when another system is using the bus (in idle state), the IBSR: AL bit is set to "1". #### Addressing In master mode, the BB and TRX bits in the IBSR register are set to 1 after a start condition is generated and the contents of the IDAR register in the slave address are output from the MSB in turn. This address data consists of 8-bits with a seven-bit slave address, followed by a R/W bit indicating the data transfer direction (Bit 0 in IDAR). After the address data is transmitted, the master receives acknowledge from the slave. The SDA line is set to "L" by the 9th clock and the master receives the acknowledge bit from the receiving end (see Figure 15.6-1 "Data Transfer Example"). At this time, the R/W bit (IDAR: bit 0) is reversed and stored in the IBSR: TRX bit. In slave mode, the BB and TRX bits in the IBSR register are set to "1" and "0", respectively, after a start condition is detected and data from the master is received by the IDAR register. After receiving the address data, the IDAR and IADR registers are compared. If the values match, IBSR: AAS is set to "1" and acknowledge is transmitted to the master. Thereafter, bit 0 of the received data (bit 0 in the IDAR register) is stored in the IBSR: TRX bit. #### ■ Data Transfer After addressing of the slave is achieved, data can be transmitted and received in byte units in the direction determined by the R/W bit sent by the master. Each byte output to the SDA line is fixed to 8-bits. As shown in Figure 15.6-1 "Data Transfer Example", the receiving device transmits acknowledge to the transmitting device by stabilizing the SDA line to the "L" level when the acknowledge clock pulse is "H". With the MSB at the head, each bit of data is transmitted in one clock pulse. Each time a byte is transferred, acknowledge must be transmitted and received. Therefore, 9 clock pulses are required to transfer one complete data byte. #### Acknowledge Acknowledge is transmitted from the receiving end for the 9th clock of data byte transfer from the transmitting end. When data is received, the acknowledge bit can be enabled (IBCR: ACK = 1) or disabled (IBCR: ACK = 0) with the IBCR: ACK bit. When transmitting data, acknowledge from the receiving end is stored in the IBSR: LRB bit. ### CHAPTER 15 I<sup>2</sup>C #### ■ Stop Condition By generating a stop condition, the master can release the bus to terminate communication. A stop condition can be generated by changing the SDA line from "L" to "H" when the SCL line is at the "H" level. It is a signal to notify the bus connection device of the end of communication (bus free) in master mode. The master can generate start conditions continuously without generating a stop condition. This is called the repeated start condition. In bus master mode, a stop condition is generated by writing "0" to the IBCR: MSS bit in the interrupt state (IBCR: MSS = 1, IBSR: BB = 1, IBCR: INT = 1, IBSR: AL = 0) and the master mode is switched to the slave mode. Even if "0" is written to the IBCR: MSS bit in other the above, it is ignored. #### Arbitration This interface circuit is a full-fledged multi-master bus that can connect two or more masters. If a master transfers data and another master transfers data simultaneously, an arbitration is generated. An arbitration occurs in the SDA line when the SCL line is at the "H" level. The master recognizes the occurrence of an arbitration lost when its transmission data is "1" and data on the SDA line is at the "L" level, and then it sets data output to off and sets the IBSR: AL bit to "1". When the IBSR: AL is set to "1", "0" is written to IBCR: MSS and IBSR: TRX. As a result, the TRX is cleared and the master mode is switched to the slave reception mode. # 15.7 Notes on Using the I<sup>2</sup>C # This section describes precautions to take when using the I<sup>2</sup>C interface. ## ■ Precaution in Setting the I<sup>2</sup>C Interface Register Before writing to the bus control register (IBCR), the I<sup>2</sup>C interface must be enabled (ICCR: EN). When the master slave selection bit (IBCR: MSS) is set, transfer starts. ## ■ Precaution in Setting the Shift Clock Frequency To calculate the shift clock frequency using the $F_{sck}$ expression (1) in Table 15.4-3 "Functions of Each Bit in I<sup>2</sup>C Clock Control Register (ICCR)", it is necessary to know the values of m, n, and DMBP. When n is 4 (ICCR: CS2 = CS1 = CS0 = 0), "DMBP = 1" cannot be selected. Other combinations do not present a problem. ### ■ Precaution on the Priority at Simultaneous Writing • Contention of the next byte transfer and stop condition When "0" is written to IBCR: MSS in states where IBCR: INT is cleared, the MSS bit has a higher priority and a stop condition is generated. • Contention of the next byte transfer and start condition When "1" is written to IBCR: SCC in states where IBCR: INT is cleared, the SCC bit has a higher priority and a start condition is generated. ### ■ Precaution on Setting with Software Do not select the repeated start condition (IBCR: EN = 0) and the slave mode (IBCR: MSS = 0) at the same time. In states where the interrupt request flag bits (BER and INT in the IBCR register) are set to "1" and the interrupt request enable bits are enabled (BEIE and INTE in the IBCR register are set to "1"), recovery from the interrupt processing cannot be performed. Clear the BER and INT bits in the IBCR register. When the $I^2C$ operation is not permitted (ICCR: EN = 0), all bits of the bus status register IBSR and the bus control register IBCR (excluding the bus error BER bit and the bus error enable BEIE bit) are cleared. # 15.8 Operation of the Timeout Detection Function This section describes the operation of the timeout detection function when it is used as the SM bus. #### ■ Data Timeout When the "L" period of the SDA2 line exceeds 25 ms, this state is defined as a data timeout. The low time period is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the timeout data register (ITOD) + 1", a timeout is detected and the timeout data interrupt request flag (ITSR: TDR) is set. Data timeout SDA2 25 ms or more Figure 15.8-1 Data Timeout ## ■ Clock Timeout When the "L" period of the SCL2 line exceeds 25 ms, this state is defined as a clock timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the timeout clock register (ITOC) + 1", a timeout is detected and the timeout clock interrupt request flag (ITSR: TCR) is set. Figure 15.8-2 Clock Timeout ### **■** Master Timeout When the cumulative "L" period of the SCL2 line between one byte data (START to ACK, ACK to ACK, ACK to STOP) exceeds 10 ms in master mode, this state is defined as a master timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 10. When the counter value matches "the value set in the master timeout register (IMTO) + 1", a master timeout is detected and the master timeout interrupt request flag (ITSR: MTR) is set. Figure 15.8-3 Master Timeout ### **■** Slave Timeout When the cumulative "L" period in the SCL2 line between START and STOP exceeds 10 ms in slave mode, this state is defined as a slave timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the slave timeout register (ISTO) + 1", a slave timeout is detected and the slave timeout interrupt request flag (ITSR: STR) is set. Figure 15.8-4 Slave Timeout ## **■** Timeout Clock Supply Block Figure 15.8-5 "Timeout Clock Supply Block" shows the clock supply block of timeout. SDA2 line Low width detection ITOD Data timeout detection COMP SDA2 lov ivide-by-20 Counter H detection SCL2 line Low width detection ITOC × 2 Clock timeout detection СОМР × 3 SCL2 low Divide-by-10 Divide-by-20 Counter × 4 CLR × 5 TS0,1,2 H detection COMP Master timeout detection Divide-by-10 Counter 1st byte detection CLR Start detection Stop detection ISTO COMP Slave timeout detection Divide-by-20 Counter Figure 15.8-5 Timeout Clock Supply Block ### **■** Errors Timeout detection is performed with the clock selected with the timeout count clock detection bits (ITCR: TS0 to TS2) (T) divided by 10. Therefore, the following errors occur in the detection of an "L" width when, for example, $T = 0.5 \,\mu s$ . - Detects an "L" width of 5 to 5.5 μs or more in duration. (The sampling cycle is 0.5 μs) - When the count is stopped (when low width detection is completed), an error of up to -5.5 μs in duration occurs. (In a cumulative count, errors are also accumulated.) The counter for detecting a timeout is incremented with an L width or cumulative L width of 100 $\mu$ s or more (50 $\mu$ s or more for a master timeout). # CHAPTER 15 I<sup>2</sup>C # CHAPTER 16 MULTI-ADDRESS I<sup>2</sup>C # This chapter describes the functions and operations of the multi-address I<sup>2</sup>C. - 16.1 "Overview of the Multi-address I<sup>2</sup>C" - 16.2 "Configuration of the Multi-address I<sup>2</sup>C" - 16.3 "Pins of the Multi-address I<sup>2</sup>C" - 16.4 "Registers of the Multi-address I<sup>2</sup>C" - 16.5 "Multi-address I<sup>2</sup>C Interrupts" - 16.6 "Operation of the Multi-address I<sup>2</sup>C" - 16.7 "Notes on Using the Multi-address I<sup>2</sup>C" - 16.8 "Operation of the Timeout Detection Function" # 16.1 Overview of the Multi-address I<sup>2</sup>C The Multi-address I<sup>2</sup>C is a simple bidirectional bus consisting of two wires that transfer data among devices. These two Multi-address I<sup>2</sup>C bus interfaces allow internal devices requiring address data to connect to one another with a minimum number of circuits, making it possible to construct less expensive hardware using a fewer number of PCBs. The Multi-address I<sup>2</sup>C interface that supports Philips's Multi-address I<sup>2</sup>C bus specification and Intel's SM bus specification provides master/slave transmission and reception, arbitration lost detection, slave address/general call address detection, generation and detection of start/stop conditions, and buss error detection. ### ■ Multi-address I<sup>2</sup>C Functions The multi-address I<sup>2</sup>C interface is a simple structure bidirectional bus consisting of two wires: a serial data line (SDA) and a serial clock line (SCL). Among the devices connected with these two wires, information is transmitted to one another. By recognizing the unique address of each device, it can operate as a transmitting or receiving device in accordance with the function of each device. Among these devices, the master/slave relation is established. The multi-address I<sup>2</sup>C interface can connect two or more devices to the bus provided the upper limit of the bus capacitance does not exceed 400pF. It is a full-fledged multi-master bus equipped with collision detection and communication adjustment procedures designed to avoid the destruction of data if two or more masters attempt to start data transfer simultaneously. This macro provides six addresses to implement the multi-address function. A configuration example of the multi-address $I^2C$ interface is shown in Figure 16.1-1 "Multi-address $I^2C$ block Diagram". The communication adjustment procedure permits only one master to control the bus when two or more masters attempt to control the bus so that messages are not lost or the contents of messages are not changed. Multi-master means that multiple masters attempt to control the bus simultaneously without losing messages. Figure 16.1-1 Multi-address I<sup>2</sup>C block Diagram # 16.2 Configuration of the Multi-address I<sup>2</sup>C The multi-address I<sup>2</sup>C consists of the following 14 blocks. - Clock selector, clock divider, shift clock generator - Start/stop condition generator - Start/stop condition detection - Arbitration lost detection - Timeout detection circuit - Slave address comparison circuit - Multi-address I<sup>2</sup>C bus status register (MBSR) - Multi-address I<sup>2</sup>C bus control register (MBCR) - Multi-address I<sup>2</sup>C clock control register (MCCR) - Multi-address I<sup>2</sup>C address registers (MADR1 to 6) - Multi-address I<sup>2</sup>C data register (MDAR) - Multi-address I<sup>2</sup>C timeout control register (MTCR) - Multi-address I<sup>2</sup>C timeout status register (MTSR) - Multi-address I<sup>2</sup>C timeout data register (MTOD) - Multi-address I<sup>2</sup>C timeout clock register (MTOC) - Multi-address I<sup>2</sup>C slave timeout register (MSTO) - Multi-address I<sup>2</sup>C master timeout register (MMTO) # ■ Multi-address I<sup>2</sup>C Block Diagram Figure 16.2-1 Multi-address I<sup>2</sup>C Block Diagram #### O Clock selector, clock divider, shift clock generator This circuit selects and generates shift clock for the multi-address I<sup>2</sup>C bus based on the internal clock. ### Start/stop condition generator When the bus is released (when the SCL and SDA lines are at a "H" level), transmitting a start condition causes the master to start communication . When the SDA line is changed from "H" to "L" when SCL = H, a start condition is generated. When a stop condition is generated, the master can stop communication. The stop condition is generated when the SDA line is changed from "L" to "H" when SCL = H. ## Start/stop condition detector This circuit detects the start/stop condition for data transfer. #### Arbitration lost detector This interface circuit supports the multi-master system. If two or more masters transmit data simultaneously, arbitration lost is generated. When logic level "1" is transmitted when the SDA line is at level "L", this state is regarded as arbitration lost. At this time, MBSR: AL is set to "1" and the master is changed into a slave. ### Slave address comparator After a start condition is transmitted, a slave address is transmitted. This address is seven-bit data, followed by a data direction bit (R/W) as bit 8. ACK is returned only to the slave whose address matches the transmitted address. #### Timeout detector This circuit detects a timeout, based on the value set in the MTOD, MTOC, MSTO, and MMTO registers. #### MBSR register The MBSR register indicates the status of the multi-address I<sup>2</sup>C interface. This register is readonly. ### MBCR register The MBCR register is used to select the operating mode, enables/disables interrupts, enables/disables acknowledge, and enables/disables general call acknowledge. #### MCCR register The MCCR register is used to permit the operation of the multi-address I<sup>2</sup>C interface and select the shift clock frequency. #### MADR1 to 6 registers The MADR1 to 6 registers is used to set the slave address. #### MDAR register The MDAR register stores shift data that is transmitted/received. For transmission, data written in this register is transmitted to the bus, starting from MSB. If this register is read during reception, "FF" is obtained. #### O MTCR register This MTCR egister is used to enable/disable the operation of the timeout detector and to control interrupts. ### MTSR register This MTSR register is used to check the detection state of the timeout detector. ### MTOD register The MTOD register is used to set the count value for a multi-address I<sup>2</sup>C timeout in the data line. ## O MTOC register The MTOC register is used to set the count value for a multi-address I<sup>2</sup>C timeout in the clock line. ### O MSTO register The MSTO register is used to set the count value for a multi-address I<sup>2</sup>C slave timeout. ### O MMTO register The MSTO register is used to set the count value for a multi-address I<sup>2</sup>C master timeout. ### O Multi-address I<sup>2</sup>C interface interrupt source #### IRQB: An interrupt request is generated by the multi-address $I^2C$ interface when the bus error interrupt request bit is enabled (MBCR: BEIE = "1") and a bus error has occurred or when the transfer end interrupt enable bit is enabled (MBCR: INTE = "1") and data transfer is completed. #### IRQC: A timeout interrupt is generated if the set timeout is expired when the timeout detection function is enabled (MTCR: TS0 to TS2 are other than "000"). # 16.3 Pins of the Multi-address I<sup>2</sup>C # The pins related to the multi-address I<sup>2</sup>C and a pins block diagram is shown below. # ■ Pins Related to the Multi-address I<sup>2</sup>C The pins related to the multi-address $I^2C$ include the clock input/output pin (P30/SCL1), serial data input/output pin (P31/SDA1), and ALERT output pin (P32/ALERT). These pins are switched by the multi-address $I^2C$ operation enable bit (MCCR:EN) and multi-address $I^2C$ ALERT register. ### P31/SDA1 pin: The P31/SDA pin serves as an N-ch open-drain output port (P31) and a multi-address I<sup>2</sup>C data input/output pin (SDA1). ### P30/SCL1 pin: The P30/SCL1 pin serves as an N-ch open-drain output port (P30) and a multi-address I<sup>2</sup>C shift clock input/output pin (SCL1). ### P32/ALERT pin: The P32/ALERT pin serves as an N-ch open-drain output port (P32) and an ALERT output pin. # ■ Block Diagram of Pins Related to Multi-address I<sup>2</sup>C Figure 16.3-1 Block Diagram of Pins Related to Multi-address I<sup>2</sup>C #### Note: When the multi-address $I^2C$ function is used, P30/SCL1, P31/SDA1, and P32/ALERT pins must be pulled up externally. # 16.4 Registers of the Multi-address I<sup>2</sup>C This section shows the registers related to the multi-address I<sup>2</sup>C. # ■ Registers Related to Multi-address I<sup>2</sup>C Figure 16.4-1 Registers Related to Multi-address I<sup>2</sup>C | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | |--------------------------------------------|-----------|-----------|---------|------|------|------|------|------|---------------| | 0 0 4 В н | - | - | - | - | TDR | TCR | MTR | STR | ХХХХ0000в | | | | | | | R/W | R/W | R/W | R/W | | | MTOD (multi-address I <sup>2</sup> C times | neout da | ta regist | er) | | | | | | | | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | | 0 0 4 С н | | | | | | | | | XXXXXXXX | | ' | R/W | | MTOC (multi-address I <sup>2</sup> C tin | neout clo | ck regis | ter) | | | | | | | | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | | 0 0 4 D н | | | | | | | | | XXXXXXXX | | | R/W | | MMTO (multi-address I <sup>2</sup> C m | aster tim | eout reg | gister) | | | | | | | | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | | 0 0 4 Е н | | | | | | | | | XXXXXXX | | | R/W | | MSTO (multi-address I <sup>2</sup> C sla | ve time | out regis | ter) | | | | | | | | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | | 004 F н | | | | | | | | | XXXXXXXX | | | R/W | | MALR (multi-address I <sup>2</sup> C AL | ART reg | ister) | | | | | | | | | Address | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Initial value | | 0 0 5 0 н | - | - | - | - | ARAE | AR0 | ARF | AEN | ХХХХ0000в | | | | | | | R/W | R/W | R/W | R/W | | # 16.4.1 Multi-address I<sup>2</sup>C Bus Status Register (MBSR) The MBSR register indicates the status of the interface. ■ Multi-address I<sup>2</sup>C Bus Status Register (MBSR) Address bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 0040н ВВ RSC GCA FBT 0000000В ΑL LRB TRX AAS R R R R R R FBT First byte detection bit The received data is a byte other than the first byte when data is 0 The received data is the first byte (address data) when data is received GCA General call address detection bit In slave mode, the general call address (00H) is not received 0 In slave mode, the general call address (00H) is received Addressing detection bit 0 Not addressed in slave mode Addressed in slave mode TRX Data transfer state bit 0 Reception mode 1 Transmission mode LRB Acknowledge storage bit 0 The acknowledge generated by the receiving end is detected at the ninth shift clock Not acknowledged at the ninth shift clock AL Arbitration lost bit 0 Arbitration lost is not detected Arbitration lost is generated while the master is transmitting data or "1" is written to the MBCR: MSS bit when another system is using the bus RSC Repeated start condition detection bit Repeated start condition is not detected 1 Start condition is detected again when the bus is in use ВВ Bus busy bit 0 Stop condition is detected Start condition is detected R/W: Read only : Initial value Figure 16.4-2 Multi-address I<sup>2</sup>C Bus Status Register (MBSR) Table 16.4-1 Function of Each Bit in Multi-address I<sup>2</sup>C Bus Status Register (MBSR) | Bit name | | Function | | |----------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | BB:<br>Bus busy bit | This bit indicates the status of the bus. This bit is cleared when a stop condition is detected and set when a start condition or timeout is detected. | | | Bit 6 | RSC:<br>Repeated start condition<br>detection bit | This bit detects the repeated start condition. This bit is set when a start condition is detected and cleared in the following state. • "0" is written to the MBCR: INT bit, • The slave address does not match the set address • A start condition is detected during bus stop • A stop condition is detected | | | Bit 5 | AL:<br>Arbitration lost bit | This bit detects arbitration lost. This bit is set in the following states. • Arbitration lost is detected when the master is transmitting data • "1" is written to the MBCR: MSS bit when another system is using the bus This bit is also cleared when "0" is written to the MBCR: INT bit | | | Bit 4 | LRB:<br>Acknowledge storage bit | This bit stores the SDA line value of the 9th clock when the data byte is transferred. Cleared when an acknowledge bit is detected. (SDA = L) Set when an acknowledge bit is not detected. (SDA = H) Cleared with "0" when a start or stop condition is detected. | | | Bit 3 | TRX:<br>Data transfer state bit | This bit indicates whether the data transfer is performed in the transmission mode or the reception mode. | | | Bit 2 | AAS:<br>Addressing detection bit | This bit indicates addressing is performed in slave mode. This bit is set when addressing is performed in slave mode and cleared when a start or stop condition is detected. | | | Bit 1 | GCA:<br>General call address<br>detection bit | This bit detects a general call address. If this bit is set to "1" in slave mode, the general call address (00H) is received. This bit is cleared when a start or stop condition is detected. | | | Bit 0 | FBT:<br>First byte detection bit | This bit detects the first byte This bit is always set to "1" in the start condition. This bit is set to "1" when a start condition is detected and cleared when "0" is written to the MBCR: INT bit or when the set address does not match its address in slave mode. | | # 16.4.2 Multi-address I<sup>2</sup>C Bus Control Register (MBCR) The MBCR register is used to select the operating mode, enables/disables interrupts, enables/disables acknowledge, and enables/disables general call acknowledge. ■ Multi-address I<sup>2</sup>C Bus Control Register (MBCR) Figure 16.4-3 Multi-address I<sup>2</sup>C Bus Controller Register (MBCR) Table 16.4-2 Function of Each Bit in Multi-address I<sup>2</sup>C Bus Controller Register (MBCR) | | Bit name | Function | | |-------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | BER:<br>Bus error interrupt request<br>flag bit | This bit clears a bus error interrupt and detects a bus error. When a bus error is detected, "0" is written and the bus error interrupt is cleared. When "1" is written, there is no change and no effect on others. When an illegal start or stop condition is detected during data transfer, this bit is set to "1". For RMW instructions, "1" is always read. When this bit is set, the operation enable bit in the MCCR register is cleared, the multi-address I <sup>2</sup> C enters the hold mode, and data transfer is terminated. | | | Bit 6 | BEIE:<br>Bus error interrupt request<br>enable bit | This bit enables (BEIE = 1) or disables (BEIE = 0) the generation of a bus error interrupt request. When this bit is set and BER = 1, an interrupt request is sent to the CPU. | | | Bit 5 | SCC:<br>Start condition generation<br>bit | When this bit is set, a repeated start condition in master mode is generated. (SCC = 1) No change when "0" is written. The read value of this bit is always "0." Note: 1) Do not write SCC = 1 and MSS = 0 simultaneously. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and a stop condition is generated. | | | Bit 4 | MSS:<br>Master/slave selection bit | This bit selects the slave mode (MSS = 0) or the master mode (MSS = 1). When this bit is cleared to "0," a stop condition is generated and the master mode is switched to the slave mode after transfer is completed. When this bit is set to "1," the slave mode is switched to the master mode, a start condition is generated, and transfer is started. If arbitration lost is generated when the master is transmitting data, this bit is cleared and the master mode is switched to the slave mode. Note: 1) Do not write SCC = 1 and MSS = 0 simultaneously. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and a stop condition is generated. | | | Bit 3 | ACK: Data acknowledge generation enable bit | This bit enables (ACK = 1) or disables (ACK = 0) the output of the acknowledge bit in the 9th clock at data reception. | | | Bit 2 | GCAA: General call address acknowledge generation enable bit | This bit permits the generation of acknowledge when a general call address is received. When a general call address is received in slave mode when this bit is set to "1," output of acknowledge is permitted. Even if a general call address is received when "0" is written to this bit, acknowledge is not output. | | ### CHAPTER 16 MULTI-ADDRESS I<sup>2</sup>C Table 16.4-2 Function of Each Bit in Multi-address I<sup>2</sup>C Bus Controller Register (MBCR) (Continued) | Bit name | | Function | |----------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 1 | INTE:<br>Transfer end interrupt<br>request enable bit | This bit selects whether an interrupt at the end of transfer is enabled (INTE = 1) or disabled (INTE = 0). When this bit is set and INT is set to "1," a transfer end interrupt request is sent to the CPU. | | Bit 0 | INT:<br>Transfer end interrupt<br>request flag bit | With this bit, the data transfer end interrupt request flag can be cleared. In addition, it can be determined whether the interrupt is detected. When "0" is written, the transfer end interrupt request flag is cleared. When "1" is written, no change occurs. If any of the following four conditions is met when one byte transfer including the acknowledge bit is completed (including the acknowledge bit in the 9th clock), this bit is set to "1." • Bus master mode • Addressed slave • A general call address is received • Arbitration lost is generated When this bit is set to "1," the SCL line is kept at the "L" level. This bit is cleared when "0" is written to this bit. At this time, this macro releases the SCL line and transfers the next byte. This bit is also cleared to "0" when a start or stop condition is generated in master mode. Note: 1) If "1" is written to SCC when INT = 0, "1" in the SCC bit has a higher priority and a start condition is generated. 2) If "0" is written to MSS when INT = 0, "0" in the MSS bit has a higher priority and the stop condition is generated. For RMW instructions, "1" is always read. | #### Note: When the interrupt request flag bit (MBCR: BER) is cleared, do not rewrite the interrupt request enable bit (MBCR: BEIE) simultaneously. Only when the multi-address $I^2C$ enable bit (MCCR: EN) is set, values can be written to the ACK, GCAA, and INTE bits in the MBCR register. # 16.4.3 Multi-address I<sup>2</sup>C Clock Control Register (MCCR) The multi-address I<sup>2</sup>C clock control register is used to enable the operation of multi-address I<sup>2</sup>C and to select shift clock frequency. ■ Multi-address I<sup>2</sup>C Clock Control Register (MCCR) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value DMBP CS4 CS0 0042н ΕN CS3 CS2 CS1 0X0XXXXXB R/W R/W R/W R/W R/W R/W R/W Clock 2 selection bit CS2 CS1 CS0 Divider n 0 4 0 0 8 1 0 0 0 16 1 32 0 0 64 1 128 0 256 1 512 Clock 1 selection bit CS4 CS3 Divider m 0 5 0 6 1 0 7 1 8 ΕN Multi-address I2C operation enable bit 0 Disables multi-address I2C operation Enables multi-address I<sup>2</sup>C operation DMBF Divider m bypass bit 0 Bypass prohibited Bypass divider m R/W: Read/write enabled X: Undefined : Initial value Figure 16.4-4 Multi-address I<sup>2</sup>C Clock Control Register (MCCR) # CHAPTER 16 MULTI-ADDRESS I<sup>2</sup>C Table 16.4-3 Function of Each Bit in Multi-address I<sup>2</sup>C Clock Control Register (MCCR) | Bit name | | Function | |-------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | DMBP:<br>Divider m bypass bit | This bit is used to bypass the m divider for generating a shift clock frequency. When "0" is written, the value set in CS3 and CS4 becomes the value of the m divider. When "1" is written, the m divider is bypassed. This is equivalent to m = 1. In read cycle, the present set value can be read. When n = 0 (CS2 = CS1 = CS0 = 0), do not set this bit. | | Bit 6 | Unused bit | The read value is undefined. Writing has no efect on operation. | | Bit 5 | EN:<br>Multi-address I <sup>2</sup> C operation<br>permission bit | This bit permits the operation of the multi-address I <sup>2</sup> C interface (EN = "1"). When the bit is "0", each bit of the MBSR and MBCR registers (excluding BER and BEIE bits) is cleared to "0". When the MBCR:BER bit is set, the bit is cleared. | | Bit 4<br>Bit 3 | CS4, CS3:<br>Clock 1 selection bit | This bit sets shift clock frequency. Shift clock frequency Fsck is determined by the following formula. | | Bit 2<br>Bit 1<br>Bit 0 | CS2, CS1, CS0:<br>Clock 2 selection bit | $Fsck = \frac{2/t_{inst}}{(m\times n + 2)} \qquad (1)$ Where, $F_{inst}$ is an instruction cycle (the clock in the SYCC selected by the SCS bit). When DMBP is "0", m is selected by CS4 and CS3. When DMBP is "1," m is "1." n is selected by CS2, CS1, and CS0. | # 16.4.4 Multi-address I<sup>2</sup>C Address Registers (MADR1 to 6) The MADR1 to 6 registers are used to set slave addresses. ■ Multi-address I<sup>2</sup>C Address Registers (MADR1 to 6) Figure 16.4-5 Multi-address I<sup>2</sup>C Address Registers (MADR1 to 6) In slave mode, the value in this register is compared with the slave address stored in MADR1 to 6 after the requested address is received. When they match, acknowledge is transmitted to the master as the 9th shift clock. # 16.4.5 Multi-address I<sup>2</sup>C Data Register (MDAR) The MDAR register is used to set transmission data and to store received data. ### ■ Multi-address I<sup>2</sup>C Data Register (MDAR) Figure 16.4-6 Multi-address I<sup>2</sup>C Data Register (MDAR) In master mode, the data written in the register is shifted to the SDA line bit by bit from the MSB bit. The write side in this register is made up of a double buffer. When the bus is in use (MBSR: BB = 1), written data is loaded to the eight-bit shift register when the transfer of the present byte is completed. The data in the shift register is shifted and output to the SDA line bit by bit. The value written to this register has no effect on the present data transfer. Also in slave mode, the same function can be used after the address is determined. When MBCR: INT = 1 at data reception (MBSR: TRX = 0), the received data can be read from this register. Since the register for serial transfer is read directly in read cycle, the received data is effective only when MBCR: INT = 1. # 16.4.6 Multi-address I<sup>2</sup>C Timeout Control Register (MTCR) The MTCR register is used to control the SM bus timeout detection. ## ■ Multi-address I<sup>2</sup>C Timeout Control Register (MTCR) Figure 16.4-7 "Multi-address I<sup>2</sup>C Timeout Control Register (MTCR)" shows the bit configuration of the multi-address I<sup>2</sup>C timeout control register (MTCR) Figure 16.4-7 Multi-address I<sup>2</sup>C Timeout Control Register (MTCR) # CHAPTER 16 MULTI-ADDRESS I<sup>2</sup>C Table 16.4-4 Function of Each Bit in Multi-address I<sup>2</sup>C Bus Status Register (MTCR) | Bit name | | Function | | |-------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | Unused bit | The read value is undefined. Writing has no efect on operation. | | | Bit 6 | AAC:<br>ACK control bit at<br>addressing | This bit controls ACK at address matching. When this bit is set to "1", ACK control is performed automatically. (ACK is returned automatically when the addresses 1 to 5 match. When "0" is written to this bit, ACK at addressing is not output. | | | Bit 5 | Test bit | This bit is a test bit. Write "1" when multi-address I <sup>2</sup> C is used. Note: Though the initial value of this bit is "0", write "1" to this bit when multi-address I <sup>2</sup> C is used. | | | Bit 4 | TOE:<br>Timeout interrupt enable bit | This bit enables/disables timeout interrupts. When "1" is written to this bit, timeout interrupts are enabled and an interrupt request is sent to the CPU. When "0" is written to this bit, timeout interrupts are disabled. | | | Bit 3 | EXT:<br>Timeout detection extended<br>bit | This bit makes extended control for detecting a timeout. When "1" is written to this bit, the timeout detection function also operates in a mode other than master/slave mode. When "0" is written to this bit, the timeout detection function operates only in master/slave mode. Note: This bit is effective only when timeout detection is enabled (MTCR: TS0 to TS2 is other than "000".) | | | Bit 2<br>Bit 1<br>Bit 0 | TS2, TS1, TS0:<br>Timeout count selection bits<br>(T) | These bits select the clock for detecting a timeout. When TS2 = 0, TS1 = 0, and TS0 = 0, the timeout detection function is disabled. With the clock selected in these bits [T $\times$ (t <sub>inst</sub> /2) $\times$ 10], the low period in the SCL1 and SDA1 lines is counted. | | # 16.4.7 Multi-address I<sup>2</sup>C Timeout Status Register (MTSR) The MTSR register indicates the SM bus timeout detection status. ## ■ Multi-address I<sup>2</sup>C Timeout Status Register (MTSR) 16.4-8 "Multi-address $I^2C$ Timeout Status Register (MTSR)" shows the bit configuration of the multi-address $I^2C$ timeout status register (MTSR). Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 004Вн TDR **TCR** XXXX0000B MTR STR R/W R/W R/W R/W STR Slave timeout interrupt request flag No slave timeout 0 1 A slave timeout is detected MTR Master timeout interrupt request flag 0 No master timeout 1 A master timeout is detected TCR Timeout clock interrupt request flag No timeout 0 A timeout is detected 1 Timeout data interrupt request flag TDR No timeout 0 A timeout is detected 1 R/W: Read/write enabled X : Undefined : Initial value Figure 16.4-8 Multi-address I<sup>2</sup>C Timeout Status Register (MTSR) Table 16.4-5 Function of Each Bit in Multi-address I<sup>2</sup>C Timeout Status Register (MTSR) | Bit name | | Function | |----------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4 | Unused bits | The read value is undefined. Writing has no efect on operation. | | Bit 3 | TDR:<br>Timeout data interrupt<br>request flag | This bit detects a timeout of the data line. When timeout data is detected, this bit is set to "1". If timeout interrupts (MTCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | | Bit 2 | TCR:<br>Timeout clock interrupt<br>request flag | This bit detects a timeout of the clock line. When a timeout clock is detected, this bit is set to "1". If timeout interrupts (MTCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | | Bit 1 | MTR:<br>Master timeout interrupt<br>request flag | This bit detects a master timeout. When a master timeout is detected, this bit is set to "1". If master timeout interrupts (MTCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no meaning. | | Bit 0 | STR:<br>Slave timeout interrupt<br>request flag | This bit detects a slave timeout. When a slave timeout is detected, this bit is set to "1". If slave timeout interrupts (MTCR: TOE) are enabled at this time, an interrupt occurs. • When a timeout is detected, this bit is cleared to "0". • "1" written to this bit has no significance. | # 16.4.8 Multi-address I<sup>2</sup>C Timeout Data Register (MTOD) The MTOD register is used to detect an SM bus timeout (data line). ### ■ Multi-address I<sup>2</sup>C Timeout Data Register (MTOD) Figure 16.4-9 "Multi-address I<sup>2</sup>C Timeout Data Register (MTOD)" shows the bit configuration of the multi-address I<sup>2</sup>C timeout data register (MTOD) Figure 16.4-9 Multi-address I<sup>2</sup>C Timeout Data Register (MTOD) If the value written to this register plus one matches the counted value of the low time period of the SDA1 line when the timeout detection function is enabled (MTCR: TS0 to TS2 is other than "000"), the timeout data interrupt request flag (MTSR: TDR) is set to "1". The low time period of the SDA1 line is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. When the SDA1 line is at a high level, the counter value is cleared to "0", and counting starts again when the SDA1 line is at a low level. When the counter value matches "the value set in the timeout data register (MTOD) + 1", a timeout is detected and the timeout data interrupt request flag is set. # 16.4.9 Multi-address I<sup>2</sup>C Timeout Clock Register (MTOC) ## The MTOC register is used to detect an SM bus timeout (clock line). ## ■ Multi-address I<sup>2</sup>C Timeout Clock Register (MTOC) Figure 16.4-10 "Multi-address $I^2C$ Timeout Clock Register (MTOC)" shows the bit configuration of the multi-address $I^2C$ timeout clock register (MTOC) Figure 16.4-10 Multi-address I<sup>2</sup>C Timeout Clock Register (MTOC) If the value written to this register plus one matches the counted value of the low time period of the SCL1 line when the timeout detection function is enabled (MTCR: TS0 to TS2 is other than "000"), the timeout clock interrupt request flag (MTSR: TCR) is set to "1". The low time period of the SCL1 line is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. When the SCL1 line is at a high level, the counter value is cleared to "0" and counting starts again when the SCL1 line is at a low level. When the counter value matches "the value set in the timeout clock register (MTOC) + 1", a timeout is detected and the timeout clock interrupt request flag is set. # 16.4.10 Multi-address I<sup>2</sup>C Master Timeout Register (MMTO) The MMTO register is used to detect an SM bus timeout. ### ■ Multi-address I<sup>2</sup>C Master Timeout Register (MMTO) Figure 16.4-11 "Multi-address I<sup>2</sup>C Master Timeout Register (MMTO)" shows the bit configuration of the multi-address I<sup>2</sup>C master timeout register (MMTO) Figure 16.4-11 Multi-address I<sup>2</sup>C Master Timeout Register (MMTO) When the value written to this register plus one matches the cumulative value of the low time period of the SCL1 line counted from start to acknowledge (or from acknowledge to acknowledge or from acknowledge to stop) when the timeout detection function is enabled (MTCR: TS0 to TS2 is other than "000"), the master timeout interrupt request flag (MTSR: MTR) is set to "1". The low time period of the SCL1 line is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 10. In master mode, the low time period cumulative value of the SCL1 line is counted only when the SCL1 line is at a low level and counting is stopped when the SCL1 line is at a high level. At start, acknowledge or stop, or by exiting the master mode, the counter value is cleared to "0". When the counter value matches "the value set in the master timeout register (MMTO) + 1", a master timeout is detected and the master timeout interrupt request flag is set. # 16.4.11 Multi-address I<sup>2</sup>C Slave Timeout Register (MSTO) The MSTO register is used to detect an SM bus timeout. ## ■ Multi-address I<sup>2</sup>C Slave Timeout Register (MSTO) Figure 16.4-12 "Multi-address I<sup>2</sup>C Slave Timeout Register (MSTO)" shows the bit configuration of the multi-address I<sup>2</sup>C slave timeout register (MSTO) Figure 16.4-12 Multi-address I<sup>2</sup>C Slave Timeout Register (MSTO) When the value written to this register plus one matches the cumulative value of the low time period of the SCL1 line counted from start to stop when the timeout detection function is enabled (MTCR: TS0 to TS2 is other than "000"), the slave timeout interrupt request flag (MTSR: STR) is set to "1". The low-time period of the SCL1 line is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) divided by 10 and the counter is incremented by the clock further divided by 20. In slave mode, the low-time period cumulative value of the SCL1 line is counted only when the SCL1 line is at a low level and counting is stopped when the SCL1 line is at a high level. At start or stop or by exiting the slave mode, the counter value is cleared to "0". When the counter value matches "the value set in the slave timeout register (MSTO) + 1", a slave timeout is detected and the slave timeout interrupt request flag is set. # 16.4.12 Multi-address I<sup>2</sup>C ALERT Register (MALR) ## The MALR register is used for an SM bus ALERT signal. ### ■ Multi-address I<sup>2</sup>C ALERT Register (MALR) Figure 16.4-13 "Multi-address I<sup>2</sup>C ALERT Register (MALR)" shows the bit configuration of the multi-address I<sup>2</sup>C ALERT register (MALR). Figure 16.4-13 Multi-address I<sup>2</sup>C ALERT Register (MALR) When the ALERT detection permission bit is set to ON (MALR: AEN = 1) and the ALERT\_ACK permission bit is set to "enabled" (MALR:ARAE = 1), ACK is returned and the ALERT request flag (MALR:ARF) is set when data set in the multi-address $I^2C$ address register 6 (ALERT command: 0001 100) is detected. When the ALERT detection permission bit is ON (MALR: AEN = 1) and the ALERT request output bit is set to ON (MALR:ARO = 1), an ALERT request is output from the P32/ALERT pin ("L" output). "ALERT command-0001 100" should already be set to multi-address $I^2C$ address register 6. The ALERT\_ACK permission bit (MALR: ARAE) can control ACK when addressing for address 6. When "0" is written in the bit, ACK at addressing for address 6 is not output if the addresses are identical. If the bit is "1," ACK control at addressing time for address 6 is done automatically. # 16.5 Multi-address I<sup>2</sup>C Interrupts The multi-address I<sup>2</sup>C interface may generate an interrupt request when the data transfer is completed, a bus error has occurred, or a timeout is detected. ### ■ Interrupt at Bus Error When the following conditions are met, a bus error is assumed to have occurred and the multi-address I<sup>2</sup>C interface is stopped. - 1. When a stop condition is detected in master mode. - When a start or stop condition is detected when the first byte is being transmitted and received. - 3. When a start or stop condition is detected when data (excluding the first bit of start, stop, and data) is being transmitted and received. If the bus error interrupt request enable bit is enabled (MBCR: BEIE = 1) at this time, an interrupt request is output to the CPU. Clear the interrupt request by writing "0" to the BER bit in the interrupt processing routine. If a bus error has occurred in spite of the BEIE bit value, the BER bit is set to "1". Regardless of the BEIE bit value, the BER bit is set to "1" if a bus error occurs. #### Interrupt at Data Transfer Completion When data transfer is completed and the transfer end interrupt request enable bit is enabled (MBCR: INTE = 1), an interrupt request (IRQB) is output to the CPU. Clear the interrupt request by writing "0" to the INT bit in the interrupt processing routine. If data transfer is completed in spite of the INTE bit value, the INT bit is set to "1". ### ■ Interrupt at Timeout Detection If the specified timeout time has expired when the timeout detection function is enabled (MTCR: TS0 to TS2 is other than "000"), a timeout interrupt is generated (IRQC). The timeout can be checked with each interrupt request flag of the multi-address I<sup>2</sup>C bus status register (MTSR). When the timeout detection extended bit (MTOR: EXT) is set, the bus is also monitored in a mode other than master/slave mode. # ■ Register and Vector Table Address Related to Interrupt of Multi-address I<sup>2</sup>C Table 16.5-1 Registers and Vector Table Addresses Related to Interrupt of Multi-address $I^2C$ | Interrupt | Interrupt level setting register | | Vector table address | | | |-----------|----------------------------------|---------------|----------------------|-------|-------| | name | Register | Bit to be set | | Upper | Lower | | IRQB | ILR3 (007DH) | LB1 (bit 7) | LB90 (bit 6) | FFE4H | FFE5H | | IRQC | ILR4 (007EH) | LC1 (bit 1) | LC0 (bit 0) | FFE2H | FFE3H | For interrupt operation, see Section 3.4.2 "Interrupt Processing. # 16.6 Operation of the Multi-address I<sup>2</sup>C The multi-address I<sup>2</sup>C interface is a serial data base of 8-bit data synchronized with the shift clock. ## ■ Multi-address I<sup>2</sup>C System ### O Operation mode The multi-address I<sup>2</sup>C bus system uses a serial data line (SDA) and a serial clock line (SCL) to transfer data. All connected devices require an open-drain or open collector output. The logic function is used by connecting a pull-up resistor. Each device connected to the bus has a unique address and can be set by software. Among the devices, simple master/slave relations are established and master devices function as master transmitters or master receivers. The multi-address I<sup>2</sup>C interface is a full-fledged multi-master bus equipped with collision detection and arbitration functions so that data destruction can be prevented even if two or more masters attempt to start data transfer simultaneously. #### ■ Multi-address I<sup>2</sup>C Protocol Figure 16.6-1 "Data Transfer Example" shows the format required for data transfer. Figure 16.6-1 Data Transfer Example After a start condition (S) is generated, a slave address is transmitted. This address is a seven-bit address followed by a data direction bit (R/W) as 8th bit. Data transfer is always ended with the master stop condition (P). It is also possible to address to another slave without generating a stop condition by generating a repeated start condition (Sr). #### **■** Start Condition When the master is not connected to the bus (the logic of SCL and SDA is "H") in states where the bus is released, the master generates a start condition. As indicated in Figure 16.6-1 "Data Transfer Example", a start condition is generated when the SDA line is changed from "H" to "L" in states where SCL is at the "H" level. At this time, new data transfer starts and master/slave operation starts. The two methods for generating a start condition are shown as follows. - Writing "1" to the MBCR: MSS bit in states where the multi-address I<sup>2</sup>C bus is not used (MBCR: MSS = 0, MBSR: BB = 0, MBCR: INT = 0, MBSR: AL = 0). Thereafter, MBSR: BB is set to "1" to indicate bus busy. - Writing "1" to the MBCR: SCC bit in interrupt states in bus master mode (MBCR: MSS = 1, MBSR: BB = 1, MBCR: INT = 1, MBSR: AL = 0) and generates a repeated start condition. Even if "1" is written to the MBCR: MSS bit or "1" is written to the MBCR: SCC bit under conditions other than the above conditions, it is ignored. If "1" is written to the MBCR: MSS bit when another system is using the bus (in idle state), the MBSR: AL bit is set to "1". #### Addressing In master mode, the BB and TRX bits in the MBSR register are set to 1 after a start condition is generated and the contents of the MDAR register in the slave address are output from the MSB in turn. This address data consists of 8-bits with a seven-bit slave address, followed by a R/W bit indicating the data transfer direction (Bit 0 in MDAR). After the address data is transmitted, the master receives acknowledge from the slave. The SDA line is set to "L" by the 9th clock and the master receives the acknowledge bit from the receiving end (see Figure 16.6-1 "Data Transfer Example"). At this time, the R/W bit (MDAR: bit 0) is reversed and stored in the MBSR: TRX bit. In slave mode, the BB and TRX bits in the MBSR register are set to "1" and "0", respectively, after a start condition is detected and data from the master is received by the MDAR register. After receiving the address data, the MDAR and MADR1 to 6 registers are compared. If the values match, MBSR: AAS is set to "1" and acknowledge is transmitted to the master. Thereafter, bit 0 of the received data (bit 0 in the MDAR register) is stored in the MBSR: TRX bit. #### ■ Data Transfer After addressing of the slave is achieved, data can be transmitted and received in byte units in the direction determined by the R/W bit sent by the master. Each byte output to the SDA line is fixed to 8-bits. As shown in Figure 16.6-1 "Data Transfer Example", the receiving device transmits acknowledge to the transmitting device by stabilizing the SDA line to the "L" level when the acknowledge clock pulse is "H". With the MSB at the head, each bit of data is transmitted in one clock pulse. Each time a byte is transferred, acknowledge must be transmitted and received. Therefore, 9 clock pulses are required to transfer one complete data byte. ### ■ Acknowledge Acknowledge is transmitted from the receiving end for the 9th clock of data byte transfer from the transmitting end. When data is received, the acknowledge bit can be enabled (MBCR: ACK = 1) or disabled (MBCR: ACK = 0) with the MBCR: ACK bit. When transmitting data, acknowledge from the receiving end is stored in the MBSR: LRB bit. ### CHAPTER 16 MULTI-ADDRESS I2C #### ■ Stop Condition By generating a stop condition, the master can release the bus to terminate communication. A stop condition can be generated by changing the SDA line from "L" to "H" when the SCL line is at the "H" level. It is a signal to notify the bus connection device of the end of communication (bus free) in master mode. The master can generate start conditions continuously without generating a stop condition. This is called the repeated start condition. In bus master mode, a stop condition is generated by writing "0" to the MBCR: MSS bit in the interrupt state (MBCR: MSS = 1, MBSR: BB = 1, MBCR: INT = 1, MBSR: AL = 0) and the master mode is switched to the slave mode.. Even if "0" is written to the MBCR: MSS bit in other the above, it is ignored. #### Arbitration This interface circuit is a full-fledged multi-master bus that can connect two or more masters. If a master transfers data and another master transfers data simultaneously, an arbitration is generated. An arbitration occurs in the SDA line when the SCL line is at the "H" level. The master recognizes the occurrence of an arbitration lost when its transmission data is "1" and data on the SDA line is at the "L" level, and then it sets data output to off and sets the MBSR: AL bit to "1". When the MBSR: AL is set to "1", "0" is written to MBCR: MSS and MBSR: TRX. As a result, the TRX is cleared and the master mode is switched to the slave reception mode. # 16.7 Notes on Using the Multi-address I<sup>2</sup>C # This section describes precautions to take when using the multi-address I<sup>2</sup>C interface. ### ■ Precaution in Setting the Multi-address I<sup>2</sup>C Interface Register Before writing to the bus control register (MBCR), the multi-address I<sup>2</sup>C interface must be enabled (MCCR: EN). When the master slave selection bit (MBCR: MSS) is set, transfer starts. ### ■ Precaution in Setting Shift Clock Frequency To calculate the shift clock frequency using the $F_{sck}$ expression (1) in Table 16.4-3 "Function of Each Bit in Multi-address $I^2C$ Clock Control Register (MCCR)", it is necessary to know the values of m, n, and DMBP. When the value of m is 5 (MCCR: CS4 = CS3 = 0) and the value of n is 4 (MCCR: CS2 = CS1 = CS0 = 0), "DMBP = 1" cannot be selected. Other combinations do not present a problem. #### ■ Precaution on the Priority at Simultaneous Writing • Contention of the next byte transfer and stop condition When "0" is written to MBCR: MSS in states where MBCR: INT is cleared, the MSS bit has a higher priority and a stop condition is generated. Contention of the next byte transfer and start condition When "1" is written to MBCR: SCC in states where MBCR: INT is cleared, the SCC bit has a higher priority and a start condition is generated. #### ■ Precaution on Setting with Software Do not select the repeated start condition (MBCR: EN = 0) and the slave mode (MBCR: MSS = 0) at the same time. In states where the interrupt request flag bits (BER and INT in the MBCR register) are set to "1" and the interrupt request enable bits are enabled (BEIE and INTE in the MBCR register are set to "1"), recovery from the interrupt processing cannot be performed. Clear the BER and INT bits in the MBCR register. When the multi-address $I^2C$ operation is not permitted (MCCR: EN = 0), all bits of the bus status register MBSR and the bus control register MBCR (excluding the bus error BER bit and the bus error enable BEIE bit) are cleared. # 16.8 Operation of the Timeout Detection Function This section describes the operation of the timeout detection function when it is used as the SM bus. #### ■ Data Timeout When the "L" period of the SDA1 line exceeds 25 ms, this state is defined as a data timeout. The low time period is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the timeout data register (MTOD) + 1", a timeout is detected and the timeout data interrupt request flag (MTSR: TDR) is set. Data timeout SDA1 25 ms or longer Figure 16.8-1 Data Timeout #### ■ Clock Timeout When the "L" period of the SCL1 line exceeds 25 ms, this state is defined as a clock timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the timeout clock register (MTOC) + 1", a timeout is detected and the timeout clock interrupt request flag (MTSR: TCR) is set. Figure 16.8-2 Clock Timeout #### **■** Master Timeout When the cumulative "L" period of the SCL1 line between one byte data (START to ACK, ACK to ACK, ACK to STOP) exceeds 10 ms in master mode, this state is defined as a master timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 10. When the counter value matches "the value set in the master timeout register (MMTO) + 1", a master timeout is detected and the master timeout interrupt request flag (MTSR: MTR) is set. Figure 16.8-3 Master Timeout #### ■ Slave Timeout When the cumulative "L" period in the SCL1 line between START and STOP exceeds 10 ms in slave mode, this state is defined as a slave timeout. The low-time period is counted with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) (T) divided by 10 and the counter is incremented by the clock further divided by 20. When the counter value matches "the value set in the slave timeout register (MSTO) + 1", a slave timeout is detected and the slave timeout interrupt request flag (MTSR: STR) is set. Figure 16.8-4 Slave Timeout #### **■** Timeout Clock Supply Block Figure 16.8-5 "Timeout Clock Supply Block" shows the clock supply block of timeout. SDA1 line LOW width detection MTOD SDA2 Data timeout detected Divide-by-10 Divide-by-20 CLR Counter LOW detection CLR CLR H detection SCL1 line LOW width detection MTOC × 2 SDA2 Clock timeout detected COMP Divide-by-20 Divide-by-10 T= tinst × 3 LOW Counter x 4 detection CLR CLR × 5 × 6 TS0,1,2 MMTO H detection Master timeout detected COMP Divide-by-10 Counter First byte detection CLR Start detection Stop detection MSTO COMP Slave timeout detected Divide-by-20 Counter Figure 16.8-5 Timeout Clock Supply Block #### **■** Errors Timeout detection is performed with the clock selected with the timeout count clock detection bits (MTCR: TS0 to TS2) (T) divided by 10. Therefore, the following errors occur in the detection of an "L" width when, for example, $T = 0.5 \,\mu s$ . - Detects an "L" width of 5 to 5.5 μs or more in duration. (The sampling cycle is 0.5 μs) - When the count is stopped (when low width detection is completed), an error of up to -5.5 μs in duration occurs. (In a cumulative count, errors are also accumulated.) The counter for detecting a timeout is incremented with an L width or cumulative L width of 100 µs or more (50 µs or more for a master timeout). # CHAPTER 16 MULTI-ADDRESS I<sup>2</sup>C # **CHAPTER 17 BRIDGE CIRCUIT** This chapter describes the functions and operations of the bridge circuit. - 17.1 "Overview of the Bridge Circuit" - 17.2 "Configuration of the Bridge Circuit" - 17.3 "Pins of the Bridge Circuit - 17.4 "Registers of the Bridge Circuit" # 17.1 Overview of the Bridge Circuit # The bridge circuit is used to switch the I/O path of the I<sup>2</sup>C/UART. ## ■ Bridge Circuit ### O Selection of "I<sup>2</sup>C", multi-address I<sup>2</sup>C, or "UART" The bridge circuit can switch the I/O path of each port to "I<sup>2</sup>C", "multi-address I<sup>2</sup>C, and "UART". Table 17.1-1 "Ports and Target Units that can be Selected by the Bridge Circuit" lists the ports and target units that can be selected by the bridge circuit. Table 17.1-1 Ports and Target Units that can be Selected by the Bridge Circuit | Ports that can be selected by the bridge circuit | Target Units | |--------------------------------------------------|--------------------------------| | P33/SCL2/UCK3 | I <sup>2</sup> C | | P34/SDA2/UI3<br>(P35/U03) | UART | | | Multi-address I <sup>2</sup> C | | P40/SCL3/UCK1<br>P41/SDA3/UI1<br>(P65/U01) | I <sup>2</sup> C | | | UART | | | Multi-address I <sup>2</sup> C | | P42/SCL4/UCK2<br>P43/SDA4/UI2<br>(P64/U02) | I <sup>2</sup> C | | | UART | | | Multi-address I <sup>2</sup> C | #### O Bypass with P30 - P31 In the bridge circuit, P30/SCL1 - P31/SDA1 can be bypassed with other buses (P33/SCL2 - P34/SDA2, P40/SCL3 - P41/SDA3, and P42/SCL4 - P43/SDA4). # 17.2 Configuration of the Bridge Circuit The bridge circuit consists of the following blocks. • Bridge circuit selection registers (BRSR1 to 3) ### **■** Bridge Circuit Block Diagram Figure 17.2-1 Bridge Circuit Block Diagram O Bridge circuit selection registers 1 to 3 (BRSR 1 to 3) These registers are used for switching the bridge circuit. # 17.3 Pins of the Bridge Circuit This section describes the pins related to the bridge circuit. It also shows a block diagram of pins. ### ■ Pins Related to the Bridge Circuit The pins related to the bridge circuit are as follows: P33/SCL2/UCK3, P34/SDA2/UI3, P35/UO3, P40/SCL3/UCK1, P41/SDA3/UI1, P65/UO1, P42/SCL4/UCK2, P43/SDA4/UI2, and P64/UO2 pins. ### P33/SCL2/UCK3, P34/SDA2/UI3, and P35/UO3 pins Each of these pins has multiple functions. Each pin can act as a general-purpose I/O-dedicated port (P33, P34, P35), I<sup>2</sup>C I/O pin (SCL2, SDA2), or UART/SIO I/O pin (UCK3, UI3, UO3). The pin status can be read directly from the port data register (PDR3). #### P40/SCL3/UCK1, P41/SDA3/UI1, and P65/UO1 pins Each of these pins has multiple functions. Each pin can act as a general-purpose I/O-dedicated port (P40, P41, P65), I<sup>2</sup>C I/O pin (SCL3, SDA3), or UART/SIO I/O pin (UCK1, UI1, UO1). The pin status can be read directly from the port data registers (PDR4 and PDR6). #### P42/SCL4/UCK2, P43/SDA4/UI2, and P64/UO2 pins Each of these pins has multiple functions. Each pin can act as a general-purpose I/O-dedicated port (P42, P43, P64), I<sup>2</sup>C I/O pin (SCL4, SDA4), or UART/SIO I/O pin (UCK2, UI2, UO2). The pin status can be read directly from the port data registers (PDR4 and PDR6). Figure 17.3-1 "A Block Diagram of the Pins Related to the Bridge Circuit" shows the pins related to the bridge circuit. ### ■ Block Diagram of Pins Related to the Bridge Circuit Stop/watch mode (SPL=1) SPL: Pin state designate bit of the standby control register (STBC) From the resource (LCD) PDR (port data register) Stop/watch mode output enable bit Internal data bus From PDR read resource UART output From the bridge circuit (LCD) output PDR read (for bit manipulation instructions) Pin Output latch N-ch P65/UO1 P64/UO2 PDR write 7/7 Figure 17.3-1 A Block Diagram of the Pins Related to the Bridge Circuit ### **CHAPTER 17 BRIDGE CIRCUIT** # 17.4 Registers of the Bridge Circuit This section shows the registers related to the bridge circuit. ## ■ Registers Related to Bridge Circuit Figure 17.4-1 Registers Related to Bridge Circuit # 17.4.1 Bridge Circuit Selection Register 1 (BRSR1) Bridge circuit selection register 1 (BRSR1) is used to control bypass between the pins by the bridge circuit. ■ Bridge Circuit Selection Register 1 (BRSR1) Address bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value 005Сн BL4 BL3 BL2 XXXXX000B R/W R/W R/W BL2 Bridge circuit pin bypass selection 2 0 Cut "P30 and P33" and "P31 and P34" Bypass "P30 and P33" and "P31 and P34" BL3 Bridge circuit pin bypass selection 3 0 Cut "P30 and P40" and "P31 and P41" Bypass "P30 and P40" and "P31 and P41" BL4 Bridge circuit pin bypass selection 4 0 Cut "P30 and P42" and "P31 and P43" Bypass "P30 and P42" and "P31 and P43" R/W : Read/write enabled X: Undefined : Initial value Figure 17.4-2 Bridge Circuit Selection Register 1 (BRSR1) Table 17.4-1 Bridge Circuit Register 1 (BRSR1) Bit Functions | | Bit name | Function | |-------------------------------------------|-------------|-----------------------------------------------------------------------------------------------| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4<br>Bit 3 | Unused bits | <ul> <li>The read value is undefined.</li> <li>Writing has no effect on operation.</li> </ul> | Table 17.4-1 Bridge Circuit Register 1 (BRSR1) Bit Functions (Continued) | | Bit name | Function | | | |-------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 2 | BL4:<br>Bridge circuit pin bypass<br>selection 4 | This bit controls bypass setting for "P30/SCL1 and P42/SCL4" and "P31/SDA1 and P43/SDA4". When "1" is written in this bit, bypass is set. P30/SCL1 = P42/SCL4/UCK2 P31/SDA1 = P43/SDA4/UI2 When "0" is written in this bit, bypass is cut. P30/SCL1 not equal to P42/SCL4/UCK2 P31/SDA1 not equal to P43/SDA4/UI2 | | | | Bit 1 | BL3:<br>Bridge circuit pin bypass<br>selection 3 | This bit controls bypass setting for "P30/SCL1 and P40/SCL3" and "P31/SDA1 and P41/1SDA3". When "1" is written in this bit, bypass is set. P30/SCL1 = P40/SCL3/UCK1 P31/SDA1 = P41/1SDA3/UI1 When "0" is written in this bit, bypass is cut. P30/SCL1 not equal to P40/SCL3/UCK1 P31/SDA1 not equal to P41/1SDA3/UI1 | | | | Bit 0 | BL2:<br>Bridge circuit pin bypass<br>selection 2 | This bit controls bypass setting for "P30/SCL1 and P31/SCL2" and "P31/SDA1 and P34/SDA2". When "1" is written in this bit, bypass is set. P30/SCL1=P33/SCL2/UCK3 P31/SDA1=P34/SDA2/UI3 When "0" is written in this bit, bypass is cut. P30/SCL1 not equal to P33/SCL2/UCK3 P31/SDA1 not equal to P34/SDA2/UI3 | | | # 17.4.2 Bridge Circuit Selection Register 2 (BRSR2) Bridge circuit selection register 2 (BRSR2) controls the connection switching by the bridge circuit. ■ Bridge Selection Register 2 (BRSR2) Initial value Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 005 D н BM4 ВМ3 BM2 ХХ000000В BI4 BI3 BI2 R/W R/W R/W R/W R/W R/W BM2 BI2 Bridge circuit selection 2 0 0 Use P33 and P34 as a "port" 0 1 Connect P33 and P34 to the I2C Connect P33 and P34 to the multi-address I2C 1 0 1 Use P33 and P34 as a "port" вмз BI3 Bridge circuit selection 3 0 0 Use P40 and P41 as a "port" Connect P40 and P41 to the I2C 1 Connect P40 and P41 to the multi-address I2C 1 0 1 Use P40 and P41 as a "port" BI4 BM4 Bridge circuit selection 4 0 0 Use P42 and P43 as a "port" 0 Connect P42 and P43 to the I2C 1 1 0 Connect P42 and P43 to the multi-address I2C 1 Use P42 and P43 as a "port" R/W: Read/write enabled X: Undefined : Initial value Figure 17.4-3 Bridge Circuit Selection Register 2 (BRSR2) Table 17.4-2 Bridge Circuit Selection Register 2 (BRSR2) Bit Functions | Bit name | | Function | | | |----------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | | | Bit 5 | BM4:<br>Bridge circuit multi-I <sup>2</sup> C<br>selection 4 | This bit specifies options for P42/SCL4/UCK2 and P43/SDA4/UI2 whether they are connected to the "multi-address I <sup>2</sup> C." When "1" is written in this bit, P42/SCL4 and P43/SDA4 are connected to the "multi-address I <sup>2</sup> C." When this bit is "0" or BM4=BI4=1, the port function is selected. | | | | Bit 4 | BI4:<br>Bridge circuit I <sup>2</sup> C selection 4 | This bit specifies options for P42/SCL4/UCK2 and P43/SDA4/UI2 whether they are connected to the "I <sup>2</sup> C." When "1" is written in this bit, P42/SCL4 and P43/SDA4 are connected to the "I <sup>2</sup> C." When this bit is "0" or BM4=BI4=1, the port function is selected. | | | | Bit 3 | BM3:<br>Bridge circuit multi-I <sup>2</sup> C<br>selection 3 | This bit specifies options for P40/SCL3/UCK1 and P41/SDA3/UI1 whether they are connected to the "multi-address I <sup>2</sup> C." When "1" is written in this bit, P40/SCL3 and P41/SDA3 are connected to the "multi-address I <sup>2</sup> C." When this bit is "0" or BM3=BI3=1, the port function is selected. | | | | Bit 2 | BI3:<br>Bridge circuit I <sup>2</sup> C selection 3 | This bit specifies options for P40/SCL3/UCK1 and P41/SDA3/UI1 whether they are connected to the "I <sup>2</sup> C." When "1" is written in this bit, P40/SCL3 and P41/SDA3 are connected to the "I <sup>2</sup> C." When this bit is "0" or BM3=BI3=1, the port function is selected. | | | | Bit 1 | BM2:<br>Bridge circuit multi-I <sup>2</sup> C<br>selection 2 | This bit specifies options for P33/SCL2/UCK3 and P34/SDA2/UI3 whether they are connected to the "multi-address I <sup>2</sup> C." When "1" is written in this bit, P33/SCL2 and P34/SDA2 are connected to the "multi-address I <sup>2</sup> C." When this bit is "0" or BM2=BI2=1, the port function is selected. | | | | Bit 0 | BI2:<br>Bridge circuit I <sup>2</sup> C selection 2 | This bit specifies options for P33/SCL2/UCK3 and P34/SDA2/UI3 whether they are connected to the "I <sup>2</sup> C." When "1" is written in this bit, P33/SCL2 and P34/SDA2 are connected to the "I <sup>2</sup> C." When this bit is "0" or BM2=BI2=1, the port function is selected. | | | #### Note: Switching of the connection destination by this register is valid only when the resource function of the connection destination has been allowed. Be careful not to duplicate the port specification for switching the connection destination between this register and the BRSR3 register. # 17.4.3 Bridge Circuit Selection Register 3 (BRSR3) Bridge circuit selection register (BRSR3) controls connection switching by the bridge circuit. ■ Bridge Circuit Selection Register 3 (BRSR3) Figure 17.4-4 Bridge Circuit Selection Resister 3(BRSR3) Table 17.4-3 Bridge Circuit Selection Register 3 (BRSR3) Bit Functions | Bit name | | Function | |-------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7<br>Bit 6<br>Bit 5<br>Bit 4<br>Bit 3 | Unused bits | <ul> <li>The read value is undefined.</li> <li>Writing has no effect on operation.</li> </ul> | | Bit 2 | BU3:<br>Bridge circuit UART<br>selection 3 | This bit specifies options for "P33/SCL2/UCK3, P34/SDA2/UI3, and P35/UO3" whether they are connected to UART. When "1" is written in this bit, UART is selected. • UCK3 (P33): Acts as UCK only when UART serial clock output is allowed (SMC2:SCKE = 1). • UI3 (P34) • UO3 (P35): Acts as UO only when UART serial data output is allowed (SMC2:TXOE = 1). When "0" is written in this bit, the port function is selected. | | Bit 1 | BU2:<br>Bridge circuit UART<br>selection 2 | This bit specifies options for "P42/SCL4/UCK2, P43/SDA4/UI2, and P64/UO2" whether thy are connected to UART. When "1" is written in this bit, UART is selected. UCK2 (P42): Acts as UCK only when UART serial clock output is allowed (SMC2:SCKE = 1). UI2 (P43) UO2 (P64): Acts as UO only when UART serial data output is allowed (SMC2:TXOE = 1). When "0" is written in this bit, the port function is selected. | | Bit 0 | BU1:<br>Bridge circuit UART<br>selection 1 | This bit specifies options for "P40/SCL3/UCK1, P41/SDA3/UI1, and P65/UO1" whether they are connected to UART. When "1" is written in this bit, UART is selected. UCK1 (P40): Acts as UCK only when UART serial clock output is allowed (SMC2:SCKE = 1). UI1 (P41) UO1 (P65): Acts as UO only when UART serial data output is allowed (SMC2:TXOE = 1). When "0" is written in this bit, the port function is selected. | ## Note: Switching of the connection destination is valid only when the resource function of the connection destination has been allowed. Be careful not to duplicate the port specification for switching the connection destination between this register and the BRSR3 register. ## **CHAPTER 17 BRIDGE CIRCUIT** This chapter describes the functions and operations of the LCD controller driver. - 18.1 "Overview of the LCD Controller Driver" - 18.2 "Configuration of the LCD Controller Driver" - 18.3 "Pins of the LCD Controller Driver" - 18.4 "Registers of the LCD Controller Driver" - 18.5 "LCD Display RAM in the LCD Controller Driver" - 18.6 "Operation of the LCD Controller Driver" # 18.1 Overview of the LCD Controller Driver The LCD Controller driver, which contains 8-byte display data memory, controls the LCD display with four common output signals and 14 segment output signals. By selecting from three types of duty output, the LCD panel can be driven directly. #### **■ LCD Controller Driver Functions** The LCD controller driver has a function for displaying the description of the display data memory (LCD display RAM) on the LCD panel directly with the segment output pins and the common output pins. - The LCD controller driver contains voltage dividing resistors for LCD driving. The external dividing resistors can also be connected to the LCD controller driver. - Up to four common output pins (COM0 to COM3) and 14 segment output pins (SEG0 to SEG13) can be used. - The LCD controller driver contains a 7-byte (14 x 4 bit) LCD display RAM. - As duty, 1/2, 1/3, or 1/4 can be selected. (It is restricted by bias setting.) - As a driving clock, a main clock or a subclock can be selected. - The LCD can be driven directly. Table 18.1-1 "Combinations of Bias and Duty" shows available combinations of bias and duty. Table 18.1-1 Combinations of Bias and Duty | Bias | 1/2 duty | 1/3 duty | 1/4 duty | |----------|----------|----------|----------| | 1/2 bias | Yes | No | No | | 1/3 bias | No | Yes | Yes | Yes: Recommended mode No: Unavailable # 18.2 Configuration of the LCD Controller Driver The LCD controller driver consists of the following eight blocks, which can be divided into two sections in terms of functions: the controller section that generates segment and common signals in accordance with the description in the LCD display RAM and the driver section that drives the LCD. - LCDC control register 1 (LCR1) - LCD display RAM - Prescaler - Timing controller - Alternating current generating circuit - Common driver - Segment driver - Dividing resistors ## **■ LCD Controller Driver Block Diagram** Figure 18.2-1 LCD Controller Driver Block Diagram #### LCDC control register 1 (LCR1) This register selects a clock for generating frame cycles (driving duty), controls the LCD driving power supply, selects display or display blanking, selects the display mode, and selects the cycle of the LCD clock (duty driving). #### LCDC display RAM A 16 x 4 bit RAM for generating segment output signals. The description in this RAM is read in synch with the common signal selection timing automatically and is output from segment output pins. ## Prescaler The prescaler generates a frame frequency in accordance with the setting selected from two types of clocks and four types of frequencies. #### Timing controller The timing controller controls common signals and segment signals based on the frame frequency and the setting in the LCR1 register. #### Alternating current generating circuit This circuit generates an alternating current waveform for driving the LCD from the signals from the timing controller. #### O Common driver A driver for the common pins in the LCD. #### Segment driver A driver for the segment pins in the LCD. #### Dividing resistors Resistors for generating the LCD driving voltage by dividing a voltage. The dividing resistors can also be connected externally. #### ■ Power Supply Voltage of the LCD Controller Driver The power supply voltage of the LCD driver is set using the internal dividing resistors or by connecting dividing resistors to the pins V0 to V3. # 18.2.1 Internal Dividing Resistors of the LCD Controller Driver The supply voltage of the LCD controller driver is generated by the internal dividing resistors. (The dividing resistors can also be connected externally.) ## ■ Internal Dividing Resistors The LCD controller driver contains internal dividing resistors. The external dividing resistors can also be connected to pins V0 to V3. The internal dividing resistors or the external dividing resistors can be selected with the driving power supply control bit in the LCDC control register 1 (LCR1: VSEL). When the VSEL bit is set to "1," the internal dividing resistors are energized. To use only the internal dividing resistors without using external dividing resistors, set this bit to "1." The LCD controller permission is inactivated at LCD operation stop (LCR1: MS1, MS0 = $00_B$ ) and in watch mode (STBC: TMD = 1) in states where operation in watch mode is prohibited (LCR: LCEN = 0). To set 1/2 bias, short-circuit the V2 and V1 pins. Figure 18.2-2 "Equivalent Circuit of the Internal Dividing Resistors" shows the equivalent circuit of the internal dividing resistors. Figure 18.2-2 Equivalent Circuit of the Internal Dividing Resistors ## ■ Using the Internal Dividing Resistors When internal dividing registers are used, the voltages at V1, V2, and V3 become lower by 2R because a resistor (2R) is included. Figure 18.2-3 "States in which the Internal Dividing Resistors are Used" shows the states in which the internal dividing resistors are used. 2R 2R **~**₩ V3 V3 □ V3 V2 **~**₩ □ vo □ ∨o V0 V0 LCD controller LCD controller \_ N-ch N-ch permission permission 1/3 bias 1/2 bias V0 to V3: Voltages at V0 to V3 pins Figure 18.2-3 States in which the Internal Dividing Resistors are Used # ■ Adjusting the Brightness of the LCD when the Internal Dividing Resistors are Used If the brightness cannot be increased when the internal dividing resistors are used, connect a variable register (VR) externally (between Vcc and V3 pins) to adjust the voltage at 3V. Figure 18.2-4 "Brightness Adjustment when the Internal Dividing Resistors are Used" shows a connection example of the VR. V2 V2 V1 V1 V2 V1 V1 V0 V2 V1 V1 V0 V0 V0 UN-ch permission When the brightness is to be adjusted V0 to V3: Voltages at V0 to V3 pins Figure 18.2-4 Brightness Adjustment when the Internal Dividing Resistors are Used #### Note: During LCD operation, the internal 2R is effective. Therefore, VR and 2R are connected in parallel. # 18.2.2 External Dividing Resistor of LCD Controller Driver External dividing resistors can be connected to the pins V0 to V3. By connecting a variable resistor between the Vcc and V3 pins, the brightness level can be adjusted. ## **■** External Dividing Resistors The external dividing resistors can be connected to the LCD driving power supply pins (V0 to V3) instead of using the internal dividing resistors. The connection of external dividing resistors based on the bias method and the LCD driving voltages are shown in Figure 18.2-5 "Connection Example of External Dividing Resistors" and Table 18.2-1 "Setting of LCD Driving Voltages", respectively. Figure 18.2-5 Connection Example of External Dividing Resistors Table 18.2-1 Setting of LCD Driving Voltages | | V3 | V2 | V1 | V0 | |----------|------------------|---------------------|---------------------|-----| | 1/2 bias | V <sub>LCD</sub> | 1/2V <sub>LCD</sub> | 1/2V <sub>LCD</sub> | GND | | 1/3 bias | V <sub>LCD</sub> | 2/3V <sub>LCD</sub> | 1/3V <sub>LCD</sub> | GND | V0 to V3: Voltages at V0 to V3 pins V<sub>I CD</sub>: Operating voltage of LCD #### ■ Using External Dividing Resistors The V0 pin is internally connected to Vss (GND) through a transistor. Therefore, when external dividing resistors are used, the current flowing into the resistor can be shut off when the LCD controller driver is stopped by connecting the Vss of the dividing resistors to the V0 pin only. Figure 18.2-6 "State where External Dividing Resistors are Used" shows the external dividing resistors being used. V3 VR V3 RX V2 R V1 R V1 R V1 RX V0 R V1 RX V0 to V3: Voltages at V0 to V3 pins Figure 18.2-6 State where External Dividing Resistors are Used - 1. To connect dividing resisters externally without being affected by the internal dividing resistors, the entire internal dividing resistors must first be separated by writing "0" to the driving voltage control bit (LCR: VSEL) in the LCD controller control register. - If a value other than "00B" is written to the display mode selection bits (MS1, MS0) in the LCR1 register in states where the internal dividing resistors are separated, the LCD controller enable transistor (Q1) is set to "ON" and current flows into the external dividing resistors. - If "00B" is written to the display mode selection bits (MS1, MS0) in the LCR1 register, the LCD controller enable transistor (Q1) is set to "OFF" and current does not flow into the external dividing resistors. #### Note: The RX connected externally differs depending on the LCD used. Select an appropriate resistance. # 18.3 Pins of the LCD Controller Driver This section shows the pins related to the LCD controller driver and the block diagram of pins. #### ■ Pins related to the LCD Controller Driver The pins related to the LCD controller driver include four common output pins (COM0 to COM3), 14 segment output pins (SEG0 to SEG13), and four power supply pins for LCD driving (V0 to V3). #### O PB4/COM0 to PB7/COM3 pins The PB4/COM0 to PB7/COM3 pins serve as an I/O port (PB4 to PB7) and LCD common output pins (COM0 to COM3) that can be switched with the LCR4 register. ## O PA0/SEG00 to PA7/SEG07 and P60/SEG08 to P65/SEG13 pins The P60/SEG08 to P65/SEG13 pins serve as an I/O port (P60 to P65) and LCD segment output pins (SEG08 to SEG13) that can be switched with the LCR2 register. The PA0/SEG00 to PA7/ SEG07 pins serve as I/O ports (PA0 to PA7) and LCD segment output pins (SEG00 to SEG07) that can be switched with the LCR3 register. #### O PB0/V0 to PB3/V3 pins The PB0/V0 to PB3/V3 pins serve as power pins for LCD driving (V0 to V3) and output pins (PB0 to PB3) that can be switched with the LCR4 register. #### Note: To use these bits as LCDC pins, set the corresponding bits to "LCD enabled" with the LCDC control registers (LCR2, LCR3, and LCR4) and set the output transistor to "OFF" by writing "1" to the corresponding port data registers (PDR6, PDRA, and PDRB). ## ■ Block Diagram of Pins Related to LCD Controller Driver Figure 18.3-1 Block Diagram of Pins Related to LCD Controller Driver # 18.4 Registers of the LCD Controller Driver This section shows the registers related to the LCD controller driver. # ■ Registers Related to LCD Controller Driver Figure 18.4-1 Registers Related to LCD Controller Driver # 18.4.1 LCDC Control Register 1 (LCR1) The LCDC control register 1 (LCR1) selects a clock for generating frame cycles, controls the power supply for LCD driving, selects display or display blanking, selects the display mode, and selects the cycle of the LCD clock (duty driving). ■ LCDC Control Register 1 (LCR1) Figure 18.4-2 LCDC Control Register 1 (LCR1) Table 18.4-1 Functions of Each Bit in LCDC Control Register 1 (LCR1) | | Bit name | Function | |----------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | CSS:<br>Frame cycle generating<br>clock selection bit | This bit selects the clock for generating the LCD display frame cycle (for driving duty). When this bit is "0," the LCD controller driver is operated on the output of the time base timer that is the main clock oscillation frequency divided by 2 <sup>8</sup> . When this bit is "1," it is operated on the subclock Note: In main stop and subclock modes, the LCD controller driver cannot be operated on the output of the time base timer because oscillation of the main clock is stopped. To operate the LCD controller driver on the subclock, check that the subclock is fully stabilized before switching to the subclock. Reference: Even if the rate of the main clock is switched (gear function) when the LCD controller driver is operating on the timer base timer, the frame frequency is not affected. | | Bit 6 | LCDEN:<br>Watch mode time operation<br>enable bit | <ul> <li>This bit selects whether the LCD controller driver is operated in watch mode.</li> <li>When this bit is "1," LCD display continues even after moving to the watch mode.</li> <li>When this bit is "0," LCD display is stopped in watch mode.</li> <li>Note: To operate LCD display even in watch mode, the subclock (CSS = 1) must be selected.</li> </ul> | | Bit 5 | VSEL:<br>LCD driving power supply<br>control bit | <ul> <li>This bit selects whether the internal dividing resistors are energized.</li> <li>When this bit is "0," the internal dividing resistors are shut off; when this bit is "1," the resistors are energized. To connect external dividing resistors, this bit must be set to "0."</li> </ul> | | Bit 4 | BK:<br>Display blanking selection<br>bit | <ul> <li>This bit selects whether or not the LCD is displayed.</li> <li>In display blanking (non-display, BK = 1), the segment output indicates a non-selected waveform (a waveform that is out of the display condition).</li> </ul> | | Bit 3<br>Bit 2 | MS1, MS0:<br>Display mode selection bits | <ul> <li>These bits select the duty of the output waveform from three types.</li> <li>The operating common pins are determined in accordance with the selected duty output mode.</li> <li>When these bits are "00B," the LCD controller driver stops display.</li> <li>Note: When the selected frame cycle generating clock stops due to a shift to the top mode or otherwise, stop the display operation in advance.</li> </ul> | Table 18.4-1 Functions of Each Bit in LCDC Control Register 1 (LCR1) (Continued) | Bit name | | Function | | |----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 1<br>Bit 0 | FP1, FP0:<br>Frame cycle selection bits | These bits select the frame cycle of the LCD display (For duty driving) from four types. Note: Set the register after calculating the optimum frame frequency in accordance with the LCD module used. The frame cycle is affected by the oscillation frequency. | | # 18.4.2 LCDC Control Register 2 (LCR2) The LCDC control register 2 (LCR2) selects whether Port 6 is used as segment output pins or as a general-purpose I/O port. ## ■ LCDC Control Register 2 (LCR2) Figure 18.4-3 LCDC Control Register 2 (LCR2) Table 18.4-2 Functions of Each Bit in LCDC Control Register 2 (LCR2) | | Bit name | Function | |-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | Unused bit | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | | Bit 6 | SEG13 | SEG13 selection bit When this bit is "1," P65 functions as segment output (SEG13). When this bit is "0," it functions as a general- purpose I/O port (P65). | | Bit 5 | SEG12 | SEG12 selection bit When this bit is "1," P64 functions as segment output (SEG12). When this bit is "0," it functions as a general- purpose I/O port (P64). | | Bit 4 | SEG11 | SEG11 selection bit When this bit is "1," P63 functions as segment output (SEG11). When this bit is "0," it functions as a general- purpose I/O port (P63). | | Bit 3 | SEG10 | SEG10 selection bit When this bit is "1," P62 functions as segment output (SEG10). When this bit is "0," it functions as a general- purpose I/O port (P62). | | Bit 2 | SEG9 | SEG9 selection bit When this bit is "1," P61 functions as segment output (SEG9). When this bit is "0," it functions as a general- purpose I/O port (P61). | | Bit 1 | SEG8 | SEG8 selection bit When this bit is "1," P60 functions as segment output (SEG8). When this bit is "0," it functions as a general- purpose I/O port (P60). | | Bit 0 | Unused bit | <ul><li>The read value is undefined.</li><li>Writing has no effect on operation.</li></ul> | # 18.4.3 LCDC Control Register 3 (LCR3) The LCDC control register 3 (LCR3) selects whether Port A is used as segment output pins or as a general-purpose I/O port. ■ LCDC Control Register 3 (LCR3) Address bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 Initial value SEG07 SEG06 SEG05 SEG04 SEG03 SEG02 SEG01 SEG00 0016H0000000В R/W R/W R/W R/W ⇒SEG00 SEG0 selection bit Segment output (SEG00) General-purpose I/O port (PA0) SEG01 SEG1 selection bit Segment output (SEG01) General-purpose I/O port (PA1) SEG02 SEG2 selection bit 0 Segment output (SEG02) General-purpose I/O port (PA2) SEG3 selection bit 0 Segment output (SEG03) General-purpose I/O port (PA3) SEG04 SEG4 selection bit 0 Segment output (SEG04) General-purpose I/O port (PA4) SEG05 SEG5 selection bit 0 Segment output (SEG05) General-purpose I/O port (PA5) SEG6 selection bit Segment output (SEG06) General-purpose I/O port (PA6) SEG07 SEG7 selection bit Segment output (SEG07) General-purpose I/O port (PA7) R/W: Read/write enabled : Initial value Figure 18.4-4 LCDC Control Register 3 (LCR3) Table 18.4-3 Functions of Each Bit in LCDC Control Register 3 (LCR3) | Bit name | | Function | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 7 | SEG7 | SEG7 selection bit When this bit is "0," PA7 functions as segment output (SEG07). When this bit is "1," it functions as a general- purpose I/O port (PA7). | | Bit 6 | SEG6 | SEG6 selection bit When this bit is "0," PA6 functions as segment output (SEG06). When this bit is "1," it functions as a general- purpose I/O port (PA6). | | Bit 5 | SEG5 | SEG5 selection bit When this bit is "0," PA5 functions as segment output (SEG05). When this bit is "1," it functions as a general- purpose I/O port (PA5). | | Bit 4 | SEG4 | SEG4 selection bit When this bit is "0," PA4 functions as segment output (SEG04). When this bit is "1," it functions as a general- purpose I/O port (PA4). | | Bit 3 | SEG3 | SEG3 selection bit When this bit is "0," PA3 functions as segment output (SEG03). When this bit is "1," it functions as a general- purpose I/O port (PA3). | | Bit 2 | SEG2 | SEG2 selection bit When this bit is "0," PA2 functions as segment output (SEG02). When this bit is "1," it functions as a general- purpose I/O port (PA2). | | Bit 1 | SEG1 | SEG1 selection bit When this bit is "0," PA1 functions as segment output (SEG01). When this bit is "1," it functions as a general- purpose I/O port (PA1). | | Bit 0 | SEG0 | SEG0 selection bit When this bit is "0," PA0 functions as segment output (SEG00). When this bit is "1," it functions as a general- purpose I/O port (PA0). | # 18.4.4 LCDC Control Register 4 (LCR4) The LCDC control register 4 (LCR4) selects whether Port B is used as common output pins or as a general-purpose I/O port. # ■ LCDC Control Register 4 (LCR4) Figure 18.4-5 LCDC Control Register 4 (LCR4) Table 18.4-4 Functions of Each Bit in LCDC Control Register 4 (LCR4) | | Bit name Function | | | |----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 7 | СОМЗ | COM3 selection bit When this bit is "0," PB7 functions as common output (COM3). When this bit is "1," it functions as a general- purpose I/O port (PB7). | | | Bit 6 | COM2 | COM2 selection bit When this bit is "0," PB6 functions as common output (COM2). When this bit is "1," it functions as a general- purpose I/O port (PB6). | | | Bit 5 | COM1 | COM1 selection bit When this bit is "0," PB5 functions as common output (COM1). When this bit is "1," it functions as a general- purpose I/O port (PB5). | | | Bit 4 | СОМО | COM0 selection bit When this bit is "0," PB4 functions as common output (COM0). When this bit is "1," it functions as a general- purpose I/O port (PB4). | | | Bit 3<br>Bit 2<br>Bit 1<br>Bit 0 | Unused bits | <ul> <li>The read value is undefined.</li> <li>Writing has no effect on operation.</li> </ul> | | # 18.5 LCD Display RAM in the LCD Controller Driver The LCD display RAM is 14 x 4 bit (7 byte) display data memory for generating segment output signals. ## ■ LCD Display RAM and Output Pins The description in this RAM is read automatically in synch with the selection timing of the common signal and output from the segment output pins. If the description in each bit is "1," it is output after being converted into the selected voltage (LCD is displayed). If the description in each bit is "0," it is output after being converted into the non-selected voltage (LCD is not displayed). Since the LCD display operation is performed independently of the CPU operation, the LCD display RAM can be read and written in any timing. Of the SEG8 to SEG15 pins, the pins not specified as segment output are used as an I/O port (general-purpose output) and the corresponding RAM can be used as an ordinary RAM. Table 18.5-1 "Relationships between Duty and Common Output and the Bits Used in the LCD Display RAM" shows the relationships between duty and common output and the bits used in the LCD display RAM. Figure 18.5-1 "Assignment of the LCD Display RAM and the Common/ Segment Output Pins" shows the assignment of the LCD display RAM and the common/ segment output pins. Area and common pins used at 1/3 duty Area and common pins used at 1/4 duty Address bit3 bit2 bit1 bit0 SEG0 0060н bit7 bit6 bit5 bit4 SEG1 bit2 bit1 bit0 bit3 SEG2 0061н bit7 bit6 bit5 bit4 SEG3 bit2 bit1 bit0 bit3 SEG4 0062н bit7 bit4 bit6 bit5 SEG5 SEG6 bit3 bit2 bit1 bit0 0063н SEG7 bit7 bit6 bit5 bit4 bit2 bit1 bit0 SEG8 bit3 0064н SEG9 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 SEG10 0065н bit4 SEG11 bit7 bit6 bit5 bit0 SEG12 bit3 bit2 bit1 0066н bit7 bit6 bit5 bit4 SEG13 COM3:COM2:COM1 COM0: Area and common pins used at 1/2 duty Figure 18.5-1 Assignment of the LCD Display RAM and the Common/Segment Output Pins Table 18.5-1 Relationships between Duty and Common Output and the Bits Used in the LCD Display RAM | Duty set | Common output used | Bits of data for display used | | | | | | | | |----------|-----------------------|-------------------------------|-------|-------|-------|-------|-------|-------|-------| | value | | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | | 1/2 | COM0 to COM1 (2 pins) | - | - | Yes | Yes | - | - | Yes | Yes | | 1/3 | COM0 to COM2 (3 pins) | - | Yes | Yes | Yes | - | Yes | Yes | Yes | | 1/4 | COM0 to COM3 (4 pins) | Yes Yes: Used -: Not used # 18.6 Operation of the LCD Controller Driver The LCD controller driver performs the control and driving required to display the LCD. ## **■** Explanation of LCD Controller Driver Operation To display the LCD, the settings in Figure 18.6-1 "LCD Controller Driver Settings" are required. bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 LCDEN VSEL LCR1 CSS BK MS1 MS0 FP1 FP0 0 0 0 0 0 0 Other than 00 SEG13 SEG12 SEG11 SEG10 SEG9 LCR2 SEG8 0 0 0 0 0 0 LCR3 SEG07 | SEG06 | SEG05 | SEG04 | SEG03 | SEG02 | SEG01 | SEG00 0 0 0 0 0 0 0 0 сомз сом2 сом1 сом0 LCR4 0 0 0 0 LCD display RAM Display data 060н to 066н : Used bit 0 : 0 is set Figure 18.6-1 LCD Controller Driver Settings When the above settings are made and the selected frame cycle generating clock is oscillating, the driving waveform of the LCD panel is output to the common and segment output pins (COM0 to COM3, SEG0 to SEG13) in accordance with the description in the LCD display RAM and LCRs 1 to 4. Even during LCD display operation, the frame cycle generating clock can be switched. However, the display may blink at the time of switching. Stop the display temporarily by blanking (LCR1: BK = 1) before switching the clock. The output for driving the display is two-frame alternating current waveform selected by the setting of bias and duty. When LCD display operation is stopped (LCR: MS1, MS0 = 00B), both the common and segment output pins are set at the "L" level. #### Note: When the selected frame cycle oscillating clock is stopped during LCD display operation, a DC voltage is applied to the LCD elements because the alternating current generating circuit is stopped. In this case, the LCD display operation must be stopped in advance. The conditions for stopping the main clock (time base timer) and subclock are dependent on the selection of the clock mode and standby mode. When the timer base timer output is selected (LCR1: CSS = 0), clearing the time base timer affects the frame cycle. ## **■** LCD Driving Waveform Driving the LCD with direct current creates a chemical reaction that degrades the LCD display elements. Therefore, the LCD controller driver contains an alternating current generating circuit and drives the LCD with the two frame alternating current waveform. The three types of output waveforms are as follows. - 1/2 bias, 1/2 duty output waveform - 1/3 bias, 1/3 duty output waveform - 1/3 bias, 1/4 duty output waveform # 18.6.1 Output Waveforms during LCD Controller Driver Operation (1/2 Duty) The display driving output uses two-frame alternating current waveforms in the multiplex driving method. In 1/2 duty, only COM0 and COM1 are used for display. COM2 and COM3 are not used. ## **■** Example of 1/2 Bias, 1/2 Duty Output Waveforms For display, the LCD elements with the maximum potential difference between the common output and the segment output are turned on. Figure 18.6-2 "Example of 1/2 Bias, 1/2 Duty Output Waveform" shows the output waveforms when the description in the LCD display RAM is as shown in Table 18.6-1 "Description Example of LCD Display RAM". Table 18.6-1 Description Example of LCD Display RAM | Sagment | Description in LCD display RAM | | | | | | | |--------------------|--------------------------------|------|------|------|--|--|--| | Segment | СОМЗ | COM2 | COM1 | DOM0 | | | | | SEG <sub>m</sub> | - | _ | 0 | 0 | | | | | SEG <sub>m+1</sub> | _ | _ | 0 | 1 | | | | Figure 18.6-2 Example of 1/2 Bias, 1/2 Duty Output Waveform # ■ LCD Panel Connection Example and Display Data Example (1/2 Duty Driving Method) Figure 18.6-3 Connection Example of Segment And Common Pins and Correspondence With Display Data # 18.6.2 Output Waveforms During LCD Controller Driver Operation (1/3 Duty) In 1/3 duty, only COM0, COM1, and COM2 are used for display. COM3 is not used. ## ■ Example of 1/3 Bias, 1/3 Duty Output Waveforms For display, the LCD elements with the maximum potential difference between the common output and the segment output are turned on. Figure 18.6-4 "Example of 1/3 Bias, 1/3 Duty Output Waveforms" shows the output waveforms when the description in the LCD display RAM is as shown in Table 18.6-2 "Description Example of LCD display RAM". Table 18.6-2 Description Example of LCD display RAM | Segment | Description in LCD display RAM | | | | |--------------------|--------------------------------|------|------|------| | | СОМЗ | COM2 | COM1 | DOM0 | | SEG <sub>m</sub> | - | 1 | 0 | 0 | | SEG <sub>m+1</sub> | - | 1 | 0 | 1 | <sup>-:</sup> Not used Figure 18.6-4 Example of 1/3 Bias, 1/3 Duty Output Waveforms #### ■ LCD Panel Connection Example and Display Data Example (1/3 Duty Driving Method) Figure 18.6-5 Connection Example of Segment And Common Pins and Relationships to Display Data # 18.6.3 Output Waveforms During LCD Controller Driver Operation (1/4 Duty) In 1/4 duty, all of COM0, COM1, COM2 and COM3 are used for display. ### **■** Example of 1/3 Bias, 1/4 Duty Output Waveforms For display, the LCD elements with the maximum potential difference between the common output and the segment output are turned on. Figure 18.6-6 "Example of 1/3 Bias, 1/4 Duty Output Waveforms" shows the output waveforms when the description in the LCD display RAM is as shown in Table 18.6-3 "Description Example of LCD display RAM". Table 18.6-3 Description Example of LCD display RAM | Sogmont | Description in LCD display RAM | | | | | |--------------------|--------------------------------|------|------|------|--| | Segment | СОМЗ | COM2 | COM1 | DOM0 | | | SEG <sub>m</sub> | 0 | 1 | 0 | 0 | | | SEG <sub>m+1</sub> | 0 | 1 | 0 | 1 | | Figure 18.6-6 Example of 1/3 Bias, 1/4 Duty Output Waveforms ■ Connection Example of 8-segment LCD Panel and Display Data Example (1/4 Duty Driving Method) Figure 18.6-7 Connection Example of Segment and Common Pins and Relationships to Display Data ### **CHAPTER 18 LCD CONTROLLER DRIVER** # **CHAPTER 19 WILD REGISTER FUNCTION** This chapter describes the functions and operations of the wild register function. - 19.1 "Overview of the Wild Register Function" - 19.2 "Configuration of the Wild Register Function" - 19.3 "Registers of the Wild Register Function" - 19.4 "Operation of the Wild Register Function" # 19.1 Overview of the Wild Register Function The wild register function applies a patch for a program fault by setting an address and correction data in an internal register. Up to six bytes of data can be corrected. ### ■ Wild Register Function The wild register function assigns an address in the ROM space of the microcontroller and replaces the existing data at the address with new data. Thus, if a program has a fault, you can correct the faulty data by setting its address and the address if the correction data in the register. ### ■ Wild Register Application Address The address space where the wild register function can be used depends on the model. Table 19.1-1 "Applicable Addresses for the Wild Register Function" shows the applicable addresses for the wild register function for each model. Table 19.1-1 Applicable Addresses for the Wild Register Function | Model name | ROM space | |------------|----------------------------------------| | MB89PV570 | 0C92 <sub>H</sub> to FFFF <sub>H</sub> | | MB89P579 | 1000 <sub>H</sub> to FFFF <sub>H</sub> | | MB89577 | 8000 <sub>H</sub> to FFFF <sub>H</sub> | # 19.2 Configuration of the Wild Register Function The wild register function consists of the following two blocks: - Memory area section Data setting register (WRDR) Upper address setting register (WRARH) Lower address setting register (WRARL) - Control circuit section Address comparison enable register (WREN) ### ■ Block Diagram of the Wild Register Function Figure 19.2-1 Block Diagram of the Wild Register Function #### **CHAPTER 19 WILD REGISTER FUNCTION** ### O Memory area section The memory area section consists of the data setting registers, the address setting register (H address), and the address setting register (L address). In the memory area section, set the address and the data that will be used to replace the fault using the wild register function. Each MB89570 series model has these registers, each of which is six bytes. ### O Control circuit section The control circuit section compares the data set in the address setting registers and the actual data on the address bus. If it finds a match, it sets the data in the data setting register on the data bus. The operation of the control circuit section is controlled by the address comparison enable register. # 19.3 Registers of the Wild Register Function This section describes the registers related to the wild register function. ### ■ Registers Related to the Wild Register Function Figure 19.3-1 Registers Related to the Wild Register Function # 19.3.1 Data Setting Registers (WRDR0 to 5) The data setting registers (WRDR0 to 5) contain correction data to be set using the wild register function. ### ■ Data Setting Registers (WRDR) Figure 19.3-2 Data Setting Registers (WRDR) Table 19.3-1 Functions of the Data Setting Registers (WRDR) | Wild register number | Register name | Function | |----------------------|---------------|-------------------------------------------------------------------------------| | 0 | WRDR0 | | | 1 | WRDR1 | One-byte register that stores data at the | | 2 | WRDR2 | address assigned by WRARL and WRARH. This data is valid at the address (WRARL | | 3 | WRDR3 | and WRARH) corresponding to each wild | | 4 | WRDR4 | register number. | | 5 | WRDR5 | | ### Note: While the WREN register is set, reading the address set in WRAH (address H) and WRAL (address L) reads the value in the WRDR (data) register. # 19.3.2 Upper Address Setting Registers (WRARH0 to 5) The upper address setting registers (WRARH0 to 5) contain the upper part of an address where data is corrected. **■** Upper Address Setting Registers (WRARH) Figure 19.3-3 Upper Address Setting Registers (WRARH) Table 19.3-2 Functions of the Upper Address Setting Registers (WRARH) | Wild register number | Register name | Function | |----------------------|---------------|------------------------------------------------------------------------------| | 0 | WRARH0 | | | 1 | WRARH1 | | | 2 | WRARH2 | One-byte register that specifies the upper address of memory to be assigned. | | 3 | WRARH3 | Specifies an address corresponding to the wild register number. | | 4 | WRARH4 | Wild register right got. | | 5 | WRARH5 | | # 19.3.3 Lower Address Setting Registers (WRARL 0 to 5) The lower address setting registers (WRARL0 to 5) contain the lower part of an address where data is corrected. **■** Lower Address Setting Registers (WRARL) Figure 19.3-4 Lower Address Setting Registers (WRARL) Table 19.3-3 Functions of the Upper Address Setting Registers (WRARH) | Wild register number | Register name | Function | |----------------------|---------------|------------------------------------------------------------------------------| | 0 | WRARL0 | | | 1 | WRARL1 | | | 2 | WRARL2 | One-byte register that specifies the lower address of memory to be assigned. | | 3 | WRARL3 | Specifies an address corresponding to a wild register number. | | 4 | WRARL4 | | | 5 | WRARL5 | | # 19.3.4 Address Comparison Enable Register (WREN) The address comparison enable register (WREN) enables or disables the operation of the wild register function for each wild register number. ■ Address Comparison Enable Register (WREN) Figure 19.3-5 Address Comparison Enable Register (WREN) Table 19.3-4 Functions of the Address Comparison Enable Register (WREN) | Bit name | | Function | | | |----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 7<br>Bit 6 | Unused bits | <ul><li>The read value is undefined.</li><li>For a write, always write 0.</li></ul> | | | | Bit 5 | EN05: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH5 and WRARL5, the value in the WRDR5 is output to the internal bus instead of the value in ROM.</li> </ul> | | | | Bit 4 | EN04: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH4 and WRARL4, the value in the WRDR4 is output to the internal bus instead of the value in ROM.</li> </ul> | | | | Bit 3 | EN03: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH3 and WRARL3, the value in WRDR3 is output to the internal bus instead of the value in ROM.</li> </ul> | | | | Bit 2 | EN02: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH2 and WRARL2, the value in the WRDR2 is output to the internal bus instead of the value in ROM.</li> </ul> | | | | Bit 1 | EN01: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH1 and WRARL1, the value in the WRDR1 is output to the internal bus instead of the value in ROM.</li> </ul> | | | | Bit 0 | EN00: | <ul> <li>Setting this bit to 0 disables the wild register function.</li> <li>Setting this bit to 1 enables the wild register function. If a match is then found for the address set in WRARH0 and WRARL0, the value in the WRDR0 is output to the internal bus instead of the value in ROM.</li> </ul> | | | # 19.4 Operation of the Wild Register Function This section describes the sequence of wild register function operations. ### ■ Sequence of Wild Register Function Operations The following shows the sequence of wild register function operations. In the operation example, the data $FF_H$ at the address $FC36_H$ is corrected to $B5_H$ . Table 19.4-1 Sequence of Wild Register Function Operations | | Operation | Operation example | |---|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 1 | Set the address of the wild register support area in the address setting registers. | Address: FC36 <sub>H</sub> , Data: FF <sub>H</sub><br>WRARL0=36 <sub>H</sub><br>WRARH0=FC <sub>H</sub> | | 2 | Set the correction data in the data setting registers. | WRDR0=B5 <sub>H</sub> | | 3 | Set 1 in the address comparison enable register. | WREN=01 <sub>H</sub> | | 4 | If the addresses match, the wild register function is enabled. | If the address FC36н is accessed ↓ Data = В5н | ### ■ List of Wild Register Addresses The following shows the list of addresses corresponding to the wild register numbers. Table 19.4-2 List of Wild Register Addresses | | Upper address | | Lower add | Lower address | | I | |---|---------------|-------------------|---------------|-------------------|---------------|-------------------| | | Register name | Address | Register name | Address | Register name | Address | | 1 | WRARH1 | 0C80 <sub>H</sub> | WRARL1 | 0C81 <sub>H</sub> | WRDR1 | 0C82 <sub>H</sub> | | 2 | WRARH2 | 0C83 <sub>H</sub> | WRARL2 | 0C84 <sub>H</sub> | WRDR2 | 0C85 <sub>H</sub> | | 3 | WRARH3 | 0C86 <sub>H</sub> | WRARL3 | 0C87 <sub>H</sub> | WRDR3 | 0C88 <sub>H</sub> | | 4 | WRARH4 | 0C89 <sub>H</sub> | WRARL4 | 0C8A <sub>H</sub> | WRDR4 | 0C8B <sub>H</sub> | | 5 | WRARH5 | 0C8C <sub>H</sub> | WRARL5 | 0C8D <sub>H</sub> | WRDR5 | 0C8E <sub>H</sub> | | 6 | WRARH6 | 0C8F <sub>H</sub> | WRARL6 | 0C90 <sub>H</sub> | WRDR6 | 0C91 <sub>H</sub> | ### **APPENDIX** ### This appendix includes I/O maps, instruction lists, and other information. APPENDIX A "I/O Maps" APPENDIX B "Overview of Instructions" APPENDIX C "Mask Options" APPENDIX D "One-time PROM and EPROM Microcontroller Write Specification" APPENDIX E "Pin Statuses of the MB89570 Series" # APPENDIX A I/O Maps The addresses shown in Table A-1 "I/O Map" are assigned to the registers of peripheral functions contained in the MB89570 series. ### ■ I/O Maps Table A-1 I/O Map | Address | Abbreviation of register | Register name | Read and write | Initial value | |-----------------|--------------------------|------------------------------------------|----------------|-----------------------| | 00 <sub>H</sub> | PDR0 | Port 0 data register | R/W | XXXXXXXX <sub>B</sub> | | 01 <sub>H</sub> | DDR0 | Port 0 direction register | W | 00000000 <sub>B</sub> | | 02 <sub>H</sub> | PDR1 | Port 1 data register | R/W | XXXXXXXX <sub>B</sub> | | 03 <sub>H</sub> | DDR1 | Port 1 direction register | W | 00000000 <sub>B</sub> | | 04 <sub>H</sub> | PDR2 | Port 2 data register | R/W | XXXXXXXX <sub>B</sub> | | 05 <sub>H</sub> | | (Unused area) | <u>.</u> | | | 06 <sub>H</sub> | DDR2 | Port 2 direction register | R/W | 00000000 <sub>B</sub> | | 07 <sub>H</sub> | SYCC | System clock control register | R/W | XXXMM100 <sub>B</sub> | | 08 <sub>H</sub> | STBC | Standby control register | R/W | 00010XXX <sub>B</sub> | | 09 <sub>H</sub> | WDTC | Watchdog control register | R/W | 0XXXXXXX <sub>B</sub> | | 0A <sub>H</sub> | TBTC | Timebase timer control register | R/W | X0XXX000 <sub>B</sub> | | 0B <sub>H</sub> | WPCR | Watch prescaler control register | R/W | X0XX0000 <sub>B</sub> | | 0C <sub>H</sub> | | (Unused area) | <u>.</u> | | | 0D <sub>H</sub> | | (Unused area) | | | | 0E <sub>H</sub> | RSFR | Reset flag register | R | XXXXXXXX <sub>B</sub> | | 0F <sub>H</sub> | | (Unused area) | <u>.</u> | | | 10 <sub>H</sub> | SMC1 | Serial mode control register 1 | R/W | 00000000 <sub>B</sub> | | 11 <sub>H</sub> | SMM2 | Serial mode control register 2 | R/W | 00000000 <sub>B</sub> | | 12 <sub>H</sub> | SSD | Serial status and data register | R | 00001XXX <sub>B</sub> | | 13 <sub>H</sub> | SIDR/SODR | Serial input/serial output data register | R/W | XXXXXXXX <sub>B</sub> | | 14 <sub>H</sub> | SRC | Baud rate generator reload register | R/W | XXXXXXXX <sub>B</sub> | | 15 <sub>H</sub> | PDRA | Port A data register | R/W | 11111111 <sub>B</sub> | | 16 <sub>H</sub> | LCR3 | LCDC control register 3 | R/W | 00000000 <sub>B</sub> | Table A-1 I/O Map (Continued) | Address | Abbreviation of register | Register name | Read and write | Initial value | |-----------------|--------------------------|--------------------------------------|----------------|-----------------------| | 17 <sub>H</sub> | PDRB | Port B data register | R/W | 11111111 <sub>B</sub> | | 18 <sub>H</sub> | LCR4 | LCDC control register 4 | R/W | 0000XXXX <sub>B</sub> | | 19 <sub>H</sub> | BRSR3 | Bridge circuit selection register 3 | R/W | XXXXX001 <sub>B</sub> | | 1A <sub>H</sub> | T2CR | Timer 2 control register | R/W | X00000X0 <sub>B</sub> | | 1B <sub>H</sub> | T1CR | Timer 1 control register | R/W | X00000X0 <sub>B</sub> | | 1C <sub>H</sub> | T2DR | Timer 2 data register | R/W | XXXXXXXX | | 1D <sub>H</sub> | T1DR | Timer 1 data register | R/W | XXXXXXXX <sub>B</sub> | | 1E <sub>H</sub> | | (Unused area) | | | | 1F <sub>H</sub> | | (Unused area) | | | | 20 <sub>H</sub> | PDR3 | Port 3 data register | R/W | XX111111 <sub>B</sub> | | 21 <sub>H</sub> | PDR4 | Port 4 data register | R/W | XXXX1111 <sub>B</sub> | | 22 <sub>H</sub> | PDR5 | Port 5 data register | R/W | XXXXXXXX <sub>B</sub> | | 23 <sub>H</sub> | DDR5 | Port 5 direction register | R/W | X0000000 <sub>B</sub> | | 24 <sub>H</sub> | PDR6 | Port 6 data register | R/W | XX111111 <sub>B</sub> | | 25 <sub>H</sub> | PDR7 | Port 7 data register | R/W | XXXXXXXX <sub>B</sub> | | 26 <sub>H</sub> | DDR7 | Port 7 direction register | R/W | 00000000 <sub>B</sub> | | 27 <sub>H</sub> | PDR8 | Port 8 data register | R/W | XXXXXXXX | | 28 <sub>H</sub> | DDR8 | Port 8 direction register | R/W | 000X0000 <sub>B</sub> | | 29 <sub>H</sub> | PDR9 | Port 9 data register | R/W | XXXXXXXX <sub>B</sub> | | 2A <sub>H</sub> | DDR9 | Port 9 direction register | R/W | XXXXX000 <sub>B</sub> | | 2B <sub>H</sub> | | (Unused area) | - | | | 2C <sub>H</sub> | | (Unused area) | | | | 2D <sub>H</sub> | ADEN1 | A/D enable register 1 | R/W | XXXX1111 <sub>B</sub> | | 2E <sub>H</sub> | ADEN2 | A/D enable register 2 | R/W | 11111111 <sub>B</sub> | | 2F <sub>H</sub> | ADC1 | A/D control register 1 | R/W | 00000000 <sub>B</sub> | | 30 <sub>H</sub> | ADC2 | A/D control register 2 | R/W | X000001 <sub>B</sub> | | 31 <sub>H</sub> | | (Unused area) | - | | | 32 <sub>H</sub> | ADDH | A/D data register (upper bytes) | R/W | XXXXXXXX <sub>B</sub> | | 33 <sub>H</sub> | ADDL | A/D data register (lower bytes) | R/W | XXXXXXXX <sub>B</sub> | | 34 <sub>H</sub> | (Unused area) | | | | | 35 <sub>H</sub> | IBSR | I <sup>2</sup> C bus status register | R | 00000000 <sub>B</sub> | ### APPENDIX A I/O Maps Table A-1 I/O Map (Continued) | Address | Abbreviation of register | Register name | Read and write | Initial value | |-----------------|--------------------------|-------------------------------------------------------------|----------------|-----------------------| | 36 <sub>H</sub> | IBCR | I <sup>2</sup> C bus control register | R/W | 00000000 <sub>B</sub> | | 37 <sub>H</sub> | ICCR | I <sup>2</sup> C clock control register | R/W | 0X0XXXXX <sub>B</sub> | | 38 <sub>H</sub> | IADR | I <sup>2</sup> C address register | R/W | XXXXXXXX <sub>B</sub> | | 39 <sub>H</sub> | IDAR | I <sup>2</sup> C data register | R/W | XXXXXXXX <sub>B</sub> | | 3A <sub>H</sub> | ITCR | I <sup>2</sup> C timeout control register | R/W | X0000000 <sub>B</sub> | | 3B <sub>H</sub> | ITSR | I <sup>2</sup> C timeout status register | R/W | XXXX0000 <sub>B</sub> | | 3C <sub>H</sub> | ITOD | I <sup>2</sup> C timeout data register | R/W | XXXXXXXX <sub>B</sub> | | 3D <sub>H</sub> | ITOC | I <sup>2</sup> C timeout clock register | R/W | XXXXXXXX <sub>B</sub> | | 3E <sub>H</sub> | IMTO | I <sup>2</sup> C master timeout register | R/W | XXXXXXXX <sub>B</sub> | | 3F <sub>H</sub> | ISTO | I <sup>2</sup> C slave timeout register | R/W | XXXXXXXX <sub>B</sub> | | 40 <sub>H</sub> | MBSR | Multi-address I <sup>2</sup> C bus status register | R | 00000000 <sub>B</sub> | | 41 <sub>H</sub> | MBCR | Multi-address I <sup>2</sup> C bus control register | R/W | 00000000 <sub>B</sub> | | 42 <sub>H</sub> | MCCR | Multi-address I <sup>2</sup> C bus clock control register | R/W | 0X0XXXXX <sub>B</sub> | | 43 <sub>H</sub> | MADR1 | Multi-address I <sup>2</sup> C bus address register 1 | R/W | XXXXXXXX <sub>B</sub> | | 44 <sub>H</sub> | MADR2 | Multi-address I <sup>2</sup> C bus address register 2 | R/W | XXXXXXXX <sub>B</sub> | | 45 <sub>H</sub> | MADR3 | Multi-address I <sup>2</sup> C bus address register 3 | R/W | XXXXXXXX <sub>B</sub> | | 46 <sub>H</sub> | MADR4 | Multi-address I <sup>2</sup> C bus address register 4 | R/W | XXXXXXXX <sub>B</sub> | | 47 <sub>H</sub> | MADR5 | Multi-address I <sup>2</sup> C bus address register 5 | R/W | XXXXXXXX <sub>B</sub> | | 48 <sub>H</sub> | MADR6 | Multi-address I <sup>2</sup> C bus address register 6 | R/W | XXXXXXXX <sub>B</sub> | | 49 <sub>H</sub> | MADR | Multi-address I <sup>2</sup> C bus data register | R/W | XXXXXXXX <sub>B</sub> | | 4A <sub>H</sub> | MTCR | Multi-address I <sup>2</sup> C bus timeout control register | R/W | X0000000 <sub>B</sub> | | 4B <sub>H</sub> | MTSR | Multi-address I <sup>2</sup> C bus timeout status register | R/W | XXXX0000 <sub>B</sub> | | 4C <sub>H</sub> | MTOD | Multi-address I <sup>2</sup> C bus timeout data register | R/W | XXXXXXXX <sub>B</sub> | | 4D <sub>H</sub> | MTOC | Multi-address I <sup>2</sup> C bus timeout clock register | R/W | XXXXXXXX <sub>B</sub> | | 4E <sub>H</sub> | ММТО | Multi-address I <sup>2</sup> C bus master timeout register | R/W | XXXXXXXX <sub>B</sub> | | 4F <sub>H</sub> | MSTO | Multi-address I <sup>2</sup> C bus slave timeout register | R/W | XXXXXXXX <sub>B</sub> | | 50 <sub>H</sub> | MALR | Multi-address I <sup>2</sup> C bus ALART register | R/W | XXXX0000 <sub>B</sub> | | 51 <sub>H</sub> | COCR1 | Comparator control register 1 | R/W | XX000000 <sub>B</sub> | | 52 <sub>H</sub> | COCR2 | Comparator control register 2 | R/W | XXX11111 <sub>B</sub> | | 53 <sub>H</sub> | COSR1 | Comparator status register 1 | R/W | 00000000 <sub>B</sub> | Table A-1 I/O Map (Continued) | 00000000 <sub>B</sub> XX000000 <sub>B</sub> XX000000 <sub>B</sub> XXXXXXXXB XXXXXXXXB XXXXXXXB XXX11111 <sub>B</sub> 00000000 <sub>B</sub> 00000000 <sub>B</sub> XXXXXXX000 <sub>B</sub> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XX000000 <sub>B</sub> XXXXXXXX <sub>B</sub> XXXXXXXX <sub>B</sub> XXX11111 <sub>B</sub> 00000000 <sub>B</sub> 00000000 <sub>B</sub> | | XXXXXXXX <sub>B</sub> XXXXXXXX <sub>B</sub> XXX11111 <sub>B</sub> 00000000 <sub>B</sub> 00000000 <sub>B</sub> | | XXXXXXXX <sub>B</sub> XXX11111 <sub>B</sub> 00000000 <sub>B</sub> 00000000 <sub>B</sub> | | XXX11111 <sub>B</sub> 00000000 <sub>B</sub> 00000000 <sub>B</sub> | | 00000000 <sub>B</sub> | | 00000000 <sub>B</sub> | | | | XXXXX000 <sub>R</sub> | | | | XX000000 <sub>B</sub> | | 00010000 <sub>B</sub> | | X000000X <sub>B</sub> | | XXXXXXXX <sub>B</sub> | | | | XXXXXX00 <sub>B</sub> | | XXXXXXXX <sub>B</sub> | | XXXXXXXX <sub>B</sub> | | XX000000 <sub>B</sub> | | 00000000 <sub>B</sub> | | 00000000 <sub>B</sub> | | | | XX000000 <sub>B</sub> | | | | | | | | 11111111 <sub>B</sub> | | | | 11111111 <sub>B</sub> | | | ### APPENDIX A I/O Maps Table A-1 I/O Map (Continued) | Address | Abbreviation of register | Register name | Read and write | Initial value | |-------------------|--------------------------|--------------------------------------------------------|----------------|-----------------------| | 7E <sub>H</sub> | ILR4 | Interrupt level setting register 4 | W | 11111111 <sub>B</sub> | | 7F <sub>H</sub> | (Unused area) | | | | | 0C80 <sub>H</sub> | WRARH1 | Wild register address setting register 1 (upper bytes) | R/W | XXXXXXX | | 0C81 <sub>H</sub> | WRARL1 | Wild register address setting register 1 (lower bytes) | R/W | XXXXXXX | | 0C82 <sub>H</sub> | WRDR1 | Wild register data setting register 1 | W | XXXXXXXX | | 0C83 <sub>H</sub> | WRARH2 | Wild register address setting register 2 (upper bytes) | R/W | XXXXXXXX | | 0C84 <sub>H</sub> | WRARL2 | Wild register address setting register 2 (lower bytes) | R/W | XXXXXXXX | | 0C85 <sub>H</sub> | WRDR2 | Wild register Data setting register 2 | W | XXXXXXXX | | 0C86 <sub>H</sub> | WRARH3 | Wild register address setting register 3 (upper bytes) | R/W | XXXXXXXX | | 0C87 <sub>H</sub> | WRARL3 | Wild register address setting register 3 (lower bytes) | R/W | XXXXXXXX | | 0C88 <sub>H</sub> | WRDR3 | Wild register Data setting register 3 | W | XXXXXXXX | | 0C89 <sub>H</sub> | WRARH4 | Wild register address setting register 4 (upper bytes) | R/W | XXXXXXXX | | 0C8A <sub>H</sub> | WRARL4 | Wild register address setting register 4 (lower bytes) | R/W | XXXXXXX | | 0C8B <sub>H</sub> | WRDR4 | Wild register Data setting register 4 | W | XXXXXXXX | | 0C8C <sub>H</sub> | WRARH5 | Wild register address setting register 5 (upper bytes) | R/W | XXXXXXXX | | 0C8D <sub>H</sub> | WRARL5 | Wild register address setting register 5 (lower bytes) | R/W | XXXXXXXX | | 0C8E <sub>H</sub> | WRDR5 | Wild register Data setting register 5 | W | XXXXXXXX | | 0C8F <sub>H</sub> | WRARH6 | Wild register address setting register 6 (upper bytes) | R/W | XXXXXXX | | 0C90 <sub>H</sub> | WRARL6 | Wild register address setting register 6 (lower bytes) | R/W | XXXXXXXX | | 0C91 <sub>H</sub> | WRDR6 | Wild register Data setting register 6 | W | XXXXXXXX | ### O Description of "Read and write" • R/W: Read/write enabled • R: Read only • W: Write only ### O Description of "Initial value" - 0: This bit has the initial value of "0". - 1: This bit has the initial value of "1". - X: This bit has an undefined initial value. #### Note: Do not use the unused area. ### **APPENDIX B** Overview of Instructions # Appendix B describes the instructions used by the $F^2MC-8L$ . - B.1 "Overview of F<sup>2</sup>MC-8L instructions" - B.2 "Addressing" - B.3 "Special Instructions" - B.4 "Bit Manipulation Instructions (SETB, CLRB)" - B.5 "F<sup>2</sup>MC-8L Instructions" - B.6 "Instruction Map" # B.1 Overview of F<sup>2</sup>MC-8L instructions # The F<sup>2</sup>MC-8L supports 140 types of instructions. #### ■ Overview of F2MC-8L instructions The $F^2MC-8L$ has 140 1-byte machine instructions (256-byte instruction map). An instruction code consists of an instruction and zero or more operands that follow. Figure B.1-1 "Relationship between the instruction codes and the instruction map" shows the relationship between the instruction codes and the instruction map. Figure B.1-1 Relationship between the instruction codes and the instruction map - The instructions are classified into four types: transfer, arithmetic, branch, and other. - A variety of addressing methods is available. One of ten addressing modes can be selected depending on the selected instruction and specified operand(s). - Bit manipulation instructions are provided. They can be used for read-modify-write operations. - Some instructions are used for special operations. ### **APPENDIX B Overview of Instructions** ### **■** Symbols used with instructions Table B.1-1 "Symbols in the instruction list" lists the symbols used in the instruction code descriptions in Appendix B. Table B.1-1 Symbols in the instruction list | Symbol | Meaning | | | |--------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | dir | Direct address (8 bits) | | | | off | Offset (8 bits) | | | | ext | Extended address (16 bits) | | | | #vct | Vector table number (3 bits) | | | | #d8 | Immediate data (8 bits) | | | | #d16 | Immediate data (16 bits) | | | | dir:16 | Bit direct address (8 bits:3 bits) | | | | rel | Branch relative address (8 bits) | | | | @ | Register indirect addressing (examples: @A, @IX, @EP) | | | | А | Accumulator (8 or 16 bits, which are determined depending on the instruction being used) | | | | AH | Higher 8 bits of the accumulator (8 bits) | | | | AL | Lower 8 bits of the accumulator (8 bits) | | | | Т | Temporary accumulator (8 or 16 bits, which are determined depending on the instruction being used) | | | | TH | Higher 8 bits of the temporary accumulator (8 bits) | | | | TL | Lower 8 bits of the temporary accumulator (8 bits) | | | | IX | Index register (16 bits) | | | | EP | Extra pointer (16 bits) | | | | PC | Program counter (16 bits) | | | | SP | Stack pointer (16 bits) | | | | PS | Program status (16 bits) | | | | dr | Either accumulator or index register (16 bits) | | | | CCR | Condition code register (8 bits) | | | | RP | Register bank pointer (5 bits) | | | | Ri | General-purpose register (8 bits, i = 0 to 7) | | | | Х | X is immediate data (8 or 16 bits, which are determined depending on the instruction being used). | | | | (X) | The content of X is to be accessed (8 or 16 bits, which are determined depending on the instruction being used). | | | | ((X)) | The address indicated by the X is to be accessed (8 or 16 bits, which are determined depending on the instruction being used). | | | ### ■ Items in the instruction list Table B.1-2 Items in the instruction list | Item | Description | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MNEMONIC | This column shows the instruction in assembly language. | | | to | This column shows the number of cycles required by the instruction (instruction cycle count). | | | # | This column shows the number of bytes for the instruction. | | | Operation | This column shows the operation performed by the instruction. | | | TL, TH, AH | These columns indicate a change in the contents of TL, TH, and AH (automatic transfer from A to T) upon the execution of the instruction. The meanings of symbols in each column are as follows: "-" indicates that no change is made. "dH" indicates the higher 8 bits of data in the operation column. "AL" and "AH" indicate that the contents of AL and AH immediately before the execution of the instruction are set. "00" indicates that 00 is set. | | | N, Z, V, C | These columns indicate whether their respective flags are changed upon the execution of the instruction. A plus (+) sign indicates that the instruction changes the corresponding flag. | | | OP CODE | This column shows the operation code(s) of the instruction. When the instruction uses two comore operation codes, the following notation is used: [Example] 48 to 4F: This represents from 48 to 4F. | | # **B.2** Addressing ### The F2MC-8L has the following ten addressing modes: - Direct addressing - Extended addressing - Bit direct addressing - Index addressing - Pointer addressing - · General-purpose register addressing - Immediate addressing - Vector addressing - · Relative addressing - Inherent addressing ### ■ Explanation of addressing ### O Direct addressing Direct addressing is indicated by dir in the instruction list. This addressing is used to access the area between $0000_{\rm H}$ and $00{\rm FF}_{\rm H}$ . In this addressing mode, the higher byte of the address is $00_{\rm H}$ and the lower byte is specified by the operand. Figure B.2-1 "Example of direct addressing" shows an example. Figure B.2-1 Example of direct addressing ### O Extended addressing Extended addressing is indicated by ext in the instruction list. This addressing is used to access the entire 64-KB area. In this addressing mode, the first operand specifies the higher byte of the address, and the second operand specifies the lower byte. Figure B.2-2 "Example of extended addressing" shows an example. Figure B.2-2 Example of extended addressing ### O Bit direct addressing Bit direct addressing is indicated by dir:b in the instruction list. This addressing is used to access a particular bit in the area between $0000_H$ and $00FF_H$ . In this addressing mode, the higher byte of the address is 00<sub>H</sub> and the lower byte is specified by the operand. The bit position at the address is specified by the lower three bits of the operation code. Figure B.2-3 "Example of bit direct addressing" shows an example. Figure B.2-3 Example of bit direct addressing ``` SETB 34<sub>H</sub>: 2 7 6 5 4 3 2 1 0 X X X X X X X X B ``` ### Index addressing Index addressing is indicated by @IX+off in the instruction list. This addressing is used to access the entire 64-KB area. In this addressing mode, the address is the value resulting from sign-extending the contents of the first operand and adding them to IX (index register). Figure B.2-4 "Example of index addressing" shows an example. Figure B.2-4 Example of index addressing ### Pointer addressing Pointer addressing is indicated by @EP in the instruction list. This addressing is used to access the entire 64-KB area. In this addressing mode, the address is contained in EP (extra pointer). Figure B.2-5 "Example of pointer addressing" shows an example. Figure B.2-5 Example of pointer addressing ### O General-purpose register addressing General-purpose register addressing is indicated by Ri in the instruction list. This addressing is used to access a register bank in the general-purpose register area. In this addressing mode, the higher byte of the address is always 01 and the lower byte is specified based on the contents of RP (register bank pointer) and the lower three bits of the operation code. Figure B.2-6 "Example of general-purpose register addressing" shows an example. Figure B.2-6 Example of general-purpose register addressing ### Immediate addressing Immediate addressing is indicated by #d8 in the instruction list. This addressing is used when #### **APPENDIX B Overview of Instructions** immediate data is required. In this addressing mode, the operand is used as immediate data. Whether the data is specified in bytes or words is determined by the operation code. Figure B.2-7 "Example of immediate addressing" shows an example. Figure B.2-7 Example of immediate addressing ### Vector addressing Vector addressing is indicated by vct in the instruction list. This addressing is used to branch to a subroutine address stored in the vector table. In this addressing mode, vct information is contained in the operation codes, and the corresponding table addresses are created as shown in Table B.2-1 "Vector table addresses corresponding to vct". Table B.2-1 Vector table addresses corresponding to vct | #vct | Vector table address (higher address:lower address of branch destination) | | |------|---------------------------------------------------------------------------|--| | 0 | FFC0 <sub>H</sub> : FFC1 <sub>H</sub> | | | 1 | FFC2 <sub>H</sub> : FFC3 <sub>H</sub> | | | 2 | FFC4 <sub>H</sub> : FFC5 <sub>H</sub> | | | 3 | FFC6 <sub>H</sub> : FFC7 <sub>H</sub> | | | 4 | FFC8 <sub>H</sub> : FFC9 <sub>H</sub> | | | 5 | FFCA <sub>H</sub> : FFCB <sub>H</sub> | | | 6 | FFCC <sub>H</sub> : FFCD <sub>H</sub> | | | 7 | FFCE <sub>H</sub> : FFCF <sub>H</sub> | | Figure B.2-8 "Example of vector addressing" shows an example. Figure B.2-8 Example of vector addressing ### O Relative addressing Relative addressing is indicated by rel in the instruction list. This addressing is used to branch to within the area between the address 128 bytes higher and that 128 bytes lower relative to the address contained in the PC (program counter). In this addressing mode, the result of a signed addition of the contents of the operand to the PC is stored in the PC. Figure B.2-9 "Example of relative addressing" shows an example. Figure B.2-9 Example of relative addressing In this example, a branch to the address of the BNE operation code occurs, thus resulting in an infinite loop. ### O Inherent addressing Inherent addressing is indicated as the addressing without operands in the instruction list. This addressing is used to perform the operation determined by the operation code. In this addressing mode, different operations are performed via different instructions. Figure B.2-10 "Example of inherent addressing" shows an example. Figure B.2-10 Example of inherent addressing # **B.3** Special Instructions This section describes the special instructions used for other than addressing. ### ■ Special instructions ### O JMP @A This instruction sets the contents of A (accumulator) to PC (program counter) as the address, and causes a branch to that address. One of the N branch destination addresses is selected from a table, and then transferred to A. The instruction can be executed to perform N-branch processing. Figure B.3-1 "JMP @A" shows a summary of the instruction. Figure B.3-1 JMP @A ### O MOVW A, PC This instruction performs the operation which is the reverse of that performed by JMP @A. That is, the instruction stores the contents of PC in A. When the instruction is executed in the main routine, so that a specific subroutine is called, whether A contains a predetermined value can be checked by the subroutine. This can be used to determine that the branch source is not any unexpected section of the program and to check for program runaway. Figure B.3-2 "MOVW A, PC" shows a summary of the instruction. Figure B.3-2 MOVW A, PC After the MOVW A, PC instruction is executed, A contains the address of the operation code of the next instruction, rather than the address of the operation code of MOVW A, PC. Accordingly, Figure B.3-2 "MOVW A, PC" shows that A contains 1234<sub>H</sub>, which is the address of the operation code of the instruction that follows MOVW A, PC. #### O MULU A This instruction performs an unsigned multiplication of AL (lower eight bits of the accumulator) and TL (lower eight bits of the temporary accumulator), and stores the 16-bit result in A. The contents of T (temporary accumulator) do not change. The contents of AH (higher eight bits of the accumulator) and TH (higher eight bits of the temporary accumulator) before execution of the instruction are not used for the operation. The instruction does not change the flags, and therefore care must be taken when a branch may occur depending on the result of a multiplication. Figure B.3-3 "MULU" shows a summary of the instruction. Figure B.3-3 MULU #### O DIVU A This instruction divides the 16-bit value in T by the unsigned 8-bit value in AL, and stores the 8-bit result and the 8-bit remainder in AL and TL, respectively. A value of 0 is set to both AH and TH. The contents of AH before execution of the instruction are not used for the operation. An unpredictable result is produced from data that results in more than eight bits. In addition, there is no indication of the result having more than eight bits. Therefore, if it is likely that data will cause a result of more than eight bits, the data must be checked to ensure that the result will not have more than eight bits before it is used. The instruction does not change the flags, and therefore care must be taken when a branch may occur depending on the result of a division. Figure B.3-4 "DIVU A" shows a summary of the instruction. Figure B.3-4 DIVU A ### O XCHW A, PC This instruction swaps the contents of A and PC, resulting in a branch to the address contained in A before execution of the instruction. After the instruction is executed, A contains the address that follows the address of the operation code of MOVW A, PC. This instruction is effective especially when it is used in the main routine to specify a table for use in a subroutine. Figure B.3-5 "XCHW A, PC" shows a summary of the instruction. Figure B.3-5 XCHW A, PC After the XCHW A, PC instruction is executed, A contains the address of the operation code of the next instruction, rather than the address of the operation code of XCHW A, PC. Accordingly, Figure B.3-5 "XCHW A, PC" shows that A contains $1235_{\rm H}$ , which is the address of the operation code of the instruction that follows XCHW A, PC. This is why $1235_{\rm H}$ is stored instead of $1234_{\rm H}$ Figure B.3-6 "Example of using XCHW A, PC" shows an assembly language example. (Main routine) (Subroutine) A, #PUTSUB MOVW **PUTSUB** XCHW A, EP **XCHW** A. PC PUSHW A 'PUT OUT DATA', EOL DB PTS1 MOV A, @EP MOVW А, 1234 н INCW EP Output table MOV IO, A data here CMP A, #EOL **BNE PTS1** POPW A XCHW A, EP Figure B.3-6 Example of using XCHW A, PC #### O CALLV #vct This instruction is used to branch to a subroutine address stored in the vector table. The instruction saves the return address (contents of PC) in the location at the address contained in SP (stack pointer), and uses vector addressing to cause a branch to the address stored in the vector table. Because CALLV #vct is a 1-byte instruction, the use of this instruction for frequently used subroutines can reduce the entire program size. JMP @A Figure B.3-7 "Example of executing CALLV #3" shows a summary of the instruction. Figure B.3-7 Example of executing CALLV #3 After the CALLV #vct instruction is executed, the contents of PC saved on the stack area are the address of the operation code of the next instruction, rather than the address of the operation code of CALLV #vct. Accordingly, Figure B.3-7 "Example of executing CALLV #3" shows that the value saved in the stack $(1232_H \text{ and } 1233_H)$ is $5679_H$ , which is the address of the operation code of the instruction that follows CALLV #vct (return address). # **B.4** Bit Manipulation Instructions (SETB, CLRB) Some bits of peripheral function registers include bits that are read by a bit manipulation instruction differently than usual. ## ■ Read-modify-write operation By using these bit manipulation instructions, only the specified bit in a register or RAM location can be set to 1 (SETB) or cleared to 0 (CLRB). However, as the CPU operates on data in 8-bit units, the actual operation (read-modify-write operation) involves a sequence of steps: 8-bit data is read, the specified bit is changed, and the data is written back to the location at the original address. Table B.4-1 "Bus operation for bit manipulation instructions" shows bus operation for bit manipulation instructions. Table B.4-1 Bus operation for bit manipulation instructions | CODE | MNEMONIC | то | Cycle | Address bus | Data bus | RD | WR | RMW | |----------|------------|----|-------|-------------|------------------|----|----|-----| | A0 to A7 | CLRB dir:b | 4 | 1 | N+1 | Dir | 0 | 1 | 0 | | | | | 2 | dir address | Data | 0 | 1 | 1 | | A8 to AF | SETB dir:b | | 3 | dir address | Data | 1 | 0 | 0 | | | | | 4 | N+2 | Next instruction | 0 | 1 | 0 | ### ■ Read operation upon the execution of bit manipulation instructions For some I/O ports and for the interrupt request flag bits, the value to be read differs between a normal read operation and a read-modify-write operation. ### ○ I/O ports (during a bit manipulation) From some I/O ports, an I/O pin value is read during a normal read operation, while an output latch value is read during a bit manipulation. This prevents the other output latch bits from being changed accidentally, regardless of the I/O directions and states of the pins. ### O Interrupt request flag bits (during a bit manipulation) An interrupt request flag bit functions as a flag bit indicating whether an interrupt request exists during a normal read operation. However, 1 is always read from this bit during a bit manipulation. This prevents the flag from being cleared accidentally by a value of 0 which would otherwise be written to the interrupt request flag bit when another bit is manipulated. # B.5 F<sup>2</sup>MC-8L Instructions Table B.5-1 "Transfer Instructions" to Table B.5-4 "Other instructions" list the instructions used with the ${\sf F}^2{\sf MC}$ -8L. ### **■** Transfer instructions **Table B.5-1 Transfer Instructions** | No. | MNEMONIC | ~ | # | Operation | TL | тн | АН | N | Z | ٧ | С | OP CODE | |-----|------------------|---|---|---------------------------------------------------------------------------------------------------------------|----|----|----|---|---|---|---|----------| | 1 | MOV dir, A | 3 | 2 | (dir)<(A) | - | - | - | - | - | - | - | 45 | | 2 | MOV @IX+off, A | 4 | 2 | ((IX)+off)<(A) | - | - | - | - | - | - | - | 46 | | 3 | MOV ext, A | 4 | 3 | (ext)<(A) | - | - | - | - | - | - | - | 61 | | 4 | MOV @EP, A | 3 | 1 | ((EP))<(A) | - | - | - | - | - | - | - | 47 | | 5 | MOV Ri, A | 3 | 1 | (Ri)<(A) | - | - | - | - | - | - | - | 48 to 4F | | 6 | MOV A, #d8 | 2 | 2 | (A) <d8< td=""><td>AL</td><td>-</td><td>-</td><td>+</td><td>+</td><td>-</td><td>-</td><td>04</td></d8<> | AL | - | - | + | + | - | - | 04 | | 7 | MOV A, dir | 3 | 2 | (A)<(dir) | AL | - | - | + | + | - | - | 05 | | 8 | MOV A, @IX+off | 4 | 2 | (A)<((IX)+off) | AL | - | - | + | + | - | - | 06 | | 9 | MOV A, ext | 4 | 3 | (A)<(ext) | AL | - | - | + | + | - | - | 60 | | 10 | MOV A, @A | 3 | 1 | (A)<((A)) | AL | - | - | + | + | - | - | 92 | | 11 | MOV A, @EP | 3 | 1 | (A)<((EP)) | AL | - | - | + | + | - | - | 07 | | 12 | MOV A, Ri | 3 | 1 | (A)<(Ri) | AL | - | - | + | + | - | - | 08 to 0F | | 13 | MOV dir, #d8 | 4 | 3 | (dir) <d8< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>85</td></d8<> | - | - | - | - | - | - | - | 85 | | 14 | MOV @IX+off, #d8 | 5 | 3 | ((IX)+off) <d8< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>86</td></d8<> | - | - | - | - | - | - | - | 86 | | 15 | MOV @EP, #d8 | 4 | 2 | ((EP)) <d8< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>87</td></d8<> | - | - | - | - | - | - | - | 87 | | 16 | MOV Ri, #d8 | 4 | 2 | (Ri) <d8< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>88 to 8F</td></d8<> | - | - | - | - | - | - | - | 88 to 8F | | 17 | MOVW dir, A | 4 | 2 | (dir)<(AH), (dir+1)<(AL) | - | - | - | - | - | - | - | D5 | | 18 | MOVW @IX+off, A | 5 | 2 | ((IX)+off )<(AH),<br>((IX)+off+1)<(AL) | - | - | - | - | - | - | - | D6 | | 19 | MOVW ext, A | 5 | 3 | (ext)<(AH), (ext+1)<(AL) | - | - | - | - | - | - | - | D4 | | 20 | MOVW @EP, A | 4 | 1 | ((EP))<(AH),<br>((EP)+1)<(AL) | - | - | - | - | - | - | - | D7 | | 21 | MOVW EP, A | 2 | 1 | (EP)<(A) | - | - | - | 1 | - | - | - | E3 | | 22 | MOVW A, #d16 | 3 | 3 | (A) <d16< td=""><td>AL</td><td>АН</td><td>dH</td><td>+</td><td>+</td><td>-</td><td>-</td><td>E4</td></d16<> | AL | АН | dH | + | + | - | - | E4 | | 23 | MOVW A, dir | 4 | 2 | (AH)<(dir), (AL)<(dir+1) | AL | АН | dH | + | + | - | | C5 | **Table B.5-1 Transfer Instructions (Continued)** | No. | MNEMONIC | ~ | # | Operation | TL | TH | АН | N | Z | ٧ | С | OP CODE | |-----|-----------------|---|---|-----------------------------------------------------------------------------------------------------------|----|----|----|---|---|---|---|----------| | 24 | MOVW A, @IX+off | 5 | 2 | (AH)<((IX)+off),<br>(AL)<((IX)+off+1) | AL | АН | dH | + | + | - | - | C6 | | 25 | MOVW A, ext | 5 | 3 | (AH)<(ext), (AL)<(ext+1) | AL | АН | dH | + | + | - | - | C4 | | 26 | MOVW A, @A | 4 | 1 | (AH)<((A)), (AL)<((A)+1) | AL | АН | dH | + | + | - | - | 93 | | 27 | MOVW A, @EP | 4 | 1 | (AH)<((EP)),<br>(AL)<((EP)+1) | AL | АН | dH | + | + | - | - | C7 | | 28 | MOVW A, EP | 2 | 1 | (A)<(EP) | - | - | dH | - | - | - | - | F3 | | 29 | MOVW EP, #d16 | 3 | 3 | (EP) <d16< td=""><td>-</td><td>-</td><td>1</td><td>ı</td><td>-</td><td>-</td><td>-</td><td>E7</td></d16<> | - | - | 1 | ı | - | - | - | E7 | | 30 | MOVW IX, A | 2 | 1 | (IX)<(A) | - | - | ı | ı | - | - | - | E2 | | 31 | MOVW A, IX | 2 | 1 | (A)<(IX) | - | - | dH | - | - | - | - | F2 | | 32 | MOVW SP, A | 2 | 1 | (SP)<(A) | - | - | ı | ı | - | - | - | E1 | | 33 | MOVW A, SP | 2 | 1 | (A)<(SP) | - | - | dH | - | - | - | - | F1 | | 34 | MOV @A, T | 3 | 1 | ((A))<(T) | - | - | - | - | - | - | - | 82 | | 35 | MOVW @A, T | 4 | 1 | ((A))<(TH), ((A)+1)<(TL) | - | - | - | - | - | - | - | 83 | | 36 | MOVW IX, #d16 | 3 | 3 | (IX) <d16< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>E6</td></d16<> | - | - | - | - | - | - | - | E6 | | 37 | MOVW A, PS | 2 | 1 | (A)<(PS) | - | - | dH | - | - | - | - | 70 | | 38 | MOVW PS, A | 2 | 1 | (PS)<(A) | - | - | - | + | + | + | + | 71 | | 39 | MOVW SP, #d16 | 3 | 3 | (SP) <d16< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>E5</td></d16<> | - | - | - | - | - | - | - | E5 | | 40 | SWAP | 2 | 1 | (AH)<>(AL) | - | - | AL | - | - | - | - | 10 | | 41 | SETB dir:b | 4 | 2 | (dir):b <1 | - | - | - | - | - | - | - | A8 to AF | | 42 | CLRB dir:b | 4 | 2 | (dir):b <0 | - | - | - | - | - | - | - | A0 to A7 | | 43 | XCH A, T | 2 | 1 | (AL)<>(TL) | AL | - | - | - | - | - | - | 42 | | 44 | XCHW A, T | 3 | 1 | (A)<>(T) | AL | АН | dH | - | - | - | - | 43 | | 45 | XCHW A, EP | 3 | 1 | (A)<>(EP) | - | - | dH | - | - | - | - | F7 | | 46 | XCHW A, IX | 3 | 1 | (A)<>(IX) | - | - | dH | - | - | - | - | F6 | | 47 | XCHW A, SP | 3 | 1 | (A)<>(SP) | - | - | dH | - | - | - | - | F5 | | 48 | MOVW A, PC | 2 | 1 | (A)<(PC) | - | - | dH | - | - | - | - | F0 | # Caution: In automatic transfer to T during byte transfer to A, AL is transferred to TL. If an instruction has two or more operands, they are assumed to be saved in the order indicated by MNEMONIC. # **APPENDIX B** Overview of Instructions # ■ Arithmetic instructions **Table B.5-2 Arithmetic Operation Instructions** | No. | MNEMONIC | ~ | # | Operation | TL | тн | АН | N | Z | ٧ | С | OP CODE | |-----|-----------------|----|---|-----------------------|----|----|----|---|---|---|---|----------| | 1 | ADDC A, Ri | 3 | 1 | (A)<(A)+(Ri)+C | - | - | - | + | + | + | + | 28 to 2F | | 2 | ADDC A, #d8 | 2 | 2 | (A)<(A)+d8+C | - | - | - | + | + | + | + | 24 | | 3 | ADDC A, dir | 3 | 2 | (A)<(A)+(dir)+C | - | - | - | + | + | + | + | 25 | | 4 | ADDC A, @IX+off | 4 | 2 | (A)<(A)+((IX)+off)+C | - | - | - | + | + | + | + | 26 | | 5 | ADDC A, @EP | 3 | 1 | (A)<(A)+((EP))+C | - | - | - | + | + | + | + | 27 | | 6 | ADDCW A | 3 | 1 | (A)<(A)+(T)+C | - | - | dH | + | + | + | + | 23 | | 7 | ADDC A | 2 | 1 | (AL)<(AL)+(TL)+C | - | - | - | + | + | + | + | 22 | | 8 | SUBC A, Ri | 3 | 1 | (A)<(A)-(Ri)-C | - | - | - | + | + | + | + | 38 to 3F | | 9 | SUBC A, #d8 | 2 | 2 | (A)<(A)-d8-C | - | - | - | + | + | + | + | 34 | | 10 | SUBC A, dir | 3 | 2 | (A)<(A)-(dir)-C | - | - | - | + | + | + | + | 35 | | 11 | SUBC A, @IX+off | 4 | 2 | (A)<(A)-((IX)+off)-C | - | - | - | + | + | + | + | 36 | | 12 | SUBC A, @EP | 3 | 1 | (A)<(A)-((EP))-C | - | - | - | + | + | + | + | 37 | | 13 | SUBCW A | 3 | 1 | (A)<(T)-(A)-C | - | - | dH | + | + | + | + | 33 | | 14 | SUBC A | 2 | 1 | (AL)<(TL)-(AL)-C | - | - | - | + | + | + | + | 32 | | 15 | INC Ri | 4 | 1 | (Ri)<(Ri)+1 | - | - | - | + | + | + | - | C8 to CF | | 16 | INCW EP | 3 | 1 | (EP)<(EP)+1 | - | - | - | - | - | - | - | C3 | | 17 | INCW IX | 3 | 1 | (IX)<(IX)+1 | - | - | - | - | - | - | - | C2 | | 18 | INCW A | 3 | 1 | (A)<(A)+1 | • | - | dH | + | + | - | - | C0 | | 19 | DEC Ri | 4 | 1 | (Ri)<(Ri)-1 | - | - | - | + | + | + | - | D8 to DF | | 20 | DECW EP | 3 | 1 | (EP)<(EP)-1 | - | - | - | - | - | - | - | D3 | | 21 | DECW IX | 3 | 1 | (IX)<(IX)-1 | - | - | - | - | - | - | - | D2 | | 22 | DECW A | 3 | 1 | (A)<(A)-1 | - | - | dH | + | + | - | - | D0 | | 23 | MULU A | 19 | 1 | (A) <(AL)x(TL) | - | - | dH | - | - | - | - | 01 | | 24 | DIVU A | 21 | 1 | (A)<(T)/(AL), MOD>(T) | dL | 00 | 00 | - | - | - | - | 11 | | 25 | ANDW A | 3 | 1 | (A)<(A) ∧ (T) | - | - | dH | + | + | R | - | 63 | | 26 | ORW A | 3 | 1 | (A)<(A) ∨ (T) | - | - | dH | + | + | R | - | 73 | | 27 | XORW A | 3 | 1 | (A)<(A) ∀ (T) | - | - | dH | + | + | R | - | 53 | | 28 | CMP A | 2 | 1 | (TL)-(AL) | - | - | - | + | + | + | + | 12 | | 29 | CMPW A | 3 | 1 | (T)-(A) | - | - | - | + | + | + | + | 13 | | 30 | RORC A | 2 | 1 | > C> A | - | - | - | + | + | - | + | 03 | Table B.5-2 Arithmetic Operation Instructions (Continued) | No. | MNEMONIC | ~ | # | Operation | TL | TH | АН | N | Z | ٧ | С | OP CODE | |-----|------------------|---|---|--------------------------------|----|----|----|---|---|---|---|----------| | 31 | ROLC A | 2 | 1 | _ C < A ← | - | - | - | + | + | - | + | 02 | | 32 | CMP A, #d8 | 2 | 2 | (A)-d8 | - | - | - | + | + | + | + | 14 | | 33 | CMP A, dir | 3 | 2 | (A)-(dir) | - | - | - | + | + | + | + | 15 | | 34 | CMP A, @EP | 3 | 1 | (A)-((EP)) | - | - | - | + | + | + | + | 17 | | 35 | CMP A, @IX+off | 4 | 2 | (A)-((IX)+off) | - | - | - | + | + | + | + | 16 | | 36 | CMP A, Ri | 3 | 1 | (A)-(Ri) | - | - | - | + | + | + | + | 18 to 1F | | 37 | DAA | 2 | 1 | decimal adjust for addition | - | - | - | + | + | + | + | 84 | | 38 | DAS | 2 | 1 | decimal adjust for subtraction | - | - | - | + | + | + | + | 94 | | 39 | XOR A | 2 | 1 | (A)<(AL) ∀ (TL) | - | - | - | + | + | R | - | 52 | | 40 | XOR A, #d8 | 2 | 2 | (A)<(AL) ∀ d8 | - | - | - | + | + | R | - | 54 | | 41 | XOR A, dir | 3 | 2 | (A)<(AL) ∀ (dir) | - | - | - | + | + | R | - | 55 | | 42 | XOR A, @EP | 3 | 1 | (A)<(AL) ∀ ((EP)) | - | - | - | + | + | R | - | 57 | | 43 | XOR A, @IX+off | 4 | 2 | (A)<(AL) ∀ ((IX)+off) | - | - | - | + | + | R | - | 56 | | 44 | XOR A, Ri | 3 | 1 | (A)<(AL) ∀ (Ri) | - | - | - | + | + | R | - | 58 to 5F | | 45 | AND A | 2 | 1 | (A)<(AL) ∧ (TL) | - | - | - | + | + | R | - | 62 | | 46 | AND A, #d8 | 2 | 2 | (A)<(AL) ∧ d8 | - | - | - | + | + | R | - | 64 | | 47 | AND A, dir | 3 | 2 | (A)<(AL) ∧ (dir) | - | - | - | + | + | R | - | 65 | | 48 | AND A, @EP | 3 | 1 | (A)<(AL) ∧ ((EP)) | - | - | - | + | + | R | - | 67 | | 49 | AND A, @IX+off | 4 | 2 | (A)<(AL) ∧ ((IX)+off) | - | - | - | + | + | R | - | 66 | | 50 | AND A, Ri | 3 | 1 | (A)<(AL) ∧ (Ri) | - | - | - | + | + | R | - | 68 to 6F | | 51 | OR A | 2 | 1 | (A)<(AL) ∨ (TL) | - | - | - | + | + | R | - | 72 | | 52 | OR A, #d8 | 2 | 2 | (A)<(AL) ∨ d8 | - | - | - | + | + | R | - | 74 | | 53 | OR A, dir | 3 | 2 | (A)<(AL) ∨ (dir) | - | - | - | + | + | R | - | 75 | | 54 | OR A, @EP | 3 | 1 | (A)<(AL) ∨ ((EP)) | - | - | - | + | + | R | - | 77 | | 55 | OR A, @IX+off | 4 | 2 | (A)<(AL) ∨ ((IX)+off) | - | - | - | + | + | R | - | 76 | | 56 | OR A, Ri | 3 | 1 | (A)<(AL) ∨ (Ri) | - | - | - | + | + | R | - | 78 to 7F | | 57 | CMP dir, #d8 | 5 | 3 | (dir)-d8 | - | - | - | + | + | + | + | 95 | | 58 | CMP @EP, #d8 | 4 | 2 | ((EP))-d8 | - | - | - | + | + | + | + | 97 | | 59 | CMP @IX+off, #d8 | 5 | 3 | ((IX)+off)-d8 | - | - | - | + | + | + | + | 96 | | 60 | CMP Ri, #d8 | 4 | 2 | (Ri)-d8 | - | - | - | + | + | + | + | 98 to 9F | | 61 | INCW SP | 3 | 1 | (SP)<(SP)+1 | - | - | - | - | - | - | - | C1 | | 62 | DECW SP | 3 | 1 | (SP)<(SP)-1 | - | - | - | - | - | - | - | D1 | # **APPENDIX B** Overview of Instructions # **■** Branch instructions Table B.5-3 Branch instructions | No. | MNEMONIC | ~ | # | Operation | TL | TH | АН | N | Z | ٧ | С | OP CODE | |-----|----------------|---|---|-------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|---------|---|----|---|-------------| | 1 | BZ/BEQ rel | 3 | 2 | if Z=1 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FD</td></pc+rel<> | - | - | - | - | - | - | - | FD | | 2 | BNZ/BNE rel | 3 | 2 | if Z=0 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FC</td></pc+rel<> | - | - | - | - | - | - | - | FC | | 3 | BC/BLO rel | 3 | 2 | if C=1 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>F9</td></pc+rel<> | - | - | - | - | - | - | - | F9 | | 4 | BNC/BHS rel | 3 | 2 | if C=0 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>F8</td></pc+rel<> | - | - | - | - | - | - | - | F8 | | 5 | BN rel | 3 | 2 | if N=1 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FB</td></pc+rel<> | - | - | - | - | - | - | - | FB | | 6 | BP rel | 3 | 2 | if N=0 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FA</td></pc+rel<> | - | - | - | - | - | - | - | FA | | 7 | BLT rel | 3 | 2 | if V ∀ N=1 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FF</td></pc+rel<> | - | - | - | - | - | - | - | FF | | 8 | BGE rel | 3 | 2 | if V ∀ N=0 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>FE</td></pc+rel<> | - | - | - | - | - | - | - | FE | | 9 | BBC dir:b, rel | 5 | 3 | if (dir:b)=0 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>+</td><td>-</td><td>-</td><td>B0 to<br/>B7</td></pc+rel<> | - | - | - | - | + | - | - | B0 to<br>B7 | | 10 | BBS dir:b, rel | 5 | 3 | if (dir:b)=1 then PC <pc+rel< td=""><td>-</td><td>-</td><td>-</td><td>ı</td><td>+</td><td>-</td><td>-</td><td>B8 to<br/>BF</td></pc+rel<> | - | - | - | ı | + | - | - | B8 to<br>BF | | 11 | JMP @A | 2 | 1 | (PC)<(A) | - | - | - | 1 | - | - | - | E0 | | 12 | JMP ext | 3 | 3 | (PC) <ext< td=""><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>-</td><td>21</td></ext<> | - | - | - | - | - | - | - | 21 | | 13 | CALLV #vct | 6 | 1 | vector call | - | - | - | - | - | - | - | E8 to EF | | 14 | CALL ext | 6 | 3 | subroutine call | - | - | - | - | - | - | - | 31 | | 15 | XCHW A, PC | 3 | 1 | (PC)<(A), (A)<(PC)+1 | - | - | dH | - | - | - | - | F4 | | 16 | RET | 4 | 1 | return from subroutine | - | - | - | - | - | - | - | 20 | | 17 | RETI | 6 | 1 | return from interrupt | - | - | - | restore | | 30 | | | # **■** Other instructions **Table B.5-4 Other Instructions** | No. | MNEMONIC | ~ | # | Operation | TL | TH | АН | N | Z | ٧ | С | OP CODE | |-----|----------|---|---|-----------|----|----|----|---|---|---|---|---------| | 1 | PUSHW A | 4 | 1 | | - | - | - | - | - | - | - | 40 | | 2 | POPW A | 4 | 1 | | - | - | dH | - | - | - | - | 50 | | 3 | PUSHW IX | 4 | 1 | | - | - | - | - | - | - | - | 41 | | 4 | POPW IX | 4 | 1 | | - | - | - | - | - | - | - | 51 | | 5 | NOP | 1 | 1 | | - | - | - | - | - | - | - | 00 | | 6 | CLRC | 1 | 1 | | - | - | - | - | - | - | R | 81 | | | | | | | | | | | | | | | | 7 | SETC | 1 | 1 | | - | - | - | - | - | - | S | 91 | | 8 | CLRI | 1 | 1 | | - | - | - | - | - | - | - | 80 | | 9 | SETI | 1 | 1 | | - | - | - | 1 | - | - | - | 90 | # **B.6** Instruction Map # Table B.6-1 "F<sup>2</sup>MC-8L Instruction Map" shows the F<sup>2</sup>MC-8L instruction map. # ■ Instruction map # Table B.6-1 F<sup>2</sup>MC-8L Instruction Map | ONU | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMP ADDC SUBC MOV XOR A, R2 A, R2 R2, A A, CMP ADDC SUBC MOV XOR A, R3 A, R3 A, R3, A A, CMD ADDC SUBC MOV XOR A, R3 A, R3 A, R3, R3 | | CMPW ADDCW SUBCW XCHW XCHW XCHW A A A,T CMP ADDC SUBC MOV XCHW XCHM A dir, A dir A GMP G | | CMP ADDC SUBC A CMP ADDCW SUBCW A ADDC SUBC A AGI CMP ADDC SUBC A GIVH ADDC SUBC A GIVH ADDC SUBC CMP ADDC SUBC A GIVH ADDC SUBC A GIVH ADDC SUBC A GIVH ADDC SUBC A GIVH ADDC SUBC A R R A R R A R R CMP ADDC SUBC A R R A R R A R A R A R A R CMP ADDC SUBC A R C A R C A R C A R C A R C A R C A R C CMP ADDC SUBC A R C A R C A R C A R C A R C A R C CMP ADDC SUBC CMP ADDC SUBC A R C A R C A R C CMP ADDC SUBC A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C A R C | | CMP A DDC CMPW ADDC CMP A ADC CMP A ADC CMP A A GEP A A GEP A, @EP A A GEP A, REP A A CMP A, REP A A A CMP CMP ADDC CMP A A CMP A, REP A A A CMP A, REP A A ADDC CMP A, REP A A ADDC CMP A, REP A A ADDC CMP A, REP A A ADDC CMP A, REP A A ADDC CMP A, REP A | | CMP | | (*, dir (*) (*) (*) (*) (*) (*) (*) (*) (*) (*) | # **APPENDIX C** Mask Options This appendix shows a list of mask options for the MB89570 series. # **■** List of Mask Options **Table C-1 List of Mask Options** | | Model | MB89577 | MB89P579A | MB89PV570 | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------|-------------------------------------------| | No. | Specification method | To be specified when ordering a mask | To be specified when ordering | To be specified when ordering | | 1 | Selecting the initial value <sup>(*1)</sup> for the main clock oscillation stabilization wait time (Fch = 10 MHz) • 01: 2 <sup>14</sup> /Fch (approx. 1.63 ms) • 10: 2 <sup>17</sup> /Fch (approx. 13.1 ms) • 11: 2 <sup>18</sup> /Fch (approx. 26.2 ms) | Selectable | 2 <sup>18</sup> /Fch<br>(approx. 26.2 ms) | 2 <sup>18</sup> /Fch<br>(approx. 26.2 ms) | <sup>\*1:</sup> Shall be used as the initial value upon reset for the oscillation stabilization wait time select bit of the system clock control register (SYCC: WT1, WT0). # APPENDIX D One-time PROM and EPROM Microcontroller Write Specification The MB89P579, equipped with the PROM mode, allows a general-purpose ROM programmer to write data using a dedicated adapter. ### ■ ROM Programmer Adapters and Recommended ROM Programmers The following shows ROM programmer adapters and recommended ROM programmers. Table D-1 ROM Programmer Adapters and Recommended ROM Programmers | | Applicable adapter model | Recommended programmer maker and programmer | |--------------|--------------------------|---------------------------------------------| | Package name | Sun Hayato Co., Ltd. | Minato electronics Co., Ltd. | | | Sun mayato co., Ltd. | MODEL1890A | | FPT-100P-M05 | ROM2-100LQF-32DP-8LA | Under evaluation | | FPT-100P-M18 | ROM2-100TQF2-32DP-8LA | Under evaluation | ## · Contact information Sun Hayato Co., Ltd.: Phone (81) 3-3986-0403 Minato electronics Co., Ltd.: Phone (81) 45-591-5611 Writing data to the EPROM - 1. Set the EPROM programmer for the CU50-OTP (device code: cdB86DC). - 2. Load the program data to the EPROM programmer. - 3. Write data using the EPROM programmer. # **APPENDIX E** Pin Statuses of the MB89570 Series This appendix shows the pin statuses during various operations of the MB89570 series. # ■ Pin Statuses during Various Operations **Table E-1 Pin Statuses during Various Operations** | Pin name | Normal operation | Sleep mode | Stop mode<br>SPL=0 | Stop mode<br>SPL=1 | During reset | |----------------------|-------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------| | P80/INTO to P83/INT3 | Port input-output/<br>Resource input-<br>output | Hold/External interrupt input | Hold/External interrupt input | Hi-Z/External interrupt input | Hi-Z | | X0, X0A | Oscillation input | Oscillation input | Hi-Z | Hi-Z | Oscillation input | | X1, X1A | Oscillation output | Oscillation output | "H" output | "H" output | Oscillation output | | MODA | Mode input | Mode input | Mode input | Mode input | Mode input | | RST | Reset input-output | Reset input-output | Reset input-output | Reset input-output | Reset input-output | | P00 to P07 | | | | 11: 7 | | | P10/AN4 to P17/AN11 | | | | Hi-Z | | | P20/TO1 | | | | | | | P23/TO2 | | | | Hold | | | P21,P22,P24 to P27 | | | | | | | P30/SLC1 | | | | | | | P31/SDA1 | | | | | | | P32/ALERT | | | | | | | P33/SCL2/UCK3 | | | | | | | P34/SDA2/UI3 | | | | | | | P35/UO3 | Port input-output/ | Hold/Resource | Hold | | Hi-Z | | P40/SCL3/UCK1 | Resource input-<br>output | input-output | Hold | | ΠI-Z | | P41/SDA3/UI1 | | | | Hi-Z | | | P42/SCL4/UCK2 | | | | HI-Z | | | P43/SDA4/UI2 | | | | | | | P50/ALR1 to P52/ALR3 | | | | | | | P53/ACO | ] | | | | | | P54/OFB1 to P56/OFB3 | | | | | | | P70/DCIN | | | | | | | P71/DCIN2 | ] | | | | | | P72/VOL1 | ] | | | | | | P73/VSI1 | ] | | | | | ### APPENDIX E Pin Statuses of the MB89570 Series Table E-1 Pin Statuses during Various Operations (Continued) | Pin name | Normal operation | Sleep mode | Stop mode<br>SPL=0 | Stop mode<br>SPL=1 | During reset | |----------------------------|--------------------------------|---------------------|---------------------|----------------------|----------------| | P74/VOL2 | | | | | | | P75/VSI2 | | | | | | | P76/VOL3 | | | | | | | P77/VSI3 | | | | Hi-Z | Hi-Z | | P85/AN0/SW1 to P87/AN2/SW3 | Port input-output/ | Hold/Resource | 11-14 | | | | P90/AN3 | Resource input-<br>output | input-output | Hold | | | | P91/DA1 to P92/DA2 | | | | | | | P60/SEG08 to P65/SEG13/UO1 | | | | | Hi-Z | | PB4/COM0 to PB7/COM3 | | | | Hi-Z <sup>(*1)</sup> | ## # | | PA0/SEG00 to PA7/SEG07 | | | | | "L" output pin | | P84/EC | Port input/Re | esource input | | | | | PB0/V0 to PB3/V3 | Port output/<br>Resource input | Hold/Resource input | Hold/Resource input | Hi-Z <sup>(*1)</sup> | Resource input | Hi-Z: High impedance SPL: Pin status specification bit of the standby control register (STBC) Hold: The pin specified for output holds the pin status (level) immediately before the mode is entered. \*1: Hi-Z does not occur while LCDC is selected. The index follows on the next page. This is listed in alphabetic order. # Index | Numerics | arithmetic operation result bit | 34 | |-----------------------------------------------------|--------------------------------------------------|--------| | /2 bias, 1/2 duty output waveform, example of479 | B | | | /3 bias, 1/3 duty output waveform, example of482 | В | | | /3 bias, 1/4 duty output waveform, example of485 | battery 1 to 3 VALID interrupt | 327 | | 6-bit data on RAM, storage of30 | baud rate generator reload register (SRC) | 344 | | 6-bit data on stack, storage of31 | bit manipulation instruction, read operation | | | 6-bit operand, storage of30 | upon the execution of | | | 6-bit timer/counter and vector table, | block diagram of 8/16-bit timer/counter | 203 | | register related to interrupts of243 | block diagram of pin related to 8/16-bit | | | 6-bit timer/counter, block diagram of236 | timer/counter | | | 6-bit timer/counter, block diagram of pin | block diagram of pin related to I2C | 371 | | related to238 | block diagram of pin related to | | | 6-bit timer/counter, note on using249 | multi-address I2C | | | 6-bit timer/counter, pin related to238 | block diagram, I2C | | | 6-bit timer/counter, register related to239 | block diagram, multi-address I2C | | | 3/16-bit timer/counter interrupt218 | branch instruction | | | 3/16-bit timer/counter, block diagram of203 | bridge circuit | | | 3/16-bit timer/counter, note on using229 | bridge circuit block diagram | | | 3-bit receiving operation at operation mode 1357 | bridge circuit selection register 1 (BRSR1) | 448 | | 3-bit transmitting operation at operation mode 1359 | bridge circuit selection register 3 (BRSR3) | 452 | | B-segment LCD panel and display data example | bridge circuit, block diagram of pin related to | 445 | | (1/4 duty driving method), connection | bridge circuit, pin related to | 444 | | example of487 | bridge circuit, registers related to | 447 | | | bridge selection register 2 (BRSR2) | 450 | | A | | | | A/D control register 1 (ADC1)274 | С | | | A/D control register 2 (ADC2)276 | clock controller, block diagram of | 62 | | A/D conversion function266 | clock generator | 60 | | A/D conversion function, interrupt for281 | clock mode, operating state of | 67 | | A/D conversion function, operation of283 | clock supply function161 | , 186 | | A/D conversion function, program example of286 | clock supply function, operation of 167 | ', 193 | | A/D conversion function, starting282 | clock supply map | 58 | | A/D converter interrupt, register and vector | clock timeout396 | i, 436 | | table related to281 | comparator 1, voltage comparators 2 to 7 | | | A/D converter, block diagram of267 | interrupt | 327 | | A/D converter, note on using284 | comparator 2 to 4 interrupt | 327 | | A/D data register (ADDH, ADDL)278 | comparator block diagram | 299 | | A/D enable register 1 to 2 (ADEN1 to 2)279 | comparator control register 1 (COCR1) | 308 | | acknowledge393, 433 | comparator control register 2 (COCR2) | 310 | | address comparison enable register (WREN)500 | comparator input enable register (CIER) | 325 | | addressing393, 433 | comparator interrupt control register 1 (CICR1). | 315 | | adjusting brightness of LCD when internal | comparator interrupt control register 2 (CICR2). | 319 | | dividing resistor is used460 | comparator status register 1 (COSR1) | 312 | | arbitration394, 434 | comparator status register 2 (COSR2) | 317 | | arithmetic instruction | comparator status register 3 (COSR3) | 321 | | comparator status register 4 (COSR4) 323 | function of register of port 7 | 130 | |-------------------------------------------------|-------------------------------------------------------------------------|-----| | condition code register (CCR), structure of 34 | function of register of port 8 | 137 | | continuous receiving operation358 | function of register of port 9 | 144 | | continuous transmission at operation mode 1 361 | function of register of port A | 150 | | counter function 202, 235 | function of register of port B | 155 | | counter function mode, interrupt in243 | function of UART/SIO | 334 | | counter function, operation of222, 246 | | | | counter function, program example of252 | G | | | D | gear function (function for switching speed | | | | main clock) | | | D/A control register (DACR)294 | general purpose register area | | | D/A converter | general-purpose register, feature of | | | D/A converter (DA1, 2), block diagram of pin | general-purpose register, structure of | 38 | | related to | ı | | | D/A converter (DA1, 2), pin related to | • | 4.0 | | D/A converter block, block diagram of | I/O circuit type | | | D/A converter operation | I/O map | | | D/A data register 1 and 2 (DADR1, 2)295 | I/O port, function of | | | data setting register (WRDR)494 | I/O port, program example of | | | data timeout | I2C block diagram | | | data transfer | I2C block diagram(IPCR) | | | dedicated register configuration | I2C bus control register (IBCR) | | | dedicated register function | I2C bus status register (IBSR) | | | detecting start bit at receiving operation354 | I2C clock control register (ICCR) | | | dotooting otall bit at 10001ving operation | I2C data register (IDAR) I2C function | | | E | I2C interface register, precaution in setting | | | error | I2C master timeout register (IMTO) | | | explanation of addressing514 | I2C protocol | | | external dividing resistor461 | I2C slave timeout register (ISTO) | | | external interrupt circuit, block diagram of257 | I2C system | | | external interrupt circuit, operation of264 | I2C timeout clock register (ITOC) | | | external interrupt control register (EIC1)261 | I2C timeout control register (ITCR) | | | external interrupt function256 | I2C timeout data register (ITOD) | | | external reset pin function | I2C timeout status register (ITSR) | | | external reset pin, block diagram of54 | I2C, block diagram of pin related to | | | onenan recet pin, erecit alagian i erininin eri | I2C, pin related to | | | F | I2C, register and vector table address | | | FPT-100P-M05, package dimensions of10 | related to interrupt of | | | FPT-100P-M18, package dimension of11 | I2C, register related to | | | function of I/O port88 | instruction cycle (tinst) | | | function of register of port 093 | instruction map | | | function of register of port 198 | internal dividing resistor | | | function of register of port 2104 | interrupt acceptance control bit | | | function of register of port 3111 | interrupt at bus error | | | function of register of port 4115 | interrupt at data transfer completion | | | function of register of port 5119 | interrupt at timeout detection | | | function of register of port 6125 | interrupt level setting register (ILR1, ILR2, ILR3, ILR4), structure of | | | interrupt processing44 | memory access mode, selection of | 86 | |------------------------------------------------------------------------------------|--------------------------------------------------|-------| | interrupt processing time47 | memory map | 27 | | interrupt request from peripheral function40 | memory space, configuration of | 26 | | interrupt when external interrupt circuit is | mode data | 85 | | operating263 | mode fetch | 56 | | interrupt when interval timer function is active 166 | mode pin | 56 | | interrupt when interval timer function is active | mode pin (MODA) | 85 | | (watch interrupt)192 | MQP-100C-P02, package dimension of | 12 | | interval timer function160, 200, 234 | multi-address I2C address register | | | interval timer function (timebase timer), | (MADR1 to 6) | . 419 | | operation of | multi-address I2C ALERT register (MALR) | . 429 | | interval timer function (watch interrupt)186 | multi-address I2C block diagram | . 405 | | interval timer function (watch prescaler), operation of193 | multi-address I2C bus control register (MBCR) | . 414 | | interval timer function mode, interrupt in243 | multi-address I2C bus status register (MBSR) | . 412 | | • | multi-address I2C clock control register (MCCR) | . 417 | | interval timer function, operation of | multi-address I2C data register (MDAR) | . 420 | | interval timer function, program example of250 | multi-address I2C function | . 402 | | items in the instruction list513 | multi-address I2C master timeout register (MMTO) | . 427 | | L | multi-address I2C protocol | . 432 | | LCD controller driver block diagram457 | multi-address I2C slave timeout register | | | LCD controller driver function456 | (MSTO) | . 428 | | LCD controller driver operation, explanation of477 | multi-address I2C system | . 432 | | LCD controller driver, power supply voltage of458 | multi-address I2C timeout clock register | | | LCD display RAM and output pin475 | (MTOC) | . 426 | | LCD driving waveform478 | multi-address I2C timeout control register | | | LCD panel connection example and display | (MTCR) | . 421 | | data example (1/2 duty driving method)481 | multi-address I2C timeout data register (MTOD) | . 425 | | LCD panel connection example and display data example (1/3 duty driving method)484 | multi-address I2C timeout status register | | | LCDC control register 1 (LCR1)466 | (MTSR) | . 423 | | LCDC control register 2 (LCR2) | multi-address I2C, block diagram of pin | | | LCDC control register 3 (LCR3) | related to | . 409 | | LCDC control register 4 (LCR4) | multi-address I2C, pin related to | . 408 | | low power consumption (standby) mode and | multi-address I2C, register and vector table | | | when counter is suspended, operation in248 | address related to interrupt of | | | lower address setting register (WRARL)498 | multi-address I2C, register related to | . 410 | | | multiple interrupt | 46 | | М | N | | | main clock mode, operation in68 | | 0.4 | | main clock oscillation stabilization delay time | Note on Handling Device | | | and reset source51 | note on using 16-bit timer/counter | | | main clock, oscillation stabilization wait time of70 | note on using 8/16-bit timer/counter | | | mask option, list of529 | note on using timebase timer | | | master timeout397, 437 | note on using watch prescaler | | | MB89570 series (FPT-100P-M05, FPT-100P-M18, MQP-100C-P02), pin assignment of9 | note on using watchdog timer | . 181 | | MB89570 series, block diagram of8 | 0 | | | MB89570 series, feature2 | operation in low power consumption (standby) | | | MB89570 series, product lineup in5 | mode and when counter is suspended | . 248 | | operation in main clock mode68 | pin associated with comparator, block | | |-----------------------------------------------------|--------------------------------------------------|------| | operation in sleep mode74 | diagram of | | | operation in stop mode75 | pin description | | | operation in subclock and standby mode and | pin related to 8/16-bit timer/counter | | | when counter is suspended228 | pin related to A/D converter | | | operation in subclock mode69 | pin related to A/D converter, block diagram of | | | operation in watch mode77 | pin related to external interrupt circuit | 258 | | operation mode 0 of UART/SIO, explanation of 351 | pin related to external interrupt circuit, block | | | operation of A/D conversion function283 | diagram of | | | operation of clock supply function193 | pin related to LCD controller driver | 463 | | operation of counter function222, 246 | pin related to LCD controller driver, block | 40.4 | | operation of external interrupt circuit264 | diagram of | | | operation of interval timer function220, 244 | pin related to UART/SIO | | | operation of interval timer function | pin related to UART/SIO, block diagram of | | | (watch prescaler)193 | pin state during reset | | | operation of parallel discharge control329 | pin states after reading mode data | | | operation of port 094 | pinl status during various operation | | | operation of port 1100 | port 0, block diagram of | | | operation of port 2106 | port 0, configuration of | | | operation of port 3112 | port 0, operation of | | | operation of port 4116 | port 0, pin of | | | operation of port 5121 | port 1, block diagram of | | | operation of port 6127 | port 1, configuration of | | | operation of port 7132 | port 1, operation of | | | operation of port 8139 | port 1, pin of | | | operation of port 9146 | port 1, register of | | | operation of port A151 | port 2, block diagram of | | | operation of port B156 | port 2, configuration of | 102 | | operation of square wave output initial setting | port 2, operation of | | | function225 | port 2, pin of | 102 | | operation of stopping and restarting 8/16-bit | port 2, register of | 103 | | timer/counter227 | port 3, block diagram of | 109 | | operation of UART/SIO350 | port 3, configuration of | 108 | | operation of watch prescaler193 | port 3, operation of | 112 | | operation of watchdog timer179 | port 3, pin of | 108 | | oscillation stabilization delay reset state 56 | port 3, register of | 110 | | oscillation stabilization wait time70, 84 | port 4, block diagram of | 114 | | oscillation stabilization wait time and | port 4, configuration of | 113 | | timebase timer interrupt166 | port 4, operation of | 116 | | oscillation stabilization wait time and | port 4, pin of | 113 | | watch interrupt | port 4, register of | 114 | | oscillation stabilization wait time, selection of 5 | port 5, block diagram of | 118 | | other instruction | port 5, configuration of | 117 | | overview of F2MC-8L instruction511 | port 5, operation of | 121 | | P | port 5, pin of | 117 | | | port 5, register of | | | parallel discharge control298 | port 6, block diagram of | 124 | | parallel discharge control, operation of 329 | port 6, configuration of | 123 | | pin associated with comparator303 | port 6, operation of | 127 | | port 6, pin of | .123 | register of port 1, function of | 98 | |---------------------------------------------------|-------|------------------------------------------------|-------| | port 6, register of | .124 | register of port 2, function of | . 104 | | port 7, block diagram of | .129 | register of port 3, function of | . 111 | | port 7, configuration of | .128 | register of port 4, function of | . 115 | | port 7, operation of | .132 | register of port 5, function of | . 119 | | port 7, pin of | .128 | register of port 6, function of | . 125 | | port 8, block diagram of | . 135 | register of port 7, function of | . 130 | | port 8, configuration of | . 134 | register of port 8, function of | . 137 | | port 8, operation of | .139 | register of port 9, function of | . 144 | | port 8, pins of | | register of port A, function of | | | port 8, register of | .136 | register of port B, function of | . 155 | | port 9, block diagram of | .142 | register PDR0 and DDR0 of port 0 | | | port 9, configuration of | | register PDR7 and DDR7 of port 7 | | | port 9, operation of | | register PDR9 and DDR9 of port 9 | | | port 9, pin of | | register related to 8/16-bit timer/counter | | | port A, block diagram of | | register related to A/D converter | | | port A, configuration of | | register related to external interrupt circuit | | | port A, operation of | | register related to interrupt of 8/16-bit | | | port A, register of | | timer/counter and vector table | . 219 | | port B, block diagram of | | register related to LCD controller driver | . 465 | | port B, configuration of | | register related to port 1 | 99 | | port B, operation of | | register related to port 3 | . 111 | | port B, pin of | | register related to port 4 | | | port B, register of | | register related to port 6 | . 126 | | precaution in setting I2C interface register | | register related to port 7 | . 131 | | precaution in setting multi-address I2C interface | | register related to port 8 | | | register | . 435 | register related to port 9 | . 145 | | precaution in setting shift clock frequency395, | | register related to port A | | | precaution on priority at simultaneous | | register related to port B | | | writing395, | 435 | register related to UART/SIO | | | precaution on setting with software395, | 435 | reset flag register (RSFR) | 52 | | | | reset on RAM content, effect of | | | R | | reset operation, overview of | | | read-modify-write operation | .521 | reset source | | | receiving operation in CLK asynchronous mode. | | ROM programmer adapter and recommended | | | reception error in CLK asynchronous mode | | ROM programmer | . 530 | | reception interrupt | | | | | register and vector table address related to | | S | | | interrupt of UART/SIO | .349 | sample application | . 331 | | register and vector table associated with | | sequential discharge control | | | comparator interrupts | .328 | sequential discharge control, operation of | | | register and vector table related to | | serial input data register (SIDR) | | | interrupt of external interrupt circuit | .263 | serial mode control register 1 (SMC1) | | | register and vector table related to | | serial mode control register 2 (SMC2) | | | timebase timer interrupt | . 166 | serial output data register (SODR) | | | register and vector table related to | 102 | serial status and data register (SSD) | | | watch prescaler interrupt | | setting with software, caution on | | | register associated with comparator | | shift clock frequency, note on setting | | | register bank pointer (RP), structure of | | shift clock frequency, precaution in setting | | | register of port 0, function of | ყა | | | | simultaneous writing, precaution on | timer 2 data register (T2DR)2 | 16 | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----| | priority at | timer control register (TMCR)2 | 40 | | single chip mode85 | timer count register (TCR)2 | 42 | | slave timeout398, 438 | transfer data format3 | 52 | | sleep mode, operation in74 | transfer instruction5 | 22 | | special instruction518 | transmission interrupt3 | 49 | | square wave output initial setting function, | transmitting operation in CLK | | | operation of225 | asynchronous mode3 | 55 | | stack area for interrupt processing49 | | | | stack operation at interrupt return48 | U | | | stack operation at start of interrupt processing 48 | UART/SIO operation mode, explanation of3 | 56 | | standby control register (STBC)78 | UART/SIO, block diagram of3 | 35 | | standby mode72 | UART/SIO, function of3 | | | standby mode and interrupt, transition to | UART/SIO, operation of3 | | | standby mode by interrupt, release of83 | upper address setting register (WRARH)4 | | | standby mode, operating state in73 | using external dividing resistor4 | | | standby mode, precaution in setting84 | using internal dividing resistor4 | 60 | | start condition393, 433 | 0 | | | state transition diagram 1 (dual clock)80 | V | | | stop condition394, 434 | various product and precaution for selecting | | | stop mode, operation in75 | productl, difference of | 7 | | stopping and restarting 8/16-bit | vector table area | | | timer/counter, operation of227 | | | | subclock and standby mode and when | W | | | counter is suspended, operation in 228 | watch mode, operation in | 77 | | subclock mode, operation in | watch prescaler control register (WPCR)1 | | | subclock, oscillation stabilization wait time of71 | watch prescaler, block diagram of1 | | | symbols used with instruction | watch prescaler, note on using1 | | | system clock control register (SYCC), | watch prescaler, need on doing | | | structure of64 | watch prescaler, program example of1 | | | Т | watchdog timer control register (WDTC)1 | | | • | watchdog timer function1 | | | timebase timer control register (TBTC)164 | watchdog timer, block diagram of1 | | | timebase timer interrupt, oscillation | watchdog timer, note on using1 | | | stabilization wait time and | watchdog timer, note on using | | | timebase timer, block diagram of | watchdog timer, program example of1 | | | timebase timer, note on using | wild register address, list of5 | | | timebase timer, program example of | wild register address, list of | | | time-based timer, operation of | wild register application address | | | timeout clock supply block | • | | | | wild register function operation coguence of | | | timer 1 control register (T1CR) | wild register function operation, sequence of5 | | | timer 1 control register (11CR)208 timer 1 data register (T1DR)214 timer 2 control register (T2CR)211 | wild register function operation, sequence of5 wild register function, block diagram of4 wild register function, register related to4 | 91 | CM25-10140-1E # FUJITSU SEMICONDUCTOR • CONTROLLER MANUAL F<sup>2</sup>MC-8L 8-BIT MICROCONTROLLER MB89570 Series HARDWARE MANUAL February 2001 the first edition Published FUJITSU LIMITED Electronic Devices Edited Technical Communication Dept. # **FUJITSU** FUJITSU SEMICONDUCTOR F<sup>2</sup>MC-8L 8-BIT MICROCONTROLLER MB89570 Series HARDWARE MANUAL