# **µP-PROGRAMMABLE PRECISION CLOCK MULTIPLIER** ### **Description** The Si5367 is a low litter, precision clock multiplier for applications requiring clock multiplication without litter attenuation. The Si5367 accepts four clock inputs ranging from 10 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 10 to 945 MHz and select frequencies to 1.4 GHz. The device provides virtually any frequency translation combination across this operating range. The outputs are divided down separately from a common source. The Si5367 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. The Si5367 is based on Silicon Laboratories' 3rdgeneration DSPLL® technology, which provides any-rate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8 or 2.5 V supply, the Si5367 is ideal for providing clock multiplication in high performance timing applications. ### **Applications** - SONET/SDH OC-48/OC-192 STM-16/STM-64 line cards - GbE/10GbE, 1/2/4/8/10GFC line cards - ITU G.709 and custom FEC line cards - Wireless basestations - Data converter clocking - xDSL - SONET/SDH + PDH clock synthesis - Test and measurement #### **Features** - Generates any frequency from 10 to 945 MHz and select frequencies to 1.4 GHz from an input frequency of 10 to 710 MHz - Low jitter clock outputs w/jitter generation as low as 0.6 ps rms (50 kHz–80 MHz) - Integrated loop filter with selectable loop bandwidth (30 kHz to 1.3 MHz) - Four clock inputs with manual or automatically controlled switching - Five clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS) - Support for ITU G.709 FEC ratios (255/238, 255/237, 255/236) - LOS alarm outputs - Digitally-controlled output phase adjust - I<sup>2</sup>C or SPI programmable settings - On-chip voltage regulator for 1.8 ±5% or 2.5 V ±10% operation - Small size: 14 x 14 mm 100-pin TQFP - Pb-free, RoHS compliant **Table 1. Performance Specifications** $(V_{DD} = 1.8 \pm 5\% \text{ or } 2.5 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------------------------|----------| | Temperature Range | T <sub>A</sub> | | -40 | 25 | 85 | °C | | Supply Voltage | $V_{DD}$ | | 2.25 | 2.5 | 2.75 | V | | | ı | | 1.71 | 1.8 | 1.89 | V | | Supply Current | I <sub>DD</sub> | f <sub>OUT</sub> = 622.08 MHz<br>All CKOUTs enabled<br>LVPECL format output | _ | 394 | 435 | mA | | | ı | Only CKOUT1 enabled | _ | 253 | 284 | mΑ | | | | f <sub>OUT</sub> = 19.44 MHz<br>All CKOUTs enabled<br>CMOS format output | _ | 278 | 321 | mA | | | ı | Only CKOUT1 enabled | _ | 229 | 261 | mA | | | Í | Tristate/Sleep Mode | _ | TBD | TBD | mA | | Input Clock Frequency<br>(CKIN1, CKIN2, CKIN3,<br>CKIN4) | CK <sub>F</sub> | Input frequency and clock multipli-<br>cation ratio determined by program-<br>ming device PLL dividers. Consult | 10 | _ | 707.35 | MHz | | Output Clock Frequency<br>(CKOUT1, CKOUT2,<br>CKOUT3, CKOUT4,<br>CKOUT5) | CK <sub>OF</sub> | Silicon Laboratories configuration software DSPLLsim or Any-Rate Precision Clock Family Reference Manual at www.silabs.com/timing (click on Documentation) to determine PLL divider settings for a given input frequency/clock multiplication ratio combination. | 10<br>970<br>1213 | | 945<br>1134<br>1417 | MHz | | 3-Level Input Pins | | | | | | | | Input Mid Current | I <sub>IMM</sub> | See Note 2. | -2 | _ | 2 | μA | | Input Clocks (CKIN1, CK | IN2, CKIN | 3, CKIN4) | | | | | | Differential Voltage Swing | CKN <sub>DPP</sub> | | 0.25 | _ | 1.9 | $V_{PP}$ | | Common Mode Voltage | CKN <sub>VCM</sub> | 1.8 V ±5% | 0.9 | | 1.4 | V | | | ı | 2.5 V ±10% | 1.0 | _ | 1.7 | V | | Rise/Fall Time | CKN <sub>TRF</sub> | 20–80% | _ | _ | 11 | ns | | Duty Cycle | CKN <sub>DC</sub> | Whichever is smaller | 40 | _ | 60 | % | | (Minimum Pulse Width) | Í | | 2 | _ | | ns | | Output Clocks (CKOUT1 | , CKOUT2, | CKOUT3, CKOUT4, CKOUT5) | | | | | | Common Mode | $V_{OCM}$ | LVPECL | V <sub>DD</sub> – 1.42 | _ | V <sub>DD</sub> – 1.25 | V | | Differential Output Swing | V <sub>OD</sub> | 100 $\Omega$ load | 1.1 | _ | 1.9 | V | | Single Ended Output<br>Swing | $V_{SE}$ | line-to-line | 0.5 | | 0.93 | V | | Rise/Fall Time | CKO <sub>TRF</sub> | 20–80% | | 230 | 350 | ps | | Notes: | | | | | | | - 1. For a more comprehensive listing of device specifications, consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from www.silabs.com/timing (click on Documentation). - 2. This is the amount of leakage that the 3-level input can tolerate from an external driver. See the Family Reference Manual. In most designs an external resistor voltage divider is recommended. **Table 1. Performance Specifications (Continued)** $(V_{DD} = 1.8 \pm 5\% \text{ or } 2.5 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|--------------------|-------------------------------------------------|-----------------|----------|-----|--------| | Duty Cycle Uncertainty | CKO <sub>DC</sub> | LVPECL | <del>-4</del> 0 | <b> </b> | 40 | ps | | | | Differential 100 $\Omega$ Line-to-Line Mea- | | | | | | | | sured at 50% point | | | | | | PLL Performance | | | | | | | | Jitter Generation | $J_{GEN}$ | $f_{IN} = f_{OUT} = 622.08 \text{ MHz},$ | _ | 0.6 | TBD | ps rms | | | | LVPECL output format | | | | | | | | 50 kHz-80 MHz | | | | | | | | 12 kHz–20 MHz | _ | 0.6 | TBD | ps rms | | | | 800 Hz-80 MHz | _ | TBD | TBD | ps rms | | Jitter Transfer | J <sub>PK</sub> | | _ | 0.05 | 0.1 | dB | | Phase Noise | CKO <sub>PN</sub> | f <sub>IN</sub> = f <sub>OUT</sub> = 622.08 MHz | _ | TBD | TBD | dBc/Hz | | | | 100 Hz offset | | | | | | | | 1 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 10 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 100 kHz offset | _ | TBD | TBD | dBc/Hz | | | | 1 MHz offset | _ | TBD | TBD | dBc/Hz | | Subharmonic Noise | SP <sub>SUBH</sub> | Phase Noise @ 100 kHz Offset | _ | TBD | TBD | dBc | | Spurious Noise | SP <sub>SPUR</sub> | Max spur @ n x F3 | _ | TBD | TBD | dBc | | | | (n ≥ 1, n x F3 < 100 MHz) | | | | | | Package | • | | | • | | • | | Thermal Resistance | $\theta_{\sf JA}$ | Still Air | _ | 40 | _ | °C/W | | Junction to Ambient | | | | | | | | Notes: | | · | | · | | | ### Notes: - 1. For a more comprehensive listing of device specifications, consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual. This document can be downloaded from <a href="https://www.silabs.com/timing">www.silabs.com/timing</a> (click on Documentation). - 2. This is the amount of leakage that the 3-level input can tolerate from an external driver. See the Family Reference Manual. In most designs an external resistor voltage divider is recommended. **Table 2. Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |---------------------------------------------------------------|------------------|---------------------------------|------| | DC Supply Voltage | $V_{DD}$ | -0.5 to 3.6 | V | | LVCMOS Input Voltage | $V_{DIG}$ | -0.3 to (V <sub>DD</sub> + 0.3) | V | | Operating Junction Temperature | T <sub>JCT</sub> | -55 to 150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -55 to 150 | °C | | ESD HBM Tolerance (100 pF, 1.5 k $\Omega$ ), Except CKIN Pins | | 2 | kV | | ESD HBM Tolerance (100 pF, 1.5 kΩ), CKIN Pins | | 700 | V | | ESD MM Tolerance, Except CKIN Pins | | 200 | V | | ESD MM Tolernace, CKIN Pins | | 150 | V | | Latch-Up Tolerance | | JESD78 Compliant | | **Note:** Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. **Figure 1. Typical Phase Noise Plot** | Jitter Bandwidth | RMS Jitter (fs) | |-----------------------------|-----------------| | OC-48, 12 kHz to 20 MHz | 374 | | OC-192, 20 kHz to 80 MHz | 388 | | OC-192, 4 MHz to 80 MHz | 181 | | OC-192, 50 kHz to 80 MHz | 377 | | Broadband, 800 Hz to 80 MHz | 420 | Figure 2. Si5367 Typical Application Circuit (I<sup>2</sup>C Control Mode) Figure 3. Si5367 Typical Application Circuit (SPI Control Mode) ## 1. Functional Description The Si5367 is a low jitter, precision clock multiplier for applications requiring clock multiplication without litter attenuation. The Si5367 accepts four clock inputs ranging from 10 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 10 to 945 MHz and select frequencies to 1.4 GHz. The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for every input clock and output clock, so the Si5367 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5367 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. Silicon Laboratories offers a PCbased software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination that minimizes phase noise and power consumption. be downloaded utility can http://www.silabs.com/timing (click on Documentation). The Si5367 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides anyrate frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5367 PLL loop bandwidth is digitally programmable and supports a range from 30 kHz to 1.3 MHz. The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio. The Si5367 monitors all input clocks for loss-of-signal and provides a LOS alarm when it detects missing pulses on its inputs. In the case when the input clocks enter alarm conditions, the PLL will freeze the DCO output frequency near its last value to maintain operation with an internal state close to the last valid operating state. The Si5367 has five differential clock outputs. The signal format of the clock outputs is programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, unused clock outputs can be powered down to minimize power consumption. In addition, the phase of each output clock may be adjusted in relation to the other output clocks. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. Consult the DSPLLsim configuration software to determine the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8 or 2.5 V supply. ### 1.1. Further Documentation Consult the Silicon Laboratories Any-Rate Precision Clock Family Reference Manual (FRM) for detailed information about the Si5367. Additional design support is available from Silicon Laboratories through your distributor. Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from <a href="http://www.silabs.com/timing">http://www.silabs.com/timing</a>; click on Documentation. # 2. Pin Descriptions: Si5367 Table 3. Si5367 Pin Descriptions | Pin# | Pin Name | I/O | Signal Level | Description | |---------------------------------------------------------------------------------------------------------------------------|----------|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 17, 20,<br>22, 23, 24, 25,<br>37, 47, 48, 49,<br>50, 51, 52, 53,<br>56, 66, 67, 72,<br>73, 74, 75, 80,<br>85, 95 | NC | | | No Connect. These pins must be left unconnected for normal operation. | | 3 | RST | I | LVCMOS | External Reset. Active low input that performs external hardware reset of device. Resets all internal logic to a known state and forces the device registers to their default value. Clock outputs are disabled during reset. The part must be programmed after a reset or power-on to get a clock output. See Family Reference Manual for details. This pin has a weak pull-up. | Table 3. Si5367 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | | | |------------------------------------------------------------------------------------------|-----------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 5, 6, 15, 27, 32,<br>42, 62, 63, 76,<br>79, 81, 84, 86,<br>89, 91, 94, 96,<br>99, 100 | V <sub>DD</sub> | Vdd | Supply | $V_{DD}$ . The device operates from a 1.8 or 2.5 V supply. Bypass capacitors should be associated with the following $V_{DD}$ pins: Pins Bypass Cap 5, 6 0.1 μF 15 0.1 μF 27 0.1 μF 27 0.1 μF 62, 63 0.1 μF 62, 63 0.1 μF 81, 84 0.1 μF 86, 89 0.1 μF 89, 99, 100 0.1 μF | | | | 7, 8, 14, 16, 18,<br>19, 21, 26, 28,<br>31, 33, 36, 38,<br>41, 43, 46, 54,<br>55, 64, 65 | GND | GND | Supply | Ground. This pin must be connected to system ground. Minimize the ground path impedance for optimal performance. | | | | 9 | C1B | 0 | LVCMOS | CKIN1 Invalid Indicator. This pin performs the <u>CK1_BAD</u> function if <u>CK1_BAD_PIN</u> = 1 and is tristated if <u>CK1_BAD_PIN</u> = 0. Active polarity is controlled by <u>CK_BAD_POL</u> . 0 = No alarm on CKIN1. 1 = Alarm on CKIN1. | | | | 10 | C2B | 0 | LVCMOS | CKIN2 Invalid Indicator. This pin performs the <u>CK2_BAD</u> function if <u>CK2_BAD_PIN</u> = 1 and is tristated if <u>CK2_BAD_PIN</u> = 0. Active polarity is controlled by <u>CK_BAD_POL</u> . 0 = No alarm on CKIN2. 1 = Alarm on CKIN2. | | | | 11 Note: Internal regi | C3B | O O | LVCMOS | CKIN3 Invalid Indicator. This pin performs the <u>CK3_BAD</u> function if <u>CK3_BAD_PIN</u> = 1 and is tristated if <u>CK3_BAD_PIN</u> = 0. Active polarity is controlled by <u>CK_BAD_POL</u> . 0 = No alarm on CKIN3. 1 = Alarm on CKIN3. | | | **Note:** Internal register names are indicated by underlined italics, e.g. <u>INT\_PIN</u>. See Si5368 Register Map. Table 3. Si5367 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | | | |----------|--------------------|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 12 | INT_ALM | 0 | LVCMOS | Interrupt/Alarm Output Indicator. This pin functions as a maskable interrupt output with active polarity controlled by the <a href="INT_POL">INT_POL</a> register bit. The INT output function can be turned off by setting <a href="INT_PIN">INT_PIN</a> = 0. If the ALRMOUT function is desired instead on this pin, set <a href="ALRMOUT_PIN">ALRMOUT_PIN</a> = 1 and <a href="INT_PIN">INT_PIN</a> = 0. 0 = ALRMOUT not active. 1 = ALRMOUT active. The active polarity is controlled by <a href="CK_BAD_POL">CK_BAD_POL</a> . If no function is selected, the pin tristates. | | | | 13<br>57 | CS0_C3A<br>CS1_C4A | I/O | LVCMOS | Input Clock Select/CKIN3 or CKIN4 Active Clock Indicator. Input: If manual clock selection is chosen, and if | | | | | | | | 00 CKIN1 | | | | | | | | 01 CKIN2 | | | | | | | | 10 CKIN3 | | | | | | | | 11 CKIN4 | | | | 20 | CIVINA | | NALII TI | If configured as inputs, these pins must not float. Output: If <u>CKSEL_PIN</u> = 0, the <u>CKSEL_REG</u> register bits control this function. If auto clock selection is enabled, then they serve as the CKIN_n active clock indicator. 0 = CKIN3 (CKIN4) is not the active input clock 1 = CKIN3 (CKIN4) is currently the active input to the PLL The <u>CKn_ACTV_REG</u> bit always reflects the active clock status for CKIN_n. If <u>CKn_ACTV_PIN</u> = 1, this status will also be reflected on the CnA pin with active polarity controlled by the <u>CK_ACTV_POL</u> bit. If <u>CKn_ACTV_PIN</u> = 0, this output tristates. | | | | 29<br>30 | CKIN4+<br>CKIN4– | I | MULTI | Clock Input 4. Differential clock input. This input can also be driven with a single-ended signal. CKIN4 serves as the frame sync input associated with the CKIN2 clock when CK CONFIG REG = 1. | | | | 34<br>35 | CKIN2+<br>CKIN2- | I | MULTI | Clock Input 2. Differential input clock. This input can also be driven with a single-ended signal. | | | Table 3. Si5367 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Level | Description | |----------|------------------|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 39<br>40 | CKIN3+<br>CKIN3– | I | MULTI | Clock Input 3. Differential clock input. This input can also be driven with a single-ended signal. CKIN3 serves as the frame sync input associated with the CKIN1 clock when <a href="https://ck.config.neg">CK_CONFIG_REG</a> = 1. | | 44<br>45 | CKIN1+<br>CKIN1- | I | MULTI | Clock Input 1. Differential clock input. This input can also be driven with a single-ended signal. | | 58 | C1A | 0 | LVCMOS | CKIN1 Active Clock Indicator. This pin serves as the CKIN1 active clock indicator. The CK1 ACTV REG bit always reflects the active clock status for CKIN1. If CK1 ACTV PIN = 1, this status will also be reflected on the C1A pin with active polarity controlled by the CK ACTV POL bit. If CK1 ACTV PIN = 0, this output tristates. | | 59 | C2A | 0 | LVCMOS | CKIN2 Active Clock Indicator. This pin serves as the CKIN2 active clock indicator. The CK2 ACTV REG bit always reflects the active clock status for CKIN_2. If CK2 ACTV PIN = 1, this status will also be reflected on the C2A pin with active polarity controlled by the CK ACTV POL bit. If CK2 ACTV PIN = 0, this output tristates. | | 60 | SCL | I | LVCMOS | Serial Clock. This pin functions as the serial port clock input for both SPI and I <sup>2</sup> C modes. This pin has a weak pull-down. | | 61 | SDA_SDO | I/O | LVCMOS | Serial Data. In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin functions as the bidirectional serial data port.In SPI microprocessor control mode (CMODE = 1), this pin functions as the serial data output. | | 68<br>69 | A0<br>A1 | I | LVCMOS | Serial Port Address. In I <sup>2</sup> C control mode (CMODE = 0), these pins function as hardware controlled address bits. The I <sup>2</sup> C address is 1101 [A2][A1][A0.] In SPI control mode (CMODE = 1), these pins are ignored. This pin has a weak pull-down. | | 70 | A2_SS | cated by | LVCMOS | Serial Port Address/Slave Select. In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin functions as a hardware controlled address bit. The I <sup>2</sup> C address is 1101 [A2][A1][A0.] In SPI microprocessor control mode (CMODE = 1), this pin functions as the slave select input. This pin has a weak pull-down. cs, e.g. <u>INT PIN</u> . See Si5368 Register Map. | Table 3. Si5367 Pin Descriptions (Continued) | Pin # | Pin Name | I/O | Signal Level | Description | | | |-----------------------------------------------------------------------------------------------------------|--------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 71 | SDI | I | LVCMOS | Serial Data In. In SPI microprocessor control mode (CMODE = 1), this pin functions as the serial data input. In I <sup>2</sup> C microprocessor control mode (CMODE = 0), this pin is ignored. This pin has a weak pull-down. | | | | 77<br>78 | CKOUT3+<br>CKOUT3- | 0 | MULTI | Clock Output 3. Differential clock output. Output signal format is selected by <u>SFOUT3_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | 82<br>83 | CKOUT1-<br>CKOUT1+ | 0 | MULTI | Clock Output 1. Differential clock output. Output signal format is selected by <u>SFOUT1_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | 87<br>88 | CKOUT5-<br>CKOUT5+ | 0 | MULTI | Clock Output 5. Differential clock output. Output signal format is selected by <u>SFOUT5_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | 90 | CMODE | I | LVCMOS | Control Mode. Selects I <sup>2</sup> C or SPI control mode for the device. 0 = I <sup>2</sup> C Control Mode. 1 = SPI Control Mode. This pin must be tied high or low. | | | | 92<br>93 | CKOUT2+<br>CKOUT2- | 0 | MULTI | Clock Output 2. Differential clock output. Output signal format is selected by <u>SFOUT2_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | 97<br>98 | CKOUT4-<br>CKOUT4+ | 0 | MULTI | Clock Output 4. Differential clock output. Output signal format is selected by <u>SFOUT4_REG</u> register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. | | | | GND PAD | GND PAD | GND | Supply | Ground Pad. The ground pad must provide a low thermal and electrical impedance to a ground plane. | | | | lote: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map. | | | | | | | # 3. Ordering Guide | Ordering Part<br>Number | Output Clock<br>Frequency Range | Package | ROHS6,<br>Pb-Free | Temperature Range | |-------------------------|-----------------------------------------------|-------------------------|-------------------|-------------------| | Si5367A-C-GQ | 10–945 MHz<br>970–1134 MHz<br>1.213–1.417 GHz | 100-Pin 14 x 14 mm TQFP | Yes | –40 to 85 °C | | Si5367B-C-GQ | 10–808 MHz | 100-Pin 14 x 14 mm TQFP | Yes | –40 to 85 °C | | Si5367C-C-GQ | 10–346 MHz | 100-Pin 14 x 14 mm TQFP | Yes | –40 to 85 °C | # 4. Package Outline: 100-Pin TQFP Figure 4 illustrates the package details for the Si5366. Table 4 lists the values for the dimensions shown in the illustration. Figure 4. 100-Pin Thin Quad Flat Package (TQFP) Table 4. 100-Pin Package Diagram Dimensions | Dimension | Min | Nom | Max | | |-----------|-----------|-----------|------|--| | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | b | 0.17 | 0.22 | 0.27 | | | С | 0.09 | _ | 0.20 | | | D | | 16.00 BSC | | | | D1 | 14.00 BSC | | | | | D2 | 3.85 | 4.00 | 4.15 | | | е | | 0.50 BSC | | | | Dimension | Min | Nom | Max | |-----------|------|-----------|------| | Е | | 16.00 BSC | | | E1 | | 14.00 BSC | | | E2 | 3.85 | 4.00 | 4.15 | | L | 0.45 | 0.60 | 0.75 | | aaa | _ | _ | 0.20 | | bbb | _ | _ | 0.20 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.08 | | θ | 0° | 3.5° | 7° | ### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This package outline conforms to JEDEC MS-026, variant AED-HD. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 5. Recommended PCB Layout Figure 5. PCB Land Pattern Diagram **Table 5. PCB Land Pattern Dimensions** | Dimension | MIN | MAX | |-----------|------------|-------| | е | 0.50 BSC. | | | Е | 15.40 REF. | | | D | 15.40 REF. | | | E2 | 3.90 | 4.10 | | D2 | 3.90 | 4.10 | | GE | 13.90 | _ | | GD | 13.90 | _ | | Х | _ | 0.30 | | Y | 1.50 REF. | | | ZE | _ | 16.90 | | ZD | _ | 16.90 | | R1 | 0.15 REF | | | R2 | _ | 1.00 | | | | | ### Notes (General): - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-7351 guidelines. - **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. ### Notes (Solder Mask Design): 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. ### Notes (Stencil Design): - **1.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - **4.** A 4 x 4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad. ### Notes (Card Assembly): - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # **DOCUMENT CHANGE LIST** ### Revision 0.1 to Revision 0.2 - Changed LVTTL to LVCMOS in Table 2, "Absolute Maximum Ratings," on page 3. - Updated "2. Pin Descriptions: Si5367". - Changed FSOUT (pins 87 and 88) to CLKOUT5. - Changed FS\_ALIGN (pin 21) control pin to GND. - Changed pin 16 to ground. ### Revision 0.2 to Revision 0.3 - Removed references to latency control, INC, and DEC pins. - Updated block diagram on page 1. - Added Figure 1, "Typical Phase Noise Plot," on page 4 - Updated "2. Pin Descriptions: Si5367". - Changed font of register names to underlined italics. - Updated "3. Ordering Guide" on page 12. - Added "5. Recommended PCB Layout". ### Revision 0.3 to Revision 0.5 - Changed 1.8 V operating range to ±5%. - Clarified "2. Pin Descriptions: Si5367" on page 7. - Updated "4. Package Outline: 100-Pin TQFP" on page 13. Notes: # Si5367 ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: Clockinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.