## 256K (32K x 8) CMOS EPROM #### **FEATURES** - · High speed performance - 90 ns access time available - · CMOS Technology for low power consumption - 20 mA Active current - 100 μA Standby current - · Factory programming available - · Auto-insertion-compatible plastic packages - · Auto ID aids automated programming - · Separate chip enable and output enable controls - · High speed "express" programming algorithm - · Organized 32K x 8: JEDEC standard pinouts - 28-pin Dual-in-line package - 32-pin Chip carrier (leadless or plastic) - 28-pin SOIC package - 28-pin Thin Small Outline Package (TSOP) - 28-pin Very Small Outline Package (VSOP) - Tape and reel - Available for the following temperature ranges: - Commercial: 0°C to +70°C Industrial:Automotive: -40°C to +85°C -40°C to +125°C #### DESCRIPTION The Microchip Technology Inc. 27C256 is a CMOS 256K bit electrically Programmable Read Only Memory (EPROM). The device is organized as 32K words by 8 bits (32K bytes). Accessing individual bytes from an address transition or from power-up (chip enable pin going low) is accomplished in less than 90 ns. This very high speed device allows the most sophisticated microprocessors to run at full speed without the need for WAIT states. CMOS design and processing enables this part to be used in systems where reduced power consumption and reliability are requirements. A complete family of packages is offered to provide the most flexibility in applications. For surface mount applications, PLCC, SOIC or TSOP packaging is available. Tape and reel packaging is also available for PLCC or SOIC packages. UV erasable versions are also available. #### **PACKAGE TYPE** A0 Α5 A4 A3 #### 1.0 ELECTRICAL CHARACTERISTICS #### 1.1 Maximum Ratings\* Vcc and input voltages w.r.t. Vss ......-0.6V to +7.25V VPP voltage w.r.t. Vss during programming .....-0.6V to +14.0V Voltage on A9 w.r.t. Vss .....-0.6V to +13.5V Output voltage w.r.t. Vss .....-0.6V to Vcc +1.0V Storage temperature ......-65°C to +150°C Ambient temp. with power applied .....-65°C to +125°C \*Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### TABLE 1-1: PIN FUNCTION TABLE | | <del></del> | |---------|---------------------------------------------| | Name | Function | | A0-A14 | Address Inputs | | CE | Chip Enable | | ŌĒ | Output Enable | | VPP | Programming Voltage | | 00 - 07 | Data Output | | Vcc | +5V Power Supply | | Vss | Ground | | NC | No Connection; No Internal Connection | | NU | Not Used; No External Connection Is Allowed | TABLE 1-2: READ OPERATION DC CHARACTERISTICS | Parameter Input Voltages | Part* | Status | | dustrial:<br>tended (A<br>Min. | Max. | | Tamb = -40°C to +85°C Tamb = -40°C to +125°C Conditions | |--------------------------------------|------------------|--------------------------------------|--------------|--------------------------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------| | input voltages | all all | Logic "0" | VIIL | -0.5 | 0.8 | v | | | Input Leakage | ali | | ILI | -10 | 10 | μΑ | Vin = 0 to Vcc | | Output Voltages | all | Logic "1"<br>Logic "0" | Voh<br>Vol | 2.4 | 0.45 | V | IOH = -400 μA<br>IOL = 2.1 mA | | Output Leakage | all | _ | ILO | -10 | 10 | μΑ | Vout = 0V to Vcc | | Input Capacitance | ali | _ | CIN | | 6 | рF | Vin = 0V; Tamb = 25°C;<br>f = 1 MHz | | Output Capacitance | ali | _ | Cout | _ | 12 | рF | Vout = 0V; Tamb = 25°C;<br>f = 1 MHz | | Power Supply Current,<br>Active | C<br>I,E | TTL input<br>TTL input | ICC1<br>ICC2 | _ | 20<br>25 | mA<br>mA | Vcc = 5.5V; VPP = Vcc<br>f = 1 MHz;<br>OE = CE = ViL;<br>lout = 0 mA;<br>ViL = -0.1 to 0.8V;<br>ViH = 2.0 to Vcc;<br>Note 1 | | Power Supply Current,<br>Standby | C<br>I, E<br>all | TTL input<br>TTL input<br>CMOS input | lcc(s) | _ | 2<br>3<br>100 | mA<br>mA<br>μA | CE = Vcc ± 0.2V | | IPP Read Current<br>VPP Read Voltage | all<br>all | Read Mode<br>Read Mode | IPP<br>VPP | Vcc-0.7 | 100<br>Vcc | μA<br>V | VPP = 5.5V<br>Note 2 | =>4 () 400() <sup>\*</sup> Parts: C=Commercial Temperature Range; I, E=Industrial and Extended Temperature Ranges Note 1: Typical active current increases .75 mA per MHz up to operating frequency for all temperature ranges. Note 2: Vcc must be applied before VPP, and be removed simultaneously or after VPP. **READ OPERATION AC CHARACTERISTICS TABLE 1-3:** AC Testing Waveform: ViH = 2.4V and ViL = 0.45V; VoH = 2.0V VoL = 0.8V1 TTL Load + 100 pF Output Load: Input Rise and Fall Times: 10 ns Ambient Temperature: Commercial: Industrial: Tamb = $0^{\circ}$ C to +70°C Tamb = $-40^{\circ}$ C to $+85^{\circ}$ C Automotive: Tamb = $-40^{\circ}$ C to $+125^{\circ}$ C | Parameter Sy | Cum | 27C256-90* | | 27C256-10* | | 27C256-12 | | 27C256-15 | | 27C256-20 | | 1 | | |---------------------------------------------------------------|-------|------------|-----|------------|-----|-----------|-----|-----------|-----|-----------|-----|-------|------------| | | Sylli | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units | Conditions | | Address to Output<br>Delay | tacc | _ | 90 | _ | 100 | _ | 120 | - | 150 | _ | 200 | ns | CE=OE =VIL | | CE to Output Delay | tce | _ | 90 | | 100 | _ | 120 | _ | 150 | _ | 200 | ns | OE = VIL | | OE to Output Delay | toE | _ | 40 | _ | 45 | _ | 55 | | 65 | - | 75 | пѕ | CE = VIL | | CE or OE to O/P<br>High Impedance | toff | 0 | 30 | 0 | 30 | 0 | 35 | 0 | 50 | 0 | 55 | ns | | | Output Hold from<br>Address CE or OE,<br>whichever goes first | tон | 0 | _ | 0 | | 0 | _ | 0 | _ | 0 | - | ns | | $<sup>^{\</sup>star}$ -10, -90 AC Testing Waveform: ViH = 2.4V and ViL = .45V; VoH = 1.5V and VoL = 1.5V Output Load: 1 TTL Load + 30pF #### FIGURE 1-1: **READ WAVEFORMS** Notes: (1) toff is specified for OE or CE, whichever occurs first - (2) OE may be delayed up to tce toe after the falling edge of CE without impact on tce - (3) This parameter is sampled and is not 100% tested. TABLE 1-4: PROGRAMMING DC CHARACTERISTICS | | Ambient Temperature: Tamb = $25^{\circ}C \pm 5^{\circ}C$<br>Vcc = $6.5V \pm 0.25V$ , VPP = VH = $13.0V \pm 0.25V$ | | | | | | | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|-------------|--------------|------------|-------------------------------|--|--|--|--| | Parameter | Status | Symbol | Min | Max. | Units | Conditions | | | | | | Input Voltages | Logic"1"<br>Logic"0" | VIH<br>VIL | 2.0<br>-0.1 | Vcc+1<br>0.8 | V<br>V | | | | | | | Input Leakage | _ | lu | -10 | 10 | μ <b>A</b> | VIN = 0V to VCC | | | | | | Output Voltages | Logic"1"<br>Logic"0" | Voh<br>Vol | 2.4 | 0.45 | V<br>V | IOH = -400 μA<br>IOL = 2.1 mA | | | | | | Vcc Current, program & verify | _ | ICC2 | _ | 20 | mA | Note 1 | | | | | | VPP Current, program | _ | IPP2 | | 25 | mA | Note 1 | | | | | | A9 Product Identification | _ | VH | 11.5 | 12.5 | ٧ | | | | | | Note 1: Vcc must be applied simultaneously or before VPP and removed simultaneously or after VPP TABLE 1-5: PROGRAMMING AC CHARACTERISTICS | for Program, Program Verify<br>and Program Inhibit Modes | AC Testing Wave<br>Output Load:<br>Ambient Temper<br>Vcc= 6.5V ± 0.2 | 1 TT<br>ature: Taml | L Load<br>b=25°C | + 100pf<br>± 5°C | = | DH=2.0V; VOL=0.8V | |----------------------------------------------------------|----------------------------------------------------------------------|---------------------|------------------|------------------|---------|-------------------| | Parameter | Symbol | Min. | Max. | Units | Remarks | | | Address Set-Up Time | | tas | 2 | - | μs | | | Data Set-Up Time | - | tos | 2 | _ | μs | | | Data Hold Time | | tDH | 2 | | μs | | | Address Hold Time | | tan | 0 | _ | μs | | | Float Delay (2) | | tDF | 0 | 130 | ns | | | Vcc Set-Up Time | | tvcs | 2 | | μs | | | Program Pulse Width (1) | | tpw | 95 | 105 | μѕ | 100 μs typical | | CE Set-Up Time | | tces | 2 | l — | μs | | | OE Set-Up Time | | toes | 2 | _ | μs | | | VPP Set-Up Time | | tvps | 2 | _ | μs | | | Data Valid from OE | | toE | _ | 100 | ns | | Note 1: For express algorithm, initial programming width tolerance is 100 $\mu s \pm 5\%$ . Note 2: This parameter is only sampled and not 100% tested. Output float is defined as the point where data is no longer driven (see timing diagram). FIGURE 1-2: PROGRAMMING WAVEFORMS TABLE 1-6: MODES | Operation Mode | Mode CE | | OE VPP | | 00 - 07 | | | |-----------------|---------|-----|--------|------------|---------------|--|--| | Read VIL | | VIL | Vcc | Х | Dout | | | | Program | VIL | ViH | Vн | × | DIN | | | | Program Verify | ViH | VIL | Vн | x | Dout | | | | Program Inhibit | ViH | ViH | Vн | <b>X</b> . | High Z | | | | Standby | ViH | Х | Vcc | X | High Z | | | | Output Disable | VIL | ViH | Vcc | х | High Z | | | | Identity | VIL | VIL | Vcc | VH | Identity Code | | | X = Don't Care #### 1.2 Read Mode (See Timing Diagrams and AC Characteristics) Read Mode is accessed when: - a) the CE pin is low to power up (enable) the chip - b) the $\overline{\text{OE}}$ pin is low to gate the data to the output pins For Read operations, if the addresses are stable, the address access time (tACC) is equal to the delay from $\overline{\text{CE}}$ to output (tCE). Data is transferred to the output after a delay from the falling edge of $\overline{\text{OE}}$ (tOE). #### 1.3 Standby Mode The standby mode is defined when the CE pin is high (VIH) and a program mode is not defined. When these conditions are met, the supply current will drop from 20 mA to 100 $\mu$ A. #### 1.4 Output Enable This feature eliminates bus contention in multiple bus microprocessor systems and the outputs go to a high impedance when the following condition is true: The OE pin is high and the program mode is not defined. # 1.5 <u>Erase Mode (U.V. Windowed</u> Versions) Windowed products offer the ability to erase the memory array. The memory matrix is erased to the all 1's state when exposed to ultraviolet light. To ensure complete erasure, a dose of 15 watt-second/cm² is required. This means that the device window must be placed within one inch and directly underneath an ultraviolet lamp with a wavelength of 2537 Angstroms, intensity of 12,000 $\mu$ W/cm² for approximately 20 minutes. #### 1.6 Programming Mode The Express Algorithm has been developed to improve on the programming throughput times in a production environment. Up to ten 100-microsecond pulses are applied until the byte is verified. No overprogramming is required. A flowchart of the express algorithm is shown in Figure 1-3. Programming takes place when: - a) Vcc is brought to the proper voltage, - b) VPP is brought to the proper VH level, - c) the OE pin is high, and - d) the CE pin is low. Since the erased state is "1" in the array, programming of "0" is required. The address to be programmed is set via pins A0-A14 and the data to be programmed is presented to pins O0-O7. When data and address are stable, a low going pulse on the $\overline{CE}$ line programs that location. #### 1.7 Verify After the array has been programmed it must be verified to ensure all the bits have been correctly programmed. This mode is entered when all the following conditions are met: - a) Vcc is at the proper level. - b) VPP is at the proper VH level, - c) the CE line is high, and - d) the OE line is low. #### 1.8 Inhibit When programming multiple devices in parallel with different data, only $\overline{CE}$ need be under separate control to each device. By pulsing the $\overline{CE}$ line low on a particular device, that device will be programmed; all other devices with $\overline{CE}$ held high will not be programmed with the data, although address and data will be available on their input pins. #### 1.9 Identity Mode In this mode specific data is output which identifies the manufacturer as Microchip Technology Inc. and device type. This mode is entered when Pin A9 is taken to VH (11.5V to 12.5V). The $\overline{\text{CE}}$ and $\overline{\text{OE}}$ lines must be at VIL. A0 is used to access any of the two non-erasable bytes whose data appears on O0 through O7. | Pin | Input | Output | | | | | | | | | |------------------------------|------------|--------|--------|--------|--------|--------|---|---|--------|-------------| | Identity | AO | 0<br>7 | O<br>6 | O<br>5 | 0<br>4 | O<br>3 | 0 | 0 | 0 | H<br>e<br>x | | Manufacturer<br>Device Type* | VIL<br>VIH | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1<br>0 | 29<br>8C | <sup>\*</sup> Code subject to change FIGURE 1-3: PROGRAMMING EXPRESS ALGORITHM Conditions: Start Tamb = 25°C ±5°C $Vcc = 6.5 \pm 0.25V$ $VPP = 13.0 \pm 0.25V$ ADDR = First Location Vcc = 6.5VVPP = 13.0VX = 0Program one 100 µs pulse Increment X Verify **Pass** Byte Fail No Yes / Device X = 10? Failed Last Yes Address? No Increment Address VCC = VPP = 4.5V, 5.5V All Yes bytes Device Device = original Passed Failed data? ### 27C256 Product Identification System To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.