MR2A16A/D Rev. 0.1, 7/2004

# Advance Information

# 256K x 16-Bit 3.3-V Asynchronous Magnetoresistive RAM

# Introduction

The MR2A16A is a 4,194,304-bit magnetoresistive random access memory (MRAM) device organized as 262,144 words of 16 bits. The MR2A16A is equipped with chip enable ( $\overline{E}$ ), write enable ( $\overline{W}$ ), and output enable ( $\overline{G}$ ) pins, allowing for significant system design flexibility without bus contention. Because the MR2A16A has separate byte-enable controls ( $\overline{LB}$  and  $\overline{UB}$ ), individual bytes can be written and read.

MRAM is a nonvolatile memory technology that protects data in the event of power loss and does not require periodic refreshing. The MR2A16A is the ideal memory solution for applications that must permanently store and retrieve critical data quickly.

The MR2A16A is available in a 400-mil, 44-lead plastic small-outline TSOP type-II package with an industry-standard center power and ground SRAM pinout.

#### Features

- Single 3.3-V power supply
- Commercial temperature range (0°C to 70°C)
- Symmetrical high-speed read and write with fast access time (25 ns)
- Flexible data bus control 8 bit or 16 bit access
- Equal address and chip-enable access times
- Automatic data protection with low-voltage inhibit circuitry to prevent writes on power loss
- All inputs and outputs are transistor-transistor logic (TTL) compatible
- Fully static operation
- Full nonvolatile operation with 10 years minimum data retention

© Freescale Semiconductor, Inc., 2004. All rights reserved.







# **Device Pin Assignment**



| Signal Name     | Function                |
|-----------------|-------------------------|
| A[17:0]         | Address input           |
| Ē               | Chip enable             |
| W               | Write enable            |
| G               | Output enable           |
| UB              | Upper byte select       |
| LB              | Lower byte select       |
| DQL[7:0]        | Data I/O, lower byte    |
| DQU[15:8]       | Data I/O, upper byte    |
| V <sub>DD</sub> | +3.3-V power supply     |
| V <sub>SS</sub> | Ground                  |
| NC              | Do not connect this pin |

#### **Table 1. Pin Functions**

Figure 2. MR2A16A in 44-Pin TSOP Type II Package

MR2A16A/D, Rev. 0.1

#### **Electrical Specifications**

| Ē | G | W | LB | UB | Mode             | V <sub>DD</sub><br>Current          | DQL[7:0]         | DQU[15:8]        |
|---|---|---|----|----|------------------|-------------------------------------|------------------|------------------|
| Н | Х | Х | Х  | Х  | Not selected     | I <sub>SB1</sub> , I <sub>SB2</sub> | Hi-Z             | Hi-Z             |
| L | Н | Н | Х  | Х  | Output disabled  | I <sub>DDA</sub>                    | Hi-Z             | Hi-Z             |
| L | Х | Х | н  | Н  | Output disabled  | I <sub>DDA</sub>                    | Hi-Z             | Hi-Z             |
| L | L | Н | L  | Н  | Lower byte read  | I <sub>DDA</sub>                    | D <sub>Out</sub> | Hi-Z             |
| L | L | Н | н  | L  | Upper byte read  | I <sub>DDA</sub>                    | Hi-Z             | D <sub>Out</sub> |
| L | L | Н | L  | L  | Word read        | I <sub>DDA</sub>                    | D <sub>Out</sub> | D <sub>Out</sub> |
| L | Х | L | L  | Н  | Lower byte write | I <sub>DDA</sub>                    | D <sub>In</sub>  | Hi-Z             |
| L | Х | L | н  | L  | Upper byte write | I <sub>DDA</sub>                    | Hi-Z             | D <sub>In</sub>  |
| L | Х | L | L  | L  | Word write       | I <sub>DDA</sub>                    | D <sub>In</sub>  | D <sub>In</sub>  |

#### **Table 2. Operating Modes**

NOTES:

1. H = high, L = low, X = don't care

2. Hi-Z = high impedance

# **Electrical Specifications**

#### **Absolute Maximum Ratings**

This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits.

The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings.

| Parameter                                     | Symbol            | Value                         | Unit |
|-----------------------------------------------|-------------------|-------------------------------|------|
| Supply voltage                                | V <sub>DD</sub>   | -0.5 to 4.6                   | V    |
| Voltage on any pin                            | V <sub>In</sub>   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| Output current per pin                        | I <sub>Out</sub>  | ±20                           | mA   |
| Package power dissipation                     | PD                | TBD                           | W    |
| Temperature under bias                        | T <sub>Bias</sub> | -10 to 85                     | °C   |
| Storage temperature                           | T <sub>stg</sub>  | -55 to 150                    | °C   |
| Lead temperature during solder (3 minute max) | T <sub>Lead</sub> | 235                           | °C   |
| Maximum magnetic field at package surface     | H <sub>max</sub>  | 20                            | oe   |

# **Table 3. Absolute Maximum Ratings**

NOTES:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability.

2. All voltages are referenced to  $\ensuremath{\mathsf{V}_{\text{SS}}}$  .

3. Power dissipation capability depends on package characteristics and use environment.

#### **Electrical Specifications**

# **Table 4. Operating Conditions**

| Parameter             | Symbol          | Min                 | Тур | Max                  | Unit |
|-----------------------|-----------------|---------------------|-----|----------------------|------|
| Power supply voltage  | V <sub>DD</sub> | 3.0 <sup>(1)</sup>  | 3.3 | 3.6                  | V    |
| Write inhibit voltage | V <sub>WI</sub> | 2.5                 | 2.7 | 3.0 <sup>(1)</sup>   | V    |
| Input high voltage    | V <sub>IH</sub> | 2.2                 | —   | $V_{DD} + 0.3^{(2)}$ | V    |
| Input low voltage     | V <sub>IL</sub> | -0.5 <sup>(3)</sup> | —   | 0.8                  | V    |
| Operating temperature | T <sub>A</sub>  | 0                   |     | 70                   | °C   |

NOTES:

After power up or if V<sub>DD</sub> falls below V<sub>WI</sub>, a waiting period of 1 μs must be observed. Memory is designed to prevent writing for all input pin conditions if V<sub>DD</sub> falls below minimum V<sub>WI</sub>.

2.  $V_{IH}$  (max) =  $V_{DD}$  + 0.3 Vdc;  $V_{IH}$  (max) =  $V_{DD}$  + 2.0 Vac (pulse width  $\leq$  10 ns) for I  $\leq$  20.0 mA.

3.  $V_{IL}$  (min) = –0.5 Vdc;  $V_{IL}$  (min) = –2.0 Vac (pulse width  $\leq$  10 ns) for I  $\leq$  20.0 mA.

# **Direct Current (dc)**

## Table 5. dc Characteristics

| Parameter                                                                         | Symbol              | Min                          | Тур | Max                          | Unit |
|-----------------------------------------------------------------------------------|---------------------|------------------------------|-----|------------------------------|------|
| Input leakage current                                                             | I <sub>lkg(l)</sub> | _                            | —   | ±1                           | μA   |
| Output leakage current                                                            | I <sub>lkg(O)</sub> | —                            | —   | ±1                           | μA   |
| Output low voltage<br>$(I_{OL} = +4 \text{ mA})$<br>$(I_{OL} = +100 \mu\text{A})$ | V <sub>OL</sub>     | _                            | _   | 0.4<br>V <sub>SS</sub> + 0.2 | V    |
| Output high voltage<br>(I <sub>OH</sub> = -4 mA)<br>(I <sub>OH</sub> = -100 mA)   | V <sub>OH</sub>     | 2.4<br>V <sub>DD</sub> – 0.2 | _   | _                            | V    |

#### **Table 6. Power Supply Characteristics**

| Parameter                                                                                                                                                                                                                  | Timing Set | Symbol           | Тур | Мах | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|-----|-----|------|
|                                                                                                                                                                                                                            | 20         | I <sub>DDR</sub> | TBD | TBD | mA   |
| ac active supply current — Read Modes<br>(I <sub>Out</sub> = 0 mA, V <sub>DD</sub> = max)                                                                                                                                  | 25         | I <sub>DDR</sub> | TBD | TBD | mA   |
|                                                                                                                                                                                                                            | 35         | I <sub>DDR</sub> | TBD | TBD | mA   |
|                                                                                                                                                                                                                            | 20         | I <sub>DDW</sub> | TBD | TBD | mA   |
| ac active supply current — Write Modes<br>(V <sub>DD</sub> = max)                                                                                                                                                          | 25         | I <sub>DDW</sub> | TBD | TBD | mA   |
|                                                                                                                                                                                                                            | 35         | I <sub>DDW</sub> | TBD | TBD | mA   |
| ac standby current                                                                                                                                                                                                         | 20         | I <sub>SB1</sub> | TBD | TBD | mA   |
| $(V_{DD} = \max, \overline{E} = V_{IH})$                                                                                                                                                                                   | 25         | I <sub>SB1</sub> | TBD | TBD | mA   |
| (no other restrictions on other inputs)                                                                                                                                                                                    | 35         | I <sub>SB1</sub> | TBD | TBD | mA   |
| $ \begin{array}{l} CMOS \mbox{ standby current} \\ (\overline{E} \geq V_{DD} - 0.2 \mbox{ V and} \\ V_{In} \leq V_{SS} + 0.2 \mbox{ V or } \geq V_{DD} - 0.2 \mbox{ V}) \\ (V_{DD} = max, \mbox{ f = 0 MHz}) \end{array} $ |            | I <sub>SB2</sub> | TBD | TBD | mA   |

| Parameter                 | Symbol           | Тур | Мах | Unit |
|---------------------------|------------------|-----|-----|------|
| Address input capacitance | C <sub>In</sub>  | _   | 6   | pF   |
| Control input capacitance | C <sub>In</sub>  | _   | 6   | pF   |
| Input/Output capacitance  | C <sub>I/O</sub> | —   | 8   | pF   |

# Table 7. Capacitance

NOTES:

1. (f = 1.0 MHz, dV = 3.0 V,  $T_A = 25^{\circ}C$ , periodically sampled rather than 100% tested)

#### Table 8. ac Measurement Conditions

| Parameter                                         | Value         |
|---------------------------------------------------|---------------|
| Logic input timing measurement reference level    | 1.5 V         |
| Logic output timing measurement reference level   | 1.5 V         |
| Logic input pulse levels                          | 0 or 3.0 V    |
| Input rise/fall time                              | 2 ns          |
| Output load for low and high impedance parameters | See Figure 3A |
| Output load for all other timing parameters       | See Figure 3B |



Figure 3. Output Load for ac Test

### **Read Mode**

|                                      |                   |          |     | Timin | ig Set |     |     |      |       |
|--------------------------------------|-------------------|----------|-----|-------|--------|-----|-----|------|-------|
| Parameter                            | Symbol            | /mbol 20 |     | 25    |        | 35  |     | Unit | Notes |
|                                      |                   | Min      | Max | Min   | Max    | Min | Max |      |       |
| Read cycle time                      | t <sub>AVAV</sub> | 20       | —   | 25    | —      | 35  |     | ns   |       |
| Address access time                  | t <sub>AVQV</sub> |          | 20  |       | 25     | _   | 35  | ns   |       |
| Enable access time                   | t <sub>ELQV</sub> |          | 20  | _     | 25     | _   | 35  | ns   | 3     |
| Output enable access time            | t <sub>GLQV</sub> | _        | 10  | —     | 11     | _   | 15  | ns   |       |
| Byte enable access time              | t <sub>BLQV</sub> |          | 10  | _     | 11     | _   | 15  | ns   |       |
| Output hold from address change      | t <sub>AXQX</sub> | 3        | _   | 3     | _      | 3   | _   | ns   |       |
| Enable low to output active          | t <sub>ELQX</sub> | 3        | —   | 3     | —      | 3   |     | ns   | 4, 5  |
| Output enable low to output active   | t <sub>GLQX</sub> | 0        | _   | 0     | _      | 0   | _   | ns   | 4, 5  |
| Byte enable low to output active     | t <sub>BLQX</sub> | 0        | _   | 0     | _      | 0   | _   | ns   | 4, 5  |
| Enable high to output Hi-Z           | t <sub>EHQZ</sub> | 0        | 10  | 0     | 11     | 0   | 15  | ns   | 4, 5  |
| Output enable high to output<br>Hi-Z | t <sub>GHQZ</sub> | 0        | 6   | 0     | 7      | 0   | 10  | ns   | 4, 5  |
| Byte high to output Hi-Z             | t <sub>BHQZ</sub> | 0        | 6   | 0     | 7      | 0   | 10  | ns   | 4, 5  |

## Table 9. Read Cycle Timing (See Notes 1 and 2)

NOTES:

1.  $\overline{W}$  is high for read cycle.

2. Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles.

- 3. Addresses valid before or at the same time  $\overline{E}$  goes low.
- 4. This parameter is sampled and not 100% tested.
- 5. Transition is measured  $\pm 200 \text{ mV}$  from steady-state voltage.



NOTES:

1. Device is continuously selected ( $\overline{E} \leq V_{IL}, \ \overline{G} \leq V_{IL}).$ 





Figure 5. Read Cycle 2

### Write Mode

|                                                            |                                        |          |     | Timin | ig Set |     |     |      |         |
|------------------------------------------------------------|----------------------------------------|----------|-----|-------|--------|-----|-----|------|---------|
| Parameter                                                  | Symbol                                 | /mbol 20 |     | 25    |        | 35  |     | Unit | Notes   |
|                                                            |                                        | Min      | Max | Min   | Max    | Min | Max |      |         |
| Write cycle time                                           | t <sub>AVAV</sub>                      | 20       | —   | 25    |        | 35  |     | ns   | 8       |
| Address set-up time                                        | t <sub>AVWL</sub>                      | 0        |     | 0     |        | 0   |     | ns   |         |
| Address valid to end of write $(\overline{G} high)$        | t <sub>AVWH</sub>                      | 12       | _   | 15    | _      | 18  | _   | ns   |         |
| Address valid to end of write $(\overline{G} \text{ low})$ | t <sub>AVWH</sub>                      | 15       | _   | 17    | _      | 20  | _   | ns   |         |
| Write pulse width ( $\overline{G}$ high)                   | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 8        | _   | 10    | _      | 15  | _   | ns   |         |
| Write pulse width ( $\overline{G}$ low)                    | t <sub>WLWH</sub><br>t <sub>WLEH</sub> | 8        | _   | 10    | _      | 15  | _   | ns   |         |
| Data valid to end of write                                 | t <sub>DVWH</sub>                      | 5        | —   | 6     |        | 10  |     | ns   |         |
| Data hold time                                             | t <sub>WHDX</sub>                      | 0        | —   | 0     |        | 0   |     | ns   |         |
| Write low to data Hi-Z                                     | t <sub>WLQZ</sub>                      | 0        | 7   | 0     | 9      | 0   | 12  | ns   | 5, 6, 7 |
| Write high to output active                                | t <sub>WHQX</sub>                      | 3        | —   | 3     | —      | 3   | —   | ns   | 5, 6, 7 |
| Write recovery time                                        | t <sub>WHAX</sub>                      | 8        | —   | 10    | —      | 12  | —   | ns   |         |

# Table 10. Write Cycle Timing 1 ( $\overline{W}$ Controlled; See Notes 1, 2, 3, and 4)

NOTES:

1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

2. Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles.

3. If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.

4. After  $\overline{W}$ ,  $\overline{E}$ , or  $\overline{UB}/\overline{LB}$  has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.

5. This parameter is sampled and not 100% tested.

6. Transition is measured  $\pm 200 \text{ mV}$  from steady-state voltage.

7. At any given voltage or temperature,  $t_{WLQZ} \max < t_{WHQX} \min$ .

8. All write cycle timings are referenced from the last valid address to the first transition address.



Figure 6. Write Cycle 1 (W Controlled)

|                                                            |                                        |     |     | Timir | ig Set |     |     |      |       |
|------------------------------------------------------------|----------------------------------------|-----|-----|-------|--------|-----|-----|------|-------|
| Parameter                                                  | Symbol                                 | 2   | 20  |       | 25     |     | 5   | Unit | Notes |
|                                                            |                                        | Min | Max | Min   | Max    | Min | Max |      |       |
| Write cycle time                                           | t <sub>AVAV</sub>                      | 20  |     | 25    |        | 35  | —   | ns   | 7     |
| Address set-up time                                        | t <sub>AVEL</sub>                      | 0   |     | 0     |        | 0   | —   | ns   |       |
| Address valid to end of write $(\overline{G} high)$        | t <sub>AVEH</sub>                      | 12  | _   | 15    | _      | 18  | _   | ns   |       |
| Address valid to end of write $(\overline{G} \text{ low})$ | t <sub>AVEH</sub>                      | 15  | _   | 17    | _      | 20  | _   | ns   |       |
| Enable to end of write<br>(G high)                         | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 8   | _   | 10    | _      | 15  | _   | ns   |       |
| Enable to end of write<br>(G low)                          | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 8   | _   | 10    | _      | 15  | _   | ns   | 5, 6  |
| Data valid to end of write                                 | t <sub>DVEH</sub>                      | 5   |     | 6     |        | 10  | —   | ns   |       |
| Data hold time                                             | t <sub>EHDX</sub>                      | 0   |     | 0     |        | 0   | —   | ns   |       |
| Write recovery time                                        | t <sub>EHAX</sub>                      | 8   |     | 10    | _      | 12  | —   | ns   |       |

# Table 11. Write Cycle Timing 2 ( $\overline{E}$ Controlled; See Notes 1,2,3, and 4)

NOTES:

1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

2. Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles.

3. If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.

4. After  $\overline{W}$ ,  $\overline{E}$ , or  $\overline{UB}/\overline{LB}$  has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.

5. If  $\overline{E}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.

6. If  $\overline{E}$  goes high at the same time or before  $\overline{W}$  goes high, the output will remain in a high-impedance state.

7. All write cycle timings are referenced from the last valid address to the first transition address.



Figure 7. Write Cycle 2 (E Controlled)

|                                                     |                                        |     |     | Timin | ig Set |     |     |      |       |
|-----------------------------------------------------|----------------------------------------|-----|-----|-------|--------|-----|-----|------|-------|
| Parameter                                           | Symbol                                 | 2   | 20  |       | 25     |     | 5   | Unit | Notes |
|                                                     |                                        | Min | Max | Min   | Max    | Min | Max |      |       |
| Write cycle time                                    | t <sub>AVAV</sub>                      | 20  | _   | 25    | _      | 35  | —   | ns   | 6     |
| Address set-up time                                 | t <sub>AVBL</sub>                      | 0   | _   | 0     | —      | 0   | —   | ns   |       |
| Address valid to<br>end of write (G high)           | t <sub>AVBH</sub>                      | 12  | _   | 15    | _      | 18  | _   | ns   |       |
| Address valid to end of write ( $\overline{G}$ low) | t <sub>AVBH</sub>                      | 15  | _   | 17    | _      | 20  | _   | ns   |       |
| Byte pulse width ( $\overline{G}$ high)             | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 8   | _   | 10    | _      | 15  | _   | ns   |       |
| Byte pulse width ( $\overline{G}$ low)              | t <sub>BLEH</sub><br>t <sub>BLWH</sub> | 8   | _   | 10    | _      | 15  | _   | ns   |       |
| Data valid to end of write                          | t <sub>DVBH</sub>                      | 5   | —   | 6     | —      | 10  |     | ns   |       |
| Data hold time                                      | t <sub>BHDX</sub>                      | 0   |     | 0     | —      | 0   |     | ns   |       |
| Write recovery time                                 | t <sub>BHAX</sub>                      | 8   | _   | 10    |        | 12  |     | ns   |       |

# Table 12. Write Cycle Timing 3 (LB/UB Controlled; See Notes 1, 2, 3, 4, and 5)

NOTES:

1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

2. Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles.

3. If  $\overline{G}$  goes low at the same time or after  $\overline{W}$  goes low, the output will remain in a high-impedance state.

4. After  $\overline{W}$ ,  $\overline{E}$ , or  $\overline{UB}/\overline{LB}$  has been brought high, the signal must remain in steady-state high for a minimum of 2 ns.

5. If both byte control signals are asserted, the two signals must have no more than 2 ns skew between them.

6. All write cycle timings are referenced from the last valid address to the first transition address.



Figure 8. Write Cycle 3 (LB/UB Controlled)

# **Ordering Information**



TS Package (44-Lead, TSOP Type II, Case 924A-02)



This page is intentionally blank

#### How to Reach Us:

#### USA/Europe/Locations not listed:

Freescale Semiconductor Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### Japan:

Freescale Semiconductor Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569

#### Asia/Pacific:

Freescale Semiconductor H.K. Ltd. 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong 852-26668334

#### Learn More: For more information about Freescale Semiconductor products, please visit http://www.freescale.com

MR2A16A/D Rev. 0.1, 7/2004 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004.

