



PUMA 2U1000-12/15/17/20

Issue 1.1 : February 1990

### ADVANCE PRODUCT INFORMATION

Semiconductor

Inc.

1,048,576 bit CMOS High Speed UV EPROM

#### **Features**

User Configurable as 8,16 or 32 bit wide. Very Fast access times of 120/150/170/200 nS. Operating Power 800mW (typ), 32 bit mode. 430mW (typ), 16 bit mode.

430mW (typ), 16 bit mode. 245mW (typ), 8 bit mode.

Low Power Standby 4mW (typ).

V<sub>PP</sub> Program Voltage of 12.5V.

Pin grid array gives 2:1 improvement over DIL. Package Suitable for Thermal Ladder Applications. On board decoupling capacitors.

May be screened as BS9400 & MIL-STD-883C.

# **Block Diagram**



| – | •  |    | ••• |               |    |    |    |  |
|---|----|----|-----|---------------|----|----|----|--|
|   | 1  | 12 | 23  |               | 34 | 45 | 56 |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | .0 | 0  | 0  |  |
|   | 0  | 0  | 0   | VIEW          | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   | FROM<br>ABOVE | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   | ABOVE         | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 0  | 0  | 0   |               | 0  | 0  | 0  |  |
|   | 11 | 22 | 33  |               | 44 | 55 | 66 |  |

For pinout see page 7

### **Pin Functions**

Pin Definition

A0-14 Address Inputs
D0-D32 Data Inputs/Outputs
CS1-4 Chip Select
OE Output Enable
NC No Connect
V<sub>CC</sub> Power (+5V)
V<sub>PP</sub> Programming Voltage
GND Ground



## Absolute Maximum Ratings (1)

| Supply Voltage (2)    | V <sub>cc</sub>  | -0.6 to +7  | ٧  |
|-----------------------|------------------|-------------|----|
| Programming Voltage   | $V_{pp}$         | -0.6 to +14 |    |
| Input Voltage (2),(3) | Vin              | -0.6 to +7  | ٧  |
| Operating Temperature | Topa             | -60 to +140 |    |
| Storage Temperature   | T <sub>STG</sub> | -65 to +150 | °С |

Notes: (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

(2) Pulse Width: -2.0V for less than 20ns.

(3) With Respect to GND.

### **Recommended Operating Conditions**

|                                      |                 | min  | typ | max               |                   |
|--------------------------------------|-----------------|------|-----|-------------------|-------------------|
| DC Logic Supply Voltage              | V <sub>cc</sub> | 4.75 | 5.0 | 6.3               | V                 |
| DC EPROM Program Voltage             | VPP             | 12.2 | -   | 12.5              | V                 |
| Input High Voltage                   | V <sub>H</sub>  | 2.0  | -   | V <sub>∞</sub> +1 | V                 |
| Input Low Voltage                    | V."             | 0.3  | -   | 0.8               | V                 |
| Operating Temperature <sup>(1)</sup> | T.              | 0    |     | 70                | <b>°C</b>         |
| Choramid conference                  | т               | -40  | -   | 85                | °C (1000l)        |
|                                      | TAM             | -55  | -   | 125               | °C (1000M,1000MB) |

Note: (1) Programming would normally take place at 25°C

(2) When programming a 0.1μF high frequency by-pass capacitor is required across V<sub>pp</sub> and GND to suppress noise transients

### **Operating Modes**

The Table below show the logic inputs required to control the operating modes of each EPROM on the PUMA2U1000.

| Mode                  | <u>cs</u> | ŌE | Vpp   | Vcc | Outputs  |
|-----------------------|-----------|----|-------|-----|----------|
| Read                  | 0         | 0  | 5V    | 5V  | Data out |
| Output Disable        | 0         | 1  | 5V    | 5V  | Floating |
| Standby               | 1         | X  | 5V    | 5V  | Floating |
| Program               | 0         | 1  | 12.5V | 6V  | Data in  |
| Program Verify (1)    | X         | 0  | 12.5V | 6V  | Data out |
| Optional Prog. Verify | 0         | 0  | 12.5V | 6V  | Data out |
| Program Inhibit       | 1         | 1  | 12.5V | 6V  | Floating |

$$\begin{array}{rcl}
1 &=& V_{IIH} \\
0 &=& V_{IL} \\
X &=& V_{IH} \text{ or } V_{II}
\end{array}$$

Note (1) 32 bit mode only. See page 6

### **Device Identifier Mode**

The Identifier Mode allows the reading out of binary codes, which identify manufacturer and type of device, from the outputs of each EPROM. By this mode, the device can be automatically matched to the correct programming algorithm using a suitable EPROM Programmer. The table below shows the outputs of a single EPROM with the PUMA 2U1000 in 8 bit Mode.

| PINS              | <b>A9</b> | AO              | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | HEX<br>DATA |
|-------------------|-----------|-----------------|----|----|----|----|----|----|----|----|-------------|
| Manufacturer Code | 12.0V     | V,              | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 29          |
| Device Code       |           | V <sub>ih</sub> | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 8C          |

Notes (1) A1 - A8, A10 - A14, CS1 and OE are all held at V<sub>IL</sub>

## **READ OPERATION**

| DC Electrical Characteristics (T <sub>2</sub> = -55°C to +125°C,V <sub>2</sub> =5V±5% | <b>DC Electrical</b> | Characteristics ( | $T = -55^{\circ}C$ to | +125°C.V. | _=5V±5% |
|---------------------------------------------------------------------------------------|----------------------|-------------------|-----------------------|-----------|---------|
|---------------------------------------------------------------------------------------|----------------------|-------------------|-----------------------|-----------|---------|

| Parameter                         | Symbol           | Test Condition                                  | min  | typ | тах               | Unit |
|-----------------------------------|------------------|-------------------------------------------------|------|-----|-------------------|------|
| Input Leakage Current             | l <sub>IN1</sub> | V <sub>IN</sub> =5.25V, Address & OE            | -    | -   | 40                | μА   |
|                                   | l <sub>IN2</sub> | <del>CË</del> 1 - <del>CE4</del>                | -    | -   | 10                | μA   |
| Output Leakage Current            | lout             | V <sub>ouт</sub> ≖5.25V/0.45V                   | -    | -   | 40                | μA   |
| V <sub>PP</sub> Leakage Current   | l <sub>PP</sub>  | V <sub>PP</sub> =5.5V                           | -    | -   | 40                | μΑ   |
| Standby Power                     | I <sub>SB1</sub> | CS = VIH                                        | -    | -   | 12                | mA   |
| Supply Current                    | I <sub>st2</sub> | CS=V <sub>cc</sub> ±0.3V, l <sub>out</sub> =0mA | -    | -   | 800               | μА   |
| Operating Power<br>Supply Current | l∞               | f=5MHz, I <sub>out</sub> =0mA (3)               | 49   | 86  | 160               | mA   |
| Input Low Voltage                 | V <sub>aL</sub>  | Note (1)                                        | -0.6 | -   | 0.8               | V    |
| Input High Voltage                | V <sub>M</sub>   | Note (2)                                        | 2.0  | -   | V <sub>∞</sub> +1 | V    |
| Output LowVoltage                 | Val              | l <sub>oL</sub> =2.1mA                          | -    | -   | 0.45              | V    |
| Output HighVoltage                | V <sub>OH</sub>  | l <sub>oн</sub> =-400μΑ                         | 2.4  | -   | -                 | V    |

Notes (1) -1.0V for pulse width ≤ 50 ns

(2) Vcc+1.5V for pulse width ≤20 ns. If V<sub>H</sub> is over the specified max. value, READ operation cannot be guaranteed.
 (3) For these currents min, typ and max values are given for 8, 16 and 32 bit mode operation respectively. Values are min.

# Capacitance (T<sub>4</sub>=25°C,f=1MHz)

| Parameter           | Symbol           | Test Condition                  | typ | max | Unit |
|---------------------|------------------|---------------------------------|-----|-----|------|
| Input Capacitance:  | C <sub>N</sub>   | V <sub>w</sub> =0V,8 bit mode   | 16  | 24  | pF   |
| Output Capacitance: | C <sub>OUT</sub> | V <sub>our</sub> =0V,8 bit mode | 32  | 48  | рF   |

### **AC Characteristics**

|                                   |                    | -12 |     | -15 |     | -17 |     | -20 |           |      |  |
|-----------------------------------|--------------------|-----|-----|-----|-----|-----|-----|-----|-----------|------|--|
| Parameter                         | Symbol             | min | max | min | max | min | max | min | max       | Unit |  |
| Address to Output Delay           | t <sub>ACC</sub>   | -   | 120 | -   | 150 | -   | 170 | -   | 200       | ns   |  |
| CS to Output Delay                | tcs                |     | 120 | -   | 150 | -   | 170 | -   | 200       | ns   |  |
| OE to Output Delay                | t <sub>oe</sub>    | -   | 60  | -   | 70  | -   | 70  | -   | <b>75</b> | ns   |  |
| OE or CS High to Output Float     | t_DE               | -   | 45  | -   | 50  | -   | 50  | -   | <b>55</b> | ns   |  |
| Output Hold from Address, CS or C | DE t <sub>or</sub> | -   | 0   | -   | 0   | -   | 0   | -   | 0         | ns   |  |

# **AC Test Conditions**

\* Input pulse levels: 0.45V to 2.4V

\* Input and Output timing reference levels: 0.8V and 2.0V

\* Input rise and fall times: ≤ 20ns

\* Output load: 1 TTL gate plus 100pF.

### **Read Cycle Timing Waveform**



# **PROGRAMMING OPERATION**

# DC Electrical Characteristics (T<sub>a</sub>= 25°C $\pm$ 5°C,V<sub>cc</sub>= 6V $\pm$ 0.25V, V<sub>pp</sub>= 12.5V $\pm$ 0.5V)

| Parameter                      | Symbol                | Test Condition              | min  | typ | max               | Unit |
|--------------------------------|-----------------------|-----------------------------|------|-----|-------------------|------|
| Input Leakage Current          | I <sub>IN</sub>       | V <sub>III</sub> =5.25V     | -    | -   | 40                | μА   |
| Operating Power                | **                    | ***                         |      |     |                   |      |
| Supply Current                 | l <sub>cc</sub>       | Note (7)                    | 36   | 64  | 120               | mA   |
| V <sub>pp</sub> Supply Current | 1                     | Single Byte Programming (7) | 25   | 50  | 100               | mA   |
| Input Low Voltage              | <sup>l</sup> PP1<br>V | Note (5)                    | -0.6 | -   | 8.0               | V    |
| Input High Voltage             | V <sub>H</sub>        | Note (6)                    | 2.0  | -   | V <sub>∞</sub> +1 | V    |
| Output LowVoltage (Verify      |                       | l <sub>oL</sub> =2.1mA      |      | -   | 0̃.45             | V    |
| Output HighVoltage (Verif      |                       | ι <sub>οн</sub> =-400μΑ     | 2.4  | -   | -                 | V    |

- Notes (1)  $V_{cc}$  must be applied before  $V_{pp}$  and removed after  $V_{pp}$ .
  - (2) V<sub>PP</sub> must not exceed 13V including overshoot.
  - (3) Device reliability may be affected if device is installed or removed while V<sub>PP</sub>= 12.5V
  - (4) The transitions Vil to 12.5V or 12.5V to V<sub>a</sub> are not allowed while CS = Low.
  - (5) -0.6V for pulse width  $\leq$  20 ns.
  - (6) If  $V_{in}$  is over the specified maximum value, programming operation cannot be guaranteed.
  - (7) For Vcc and Vpp Supply Currents, min, typ and max values are given for 8, 16 and 32 bit mode operation respectively. Each individual value shown is a maximum.
  - (8) When programming a  $0.1\mu F$  high frequency by-pass capacitor is required across  $V_{pp}$  and GND to suppress noise transients

#### **AC Characteristics**

| Parameter                     |             | Symbol           | min  | typ | max   | Unit |
|-------------------------------|-------------|------------------|------|-----|-------|------|
| ddress Setup Time             |             | tas              | 2    | -   | -     | μs   |
| E Setup Time                  |             | t <sub>oes</sub> | 2    | -   | -     | μs   |
| oata Setup Time               |             | tos              | 2    | -   | -     | μs   |
| ddress Hold Time              |             | t <sub>AH</sub>  | 0    | -   | -     | μs   |
| ata Hold Time                 |             | t <sub>DH</sub>  | 2    | -   | -     | μs   |
| E High to Output Float Delay  | (1)         | t <sub>OF</sub>  | 0    | -   | 130   | ns   |
| p Setup Time                  | •           | t <sub>vps</sub> | 2    | -   | -     | μs   |
| Setup Time                    |             | t <sub>vcs</sub> | 2    | -   | -     | μs   |
| M Initial Program Pulse Width | (2)         | t <sub>PW</sub>  | 0.95 | -   | 1.05  | ms   |
| M Overprogram Pulse Width     | (3)         | topw             | 2.85 | -   | 78.75 | ms   |
| ta Valid from OE              | <b>\-</b> / | toe              | _    | -   | 150   | ns   |
| to Output Delay               | (4)         | tc∈              | -    | -   | 500   | ns   |
| Recovery Time                 | (4)         | t <sub>vr</sub>  | 2    | -   | -     | ns   |
| p Hold Time                   | (4)         | t <sub>veh</sub> | 2    | -   | -     | μs   |

(1) Defines the time at which the output achieves the open circuit condition and is no longer driven. Notes This parameter is not measured but guaranteed by design.

- (2) Initial program pulse width tolerance is 1 ms  $\pm$  5%.
- (3) Length of this pulse may vary as a function of the iteration counter value n.
- (4) Optional verify mode.

# **AC Test Conditions**

- \* Input pulse levels: 0.45V to 2.4V
- Input rise and fall times: ≤ 20ns
- \* Input and Output timing reference levels: 0.8V and 2.0V

# **Programming Cycle Timing Waveform**

# **Single Byte Programming**



# HIGH PERFORMANCE PROGRAMMING ALGORITHM

The PUMA2U1000 can be programmed using one of the algorithms shown below. This allows faster programming times without stressing the device or causing deterioration in Data Retention Time.

Although the flow charts specifically refers to a single EPROM, all four devices on the PUMA tile can be programmed simultaneously in 32 bit mode, in pairs in 16 bit mode or singly in 8 bit mode. Obviously 32 bit mode is potentially the fastest programming time, but this makes greater demands on the  $V_{\rm pp}$  Supply Current.

## **Programming Algorithm**

Two  $\overline{\text{CS}}$  pulse widths are used to program, initial and overprogram. The address inputs are set to address the desired byte.  $V_{\text{CC}}$  is raised to 6.0V and  $\overline{\text{OE}}/\text{Vpp}$  is raised to 12.5V. The first  $\overline{\text{CS}}$  pulse is 1ms. The programmed byte is then verified. If the byte is programmed successfully, then an overprogram  $\overline{\text{CS}}$  pulse is applied for 3ms.

If the byte fails to program after the first 1ms pulse, then up to 25 successive 1ms pulses are applied with a verification after each pulse. When the byte passes verification, the overprogram pulse width is 3X (times) the number of 1ms pulses required earlier (75ms max).

IMPORTANT. The Verify mode of each EPROM on the PUMA 2U1000 can only be correctly used if it is operating in 32 bit mode. When configured in 16 or 8 bit mode (i.e. if any data outputs of the EPROMs are commoned) then in order to check correct programming of a byte on a particular device it must be placed in Read mode first. This is because during Verify the CS input is a Don't Care (see page 2) and so either 2 (16 bit) or 4 (8 bit) devices would be trying to drive the Data Bus at the same time.

If the part fails to verify after 25 1ms pulses have been applied, it is considered as failed. After the first byte is programmed, the address inputs are set to the next address repeating the algorithm until all required addresses are programmed. Then  $V_{\rm CC}$  and  $\overline{\rm OE}/V_{\rm pp}$  are lowered to 5.0V All bytes subsequently are read to compare with the original data to determine if the device passes or fails.

#### Notes:

1. $V_{cc}$  must be applied simultaneously or before  $\overline{OE}/V_{pp}$  and removed simultaneously or after  $\overline{OE}/V_{pp}$ .



#### **ERASE**

Erasure of the PUMA 2U1000 is performed by exposure to ultraviolet light of 2537 Å at a minimum intensity of 15WS/cm², for approximately 15 - 20 minutes.

Note that sunlight and flourescent light may contain sufficient ultraviolet light to erase the programmed information. For this reason, and anyway for any operation in the READ mode, the transparent lids on this device should be covered with an opaque label.

### **Connection Table**

| PGA<br>Pin No. | Signal<br>Name |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 1              | D8             | 2              | D9             | 3              | D10            | 4              | A13            | 5              | Vpp            |
| 6              | NC             | 7              | NC             | 8              | NC             | 9              | D0             | 10             | D1             |
| 11             | D2             | 12             | A14            | 13             | CS2            | 14             | GND            | 15             | D11            |
| 16             | A10            | 17             | A11            | 18             | A12            | 19             | Vcc            | 20             | CS1            |
| 21             | NC             | 22             | D3             | 23             | D15            | 24             | D14            | 25             | D13            |
| 26             | D12            | 27             | ŌĒ             | 28             | NC             | 29             | A14            | 30             | D7             |
| 31             | D6             | 32             | D5             | 33             | D4             | 34             | D24            | 35             | D25            |
| 36             | D26            | 37             | <b>A6</b>      | 38             | A7             | 39             | NC             | 40             | <b>A8</b>      |
| 41             | <b>A</b> 9     | 42             | D16            | 43             | D17            | 44             | D18            | 45             | Vcc            |
| 46             | CS4            | 47             | A14            | 48             | D27            | 49             | A3             | 50             | A4             |
| 51             | <b>A</b> 5     | 52             | A14            | 53             | CS3            | 54             | GND            | 55             | D19            |
| 56             | D31            | 57             | D30            | 58             | D29            | 59             | D28            | 60             | A0             |
| 61             | A1             | 62             | A2             | 63             | D23            | 64             | D22            | 65             | D21            |
| 66             | D20            |                |                |                |                |                |                |                |                |

# Note:

Pins 12, 29, 47 and 52 (A14) are not connected together on the PUMA substrate - they must be connected externally.

### **Military Screening Procedure**

**Module Screening Flow** for high reliability product is in accordance with MIL-STD-883C method 5004 Level B and is detailed below:

| MB MODULE SCREENING FLOW             |                                                                                                    |              |
|--------------------------------------|----------------------------------------------------------------------------------------------------|--------------|
| SCREEN                               | TEST METHOD                                                                                        | LEVEL        |
| Visual and Mechanical                |                                                                                                    |              |
| External visual<br>Temperature cycle | 2017 Condition B (or manufacturers equivalent)<br>1010 Condition C (10 Cycles,-65°C to +150°C)     | 100%<br>100% |
| Burn-In                              |                                                                                                    |              |
| Pre Bum-in Electrical<br>Bum-in      | Per Applicable device Specifications at Ta = +25°C (optional) Method 1015, Codition D, Ta = +125°C | 100%<br>100% |
| Final Electrical Tests               | Per applicable Device Specification                                                                |              |
| Static (dc)                          | a) @ Ta=+25°C and power supply extremes b) @ temperature and power supply extremes                 | 100%<br>100% |
| Functional                           | a) @ Ta=+25°C and power supply extremes b) @ temperature and power supply extremes                 | 100%<br>100% |
| Switching (ac)                       | a) @ Ta=+25°C and power supply extremes<br>b) @ temperature and power supply extremes              | 100%<br>100% |
| Percent Defective Allowable (PDA)    | Calculated at Post Burn-in at Ta=+25°C                                                             | 10%          |
| Quality Conformance                  | Per applicable Device Specification                                                                | Sample       |
| External Visual                      | 2009 Per HMP or customer specification                                                             |              |

### **Ordering Information**



The policy of the company is one of continuous development and while the information presented in this data sheet is believed to be accurate, no liability is assumed for any data contained within. The company reserves the right to make changes without notice at any time.

© 1988 This design is the property of Mosaic Semiconductor, Inc.

7420 Carroll Road San Diego, CA 92121 Tel: (619) 271 4565 FAX: (619) 271 6058