# **DAC85** HIGH-SPEED INDUSTRIAL, 12-Bit D/A CONVERTERS #### **FEATURES** - Low-Cost Single-Chip Design - -25°C to +85°C Operation - · Current or Voltage Output - Complete With Internal Reference and Output Op Amp (V Models) - ± ½LSB Linearity and Monotonicity Guaranteed Over Temperature - Fast Settling: 3μsec (V Models) 300nsec (I Models) - ±12V to ±15V Supplies - 345mW Power Consumption - 24-Pin Side-Brazed Ceramic DIP - Multisourced #### 24 PIN SIDE-BRAZED DIP #### DESCRIPTION The Micro Networks DAC85 is a complete, single-chip, low-cost, 12-bit D/A converter. It represents the most recent monolithic implementation of the hybrid DAC85 — a proven device whose small package, high reliability and guaranteed performance over the $-25^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ temperature range have made it a standard for demanding industrial applications. This newest version of the DAC85 now guarantees its settling time (4µsec for a 20V step settling to $\pm 1/2 \text{LSB}$ ) and has the ability to operate from either $\pm 12\text{V}$ or $\pm 15\text{V}$ supplies. It employs an on-chip, buriedzener reference for low noise; the newest thin-film fabrication and laser-trimming techniques for tight accuracy and linearity guaranteed over temperature; a proprietary reference buffer circuit that permits fully specified operation over a wide supply range; and an on-chip output op amp for current-to-voltage conversion and fast settling. These D/A's are TTL voltage compatible; however, they draw low enough logic currents to be driven from CMOS logic. $\pm \frac{1}{2}$ LSB linearity and monotonicity for 12-bits are guaranteed over the full $-25^{\circ}$ C to $+85^{\circ}$ C operating temperature range. DAC85 is packaged in a 24-pin, side-brazed, ceramic DIP and requires supplies that can range from $\pm 12V$ to $\pm 15V$ . On-chip, laser trimmed, thin-film, range resistors allow users to select output voltage ranges of $\pm 2.5V,\ \pm 5V,\ \pm 10V,\ 0$ to +5V or 0 to +10V and output current ranges of $\pm 1\text{mA}$ or 0 to -2mA. The Micro Networks monolithic DAC85 is a pin-for-pin, functionally equivalent replacement for earlier hybrid versions of this device except that it no longer requires a +5V supply. Some other monolithics are not exact replacements. The DAC85 "Z" model is no longer a necessary ordering option as all models now operate from ±12V to ±15V supplies. For -55°C to +125°C operation with or without MIL-STD-883 screening, please see Micro Networks DAC87. | Model | Temperature | Input | Output | |-------------|----------------|----------------------|---------| | Number | Range | Code | Mode | | DAC85-CBI-I | -25°C to +85°C | Complementary Binary | Current | | DAC85-CBI-V | -25°C to +85°C | Complementary Binary | Voltage | April 1988 # DAC85 HIGH-SPEED INDUSTRIAL 12-Bit D/A CONVERTERS ## ABSOLUTE MAXIMUM RATINGS #### ORDERING INFORMATION Operating Temperature Range Specified Temperature Range Storage Temperature Range +Vcc Supply (Pin 22) -Vcc Supply (Pin 14) Digital Inputs (Pins 1-12) Analog Output -55°C to +125°C -25°C to +85°C -65°C to +150°C 0 to +18 Volts 0 to -18 Volts -1 to +18 Volts (Note 1) PART NUMBER — DAC85-CBI-X Select "V" suffix for voltage output or "!" suffix for current output. #### SPECIFICATIONS ( $T_A = +25$ °C, $\pm V_{CC} = \pm 12V$ or $\pm 15V$ unless otherwise indicated) | DIGITAL INPUTS | MIN. | TYP. | MAX. | UNITS | |----------------------------------------------------------------------------------------------------|------------|--------------------------------|--------------------------|--------------------------------| | Resolution | | 12 | | Bits | | Logic Coding (Note 2): Voltage Output<br>Current Output | | CSB,COB<br>CSB,COB | | | | Logic Levels: Logic "1" Logic "0" | +2.0 | | +16.5<br>+0.8 | Volts<br>Volts | | Logic Currents: Logic ''1'' (V <sub>IH</sub> = +2.4V)<br>Logic ''0'' (V <sub>IL</sub> = +0.4V) | | | +20<br>-180 | μ <b>Α</b><br>μ <b>Α</b> | | ANALOG OUTPUTS (VOLTAGE MODEL) | | | | | | Output Voltage Ranges | ± 2.5, ± | $5, \pm 10, 0 \text{ to } +5,$ | 0 to +10 | Volts | | Output Current | ±5 | | | mA | | Output Impedance | | 0.05 | | Ω | | ANALOG OUTPUTS (CURRENT MODEL) | | | | | | Output Current Ranges | | ±1,0 to −2 | | mA | | Output Impedance: Unipolar Range<br>Bipolar Range | 4.6<br>2.6 | 6.6<br>3.2 | 8.6<br>3.7 | kΩ<br>kΩ | | Compliance Voltage | ± 2.5 | | | Volts | | TRANSFER CHARACTERISTICS (Note 3) | | | | | | Integral Linearity Error (-25°C to +85°C) | | ± 1/4 | ± 1/2 | LSB | | Differential Linearity Error (-25°C to +85°C) | | ± ½ | ± 3/4 | LSB | | Temperature Range For Guaranteed Monotonicity | -25 | | +85 | <u>°C</u> | | Unipolar Offset Error (Notes 4, 5)<br>Bipolar Offset Error (Notes 4, 6)<br>Gain Error (Notes 4, 7) | | ± 0.05<br>± 0.05<br>± 0.1 | ± 0.1<br>± 0.15<br>± 0.2 | %FSR<br>%FSR<br>% | | DRIFT SPECIFICATIONS (Note 8) | | | | | | Total Bipolar Drift (Note 9) | | ± 10 | ± 25 | ppm of FSR/°C | | Total Error (-25°C to +85°C) (Note 10): Unipolar<br>Bipolar | | ± 0.08<br>± 0.06 | ± 0.2<br>± 0.12 | %FSR<br>%FSR | | Unipolar Offset Drift<br>Bipolar Offset Drift | | ±1<br>±5 | ±3<br>±10 | ppm of FSR/°C<br>ppm of FSR/°C | | Gain Drift: Including Internal Reference Excluding Internal Reference | | ±15<br>±5 | ± 20<br>± 10 | ppm/°C<br>ppm/°C | | DYNAMIC CHARACTERISTICS | | | | | | Settling Time (Note 11) Voltage Output: With 10kΩ Feedback With 5kΩ Feedback For 1 LSB Change | | 3<br>2<br>1 | 4<br>3 | μsec<br>μsec<br>μsec | | Settling Time (Note 11) Current Output:<br>For 10Ω to 100Ω Loads<br>For 1kΩ Load | | 300<br>1 | | nsec<br>µsec | | Slew Rate (Voltage Models) | ±10 | ± 15 | | V/μsec | | INTERNAL REFERENCE | MIN. | TYP. | MAX. | UNITS | |-------------------------------------|-------|---------|-------|--------------| | Internal Reference: Voltage | | +6.3 | | Volts | | Accuracy | | ±1 | | % | | Drift | | ± 10 | ± 20 | ppm/°C | | External Current | | | 2.5 | mA | | POWER SUPPLIES | | | | | | Power Supply Range: +Vcc Supply | +11.4 | +15 | +16.5 | Volts | | -Vcc Supply | -11.4 | 15 | -16.5 | Volts | | Power Supply Rejection: +Vcc Supply | | ± 0.002 | | %FSR/%Supply | | -Vcc Supply | | ± 0.002 | | %FSR/%Supply | | Current Drains: +Vcc Supply | | +8 | +12 | mA | | -Vcc Supply | | -15 | -20 | mA | | Power Consumption | | 345 | 480 | mW | #### SPECIFICATION NOTES: - The DAC85's output is short-circuit protected and units can withstand a sustained short to ground or either power supply. - CSB=complementary straight binary. COB=complementary offset binary. See Digital Input Coding table for details. - FSR stands for full scale range and is equivalent to the nominal peak-to-peak voltage (current) of the selected output range. FSR=5 volts for 0 to +5V and ±2.5V output ranges. FSR=10 volts for 0 to +10V and ±5V output ranges etc.. For a 12-bit converter, TLSB=0.024%FSR. - Initial offset and gain errors are adjustable to zero with user-optional, external, trimming potentiometers. - Unipolar offset error is the difference between the actual and the ideal output when operating on a unipolar output range with a digital input of 1111 1111 1111. - Bipolar offset error is the difference between the actual and the ideal output when operating on a bipolar output range with a digital input of 1111 1111 1111. - 7. Gain error is defined as the error in the slope of the converter transfer function. It is expressed as a percentage and is equivalent to the deviation (divided by the ideal value) between the actual and the ideal value for the full voltage or current output span from the 1111 1111 1111 output to the 0000 0000 0000 output. - To maintain published drift specifications, current output models must use internal feedback resistors. - 9. Includes gain, offset and linearity drifts. - 10. With initial gain and offset errors adjusted to zero at +25°C. - 11. Settling time specified for an FSR step settling to ± 0.01%FSR (± 1/2 LSB). #### **BLOCK DIAGRAMS and PIN DESIGNATIONS** #### **APPLICATIONS INFORMATION** LAYOUT CONSIDERATIONS—Proper attention to layout and decoupling is necessary to obtain specified accuracy and speed from the DAC85. The unit's Ground (pin 21) must be tied to circuit analog ground as close to the package as possible, preferably through a large analog ground plane underneath the package. Power supplies should be decoupled with electrolytic and ceramic capacitors located close to the unit. For optimum performance, 1, F tantalums paralleled with 0.01 F ceramic capacitors should be used. Coupling between analog and digital signals should be minimized to avoid noise pickup. Short jumpers should be used when tying the Reference Output (pin 24) to the Reference Input (pin 16) and when tying the Bipolar Offset (pin 17) to the Summing Junction (pin 20. V models) or Output (pin 15, I models) for bipolar operation. If external gain and offset adjustments are to be used the series resistors and trim pots should be located as close to the unit as possible. REFERENCE OUTPUT—The DAC85 contains an internal +6.3V ±.1% voltage reference, and the units are actively laser trimmed to operate from this reference. Therefore, though the user has the option of using an external reference, for specified operation, the Reference Output (pin 24) must be connected to the Reference Input (pin 16). If the internal reference is used to drive an external load, it should be buffered if the load current will exceed 2.5mA. ## **OUTPUT RANGE SELECTION** | Output<br>Range | Connect<br>Pin 15 to | Connect<br>Pin 17 to | Connect<br>Pin 19 to | Connect<br>Pin 16 to | | |-----------------|----------------------|----------------------|----------------------|----------------------|--| | ±10V | 19 | 20 | 15 | 24 | | | ± 5V | 18 | 20 | N.C. | 24 | | | ± 2.5V | 18 | 20 | 20 | 24 | | | 0 to +10V | 18 | 21 | N.C. | 24 | | | 0 to +5V | 18 | 21 | 20 | 24 | | | ±1mA | 17 | 15 | N.C. | 24 | | | 0 to -2mA | N.C. | GND | N.C. | 24 | | OPTIONAL GAIN AND OFFSET ADJUSTMENTS—The DAC85 will operate as specified without external adjustments. If desired, however, absolute accuracy error can be reduced to ± ½LSB by following the trimming procedure described below. Adjustments should be made following warmup, and to avoid interaction, the offset adjustment must be made before the gain adjustment. Multiturn potentiometers with TCR's of 100ppm/°C or less are recommended to minimize drift with temperature. Series resistors can be ±20% carbon composition or better. If these adjustments are not used, pins 20 and 23 should be connected as described elsewhere (do not ground). OFFSET ADJUSTMENT—Connect the offset potentiometer to pin 20 for voltage output models or pin 15 for current output models and apply all "1's" to the digital inputs. Adjust the potentiometer until the analog output is equal to the appropriate value for unipolar or bipolar output ranges as listed in the Digital Input Coding table. GAIN ADJUSTMENT—Connect the Gain potentiometer as shown and apply all "0's" to the digital inputs. Adjust the potentiometer until the analog output is equal to the appropriate value listed in the Digital Input Coding table. CURRENT OUTPUT MODELS—Current output models of the DAC85 may be used to drive the summing junction of an output op amp to produce an output voltage. Using the internal feedback resistors of the DAC85-CBI-I provides the same output voltage ranges as the voltage model. To obtain the desired output voltage range when connecting an external op amp, refer to the figure and table below. | Output<br>Range | Connect<br>A to | Connect<br>Pin 17 to | Connect Conne<br>Pin 19 to Pin 16 | | 001111001 | | |-----------------|-----------------|----------------------|-----------------------------------|----|-----------|--| | ±10V | 19 | 15 | Α | 24 | | | | ±5V | 18 | 15 | N.C. | 24 | | | | ± 2.5V | 18 | 15 | 15 | 24 | | | | 0 to +10V | 18 | 21 | N.C. | 24 | | | | 0 to +5V | 18 | 21 | 15 | 24 | | | DAC85-CBI-I has an output current of 0 to -2mA (shunted by $6.6k\Omega$ or $\pm$ 1mA (shunted by $3.2k\Omega$ ). If desired, the current-output model can be terminated directly with a resistive load (R<sub>L</sub>) to provide a voltage output over a range of $\pm$ 2.5V. The full scale outputs will be as follows: ws: $$V_O = -2mA \frac{(6.6k\Omega \times R_L)}{(6.6k\Omega + R_L)} \text{ or } \pm 1mA \quad \left(\frac{3.2k\Omega \times R_L}{3.2k\Omega + R_L}\right)$$ In order to obtain the best temperature tracking characteristics, it is suggested that the bulk of the load resistor be made up by paralleling the internal feedback resistors. For example, paralleling the 5k, 3k and 2k resistors gives an equivalent impedance of 968 $\Omega$ . This impedance in series with an external 210 $\Omega$ resistor yields a voltage range of 0 to -2V. External resistors should be good quality metalfilm types with a maximum of 100 ppm/°C temperature coefficient. ### DIGITAL INPUT CODING | Digital Input | | Voltage Output | | | | Current Output | | | |---------------|----------|----------------|-----------|---------|---------|----------------|-----------|---------| | MSB | LSB | 0 to +5V | 0 to +10V | ±2.5V | ± 5V | ± 10V | 0 to -2mA | ±1mA | | 0000 000 | 0.0000 | +4.9988 | +9.9976 | +2.4988 | +4.9976 | +9.9951 | -1.9995 | -0.9995 | | 0000 000 | | +4.9976 | +9.9951 | +2.4976 | +4.9951 | +9.9902 | -1.9990 | -0.9990 | | 0111111 | | +2.5000 | +5.0000 | 0.0000 | 0.0000 | 0.0000 | -1.0000 | 0.0000 | | 1000 000 | | +2.4988 | +4.9976 | -0.0012 | -0.0024 | -0.0049 | -0.9995 | +0.0005 | | 1111111 | | +0.0012 | +0.0024 | -2.4988 | -4.9976 | -9.9951 | -0.0005 | +0.9995 | | 1111111 | <b>I</b> | 0.0000 | 0.0000 | -2.5000 | -5.0000 | -10.0000 | 0.0000 | +1.0000 |