SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **DESCRIPTION** The M37700M2-XXXFP, M37700M2AXXXFP, M37700SFP, and M37700SAFP are single-chip microcomputers designed with high-performance CMOS silicon gate technology. These are housed in a 80-pin plastic molded QFP. These single-chip microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business, and industrial equipment controller that require high-speed processing of large data. The differences between M37700M2-XXXFP, M37700M2A XXXFP, M37700SFP, and M37700SAFP are the ROM size and the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37700M2-XXXFP unless otherwise noted. | Type name | ROM size | External Clock Input Frequency | |----------------|-----------|--------------------------------| | M37700M2-XXXFP | 16K bytes | 8 MHz | | M37700M2AXXXFP | 16K bytes | 16MHz | | M37700SFP | External | 8 MHz | | M37700SAFP | External | 16MHz | #### **FEATURES** | | -7101160 | | |---|-------------------|-------------------------------------------| | • | Number of basic | c instructions······103 | | • | Memory size | ROM ······16K bytes | | | | RAM····· 512 bytes | | • | Instruction exec | ution time | | | M37700M2-XXX | FP, M37700SFP | | | (The fastest ins | truction at 8 MHz frequency) ······ 500ns | | | M37700M2AXXX | (FP, M37700SAFP | | | (The fastest ins | truction at 16 MHz frequency) 250ns | | • | Single power su | pply5V±10% | | • | | ipation (at 8 MHz frequency) | | | | ······ 30mW (Typ.) | | • | Interrupts ······ | ······19 types 7 levels | | • | Multiple function | 16-bit timer 5+3 | | • | UART (may also | be synchronous) ······2 | | • | 8-bit A-D conve | rter ····· 8-channel inputs | | • | 12-bit watchdog | timer | | • | Programmable i | nput/output | | | | | (ports P0, P1, P2, P3, P4, P5, P6, P7, P8) ······ 68 #### **APPLICATION** Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers Control devices for industrial equipment such as ME and NC, communication, and measuring instruments. SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## FUNCTIONS OF M37700M2-XXXFP | Parameter | | Functions | | |------------------------------|----------------------------|----------------------------------------------------------------------------------|--| | Number of Basic Instructions | | 103 | | | Instruction Execution Time | M37700M2-XXXFP, M37700SFP | 500ns (the fastest instructions, at 8MHz frequency) | | | | M37700M2AXXXFP, M37700SAFP | 250ns (the fastest instructions, at 16MHz frequency) | | | Memory Size | ROM | 16384 bytes | | | Welliory Size | RAM | 512 bytes | | | Input/Output Ports | P0~P2, P4~P8 | 8 -bit× 8 | | | Input Output Forts | P3 | 4 -bit× 1 | | | Multi-function Timers | TA0, TA1, TA2, TA3, TA4 | 16-bit× 5 | | | | TB0, TB1, TB2 | 16-bit× 3 | | | Serial I/O | | (UART or clock synchronous serial I/O)X2 | | | A-D Converter | | 8-bit×1 (8 channels) | | | Watchdog Timer | | 12-bit× 1 | | | Interrupts | | 3 external types, 16 internal types | | | | | (each interrupt can be set the priority levels to $0 \sim 7$ .) | | | Clock Generating Circuit | | Built-in(externally connected to a ceramic resonator or quartz crystal resonator | | | Supply Voltage | | 5 V±10% | | | Power Dissipation | | 30mW(at external 8 MHz frequency) | | | Input/Output Characteristic | Input/Output Voltage | 5 V | | | mpur output characteristic | Output Current | 5 mA | | | Memory Expansion | | Maximum 16M bytes | | | Operating Temperature Rang | ge | -10~70℃ | | | Device Structure | | CMOS high-performance silicon gate process | | | Package | | 80-pin plastic molded QFP | | ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## PIN DESCRIPTION | Pin | Name | Input/Output | Functions | |--------------------------------------|---------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub><br>V <sub>SS</sub> | Power supply | | Supply 5 V±10% to V <sub>CC</sub> and 0 V to V <sub>SS</sub> . | | CNV <sub>SS</sub> | CNV <sub>SS</sub> input | Input | This pin control the processor mode. Connect to $V_{SS}$ for single-chip mode, and must be connected to $V_{CC}$ for the M37700SFP and M37700SAFP. | | RESET | Reset input | Input | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time. | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator between X <sub>IN</sub> and X <sub>OUT</sub> . When an external clock is used, the clock source should be connected to the X <sub>IN</sub> pin | | Хоит | Clock output | Output | and the X <sub>OUT</sub> pin should be left open. | | Ē | Enable output | Output | Data or instruction read and data write are performed when output from this pin is "L". | | ВУТЕ | Bus width selection input | Input | When in memory expansion mode or microprocessor mode, this pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs. | | AV <sub>CC</sub><br>AV <sub>SS</sub> | Analog supply input | | Power supply for the A-D converter. Connect AV $_{\text{CC}}$ to V $_{\text{CC}}$ and AV $_{\text{SS}}$ to V $_{\text{SS}}$ externally. | | V <sub>REF</sub> | Reference voltage input | Input | This is reference voltage input pin for the A-D converter. | | P0 <sub>0</sub> ~P0 <sub>7</sub> | I/O port P0 | 1/0 | In single-chip mode, port P0 becomes an 8-bit I/O port. An I/O directional register is availabe so that each pin can be programmed for input or output. These ports are in input mode when reset. Address( $A_7 \sim A_0$ ) is output in memory expansion mode or microprocessor mode. | | P1 <sub>0</sub> ~P1 <sub>7</sub> | I/O port P1 | 1/0 | In single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in memory expansion mode or microprocessor mode and external data bus is 16-bit width, high-order data $(D_{15}\sim D_8)$ is input or output when $\overline{E}$ output is "L" and an address $(A_{15}\sim A_8)$ is output when $\overline{E}$ output is "H". If the BYTE pin is "H" that is an external data bus is 8-bit width, only address $(A_{15}\sim A_8)$ is output. | | P2 <sub>0</sub> ∼P2 <sub>7</sub> | I/O port P2 | 1/0 | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microprocessor mode low-order data( $D_7 \sim D_0$ ) is input or output when $\overline{E}$ output is "L" and an address( $A_{23} \sim A_{16}$ ) is output when $\overline{E}$ output is "H". | | P3₀~P3₃ | I/O port P3 | 1/0 | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or mic roprocessor mode, R/W, BHE, ALE, and HLDA signals are output. | | P4 <sub>0</sub> ~P4 <sub>7</sub> | I/O port P4 | 1/0 | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microprocessor mode, P4₀ and P4₁ become HOLD and RDY input pin respectively. Functions of other pins are the same as in single-chip mode. P4₂ works as $\phi$ output pin by program. | | P5 <sub>0</sub> ~P5 <sub>7</sub> | I/O port P5 | 1/0 | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/O pins for timer A0, timer A1, timer A2, and timer A3. | | P6 <sub>0</sub> ~P6 <sub>7</sub> | I/O port P6 | 1/0 | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/C pins for timer A4, external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ , and $\overline{INT_2}$ pins, and input pins for timer B0, timer B1 and timer B2. | | P7 <sub>0</sub> ~P7 <sub>7</sub> | I/O port P7 | 1/0 | In addition to having the same functions as port P0 in single-chip mode, these pins also function as analog input AN <sub>0</sub> ~AN <sub>7</sub> input pins. P7 <sub>7</sub> also has an A-D conversion trigger input function. | | P8 <sub>0</sub> ~P8 <sub>7</sub> | I/O port P8 | 1/0 | In addition to having the same functions as port P0 in single-chip mode, these pins also function as $R_xD_xD_xD_x$ , CLK, $\overline{CTS/RTS}$ pins for UART 0 and UART 1. | #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### BASIC FUNCTION BLOCKS The M37700M2-XXXFP contains the following devices on a single chip: ROM and RAM for storing instructions and data, CPU for processing, bus interface unit (which controls instruction prefetch and data read/write between CPU and memory), timers, UART, A-D converter, and other peripheral devices such as I/O ports. Each of these devices are described below. #### **MEMORY** The memory map is shown in Figure 1. The address space is 16M bytes from addresses $0_{16}$ to FFFFFF $_{16}$ . The address space is divided into 64K bytes units called banks. The banks are numbered from 0 to FF. Built-in ROM, RAM and control registers for built-in peripheral devices are assigned to bank 0. The 16K bytes area from addresses C000<sub>16</sub> to FFFF<sub>16</sub> is the built-in ROM. Addresses FFD6<sub>16</sub> to FFFF<sub>16</sub> are the RESET and interrupt vector addresses and contain the interrupt vectors. Refer to the section on interrupts for details. The 512 bytes area from addresses $80_{16}$ to $27F_{16}$ contains the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call, or interrupts. Assigned to addresses $0_{16}$ to $7F_{16}$ are peripheral devices such as I/O ports, A-D converter, UART, timer, and interrupt control registers. A 256 bytes direct page area can be allocated anywhere in bank 0 using the direct page register DPR. In direct page addressing mode, the memory in the direct page area can be accessed with two words thus reducing program steps. Fig. 1 Memory Map ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER | | decimal notation) | Address (Hexad | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------| | 000000 | | 000040 | Count start flag | | 000001 | | 000041 | | | 000002 | Port P0 | 000042 | One shot start flag | | 000003 | Port P1 | 000043 | | | 000004 | Port P0 data direction register | 000044 | Up-down flag | | 000005 | Port P1 data direction register | 000045 | | | 000006 | Port P2 | 000046 | | | 000007 | Port P3 | 000047 | Timer A0 | | 000007 | Port P2 data direction register | 000047 | | | | | | Timer A1 | | 000009 | Port P3 data direction register | 000049 | | | A0000A | Port P4 | 00004A | Timer A2 | | 00000B | Port P5 | 00004B | | | 00000C | Port P4 data direction register | 00004C | Timer A3 | | 00000D | Port P5 data direction register | 00004D | riller A3 | | 00000E | Port P6 | 00004E | T: | | 00000F | Port P7 | 00004F | Timer A4 | | 000010 | Port P6 data direction register | 000050 | | | 000011 | Port P7 data direction register | 000051 | Timer B0 | | | | | | | 000012 | Port P8 | 000052 | Timer B1 | | 000013 | | 000053 | | | 000014 | Port P8 data direction register | 000054 | Timer B2 | | 000015 | | 000055 | | | 000016 | | 000056 | Timer A0 mode register | | 000017 | | 000057 | Timer A1 mode register | | 000018 | | 000058 | Timer A2 mode register | | 000019 | | 000059 | Timer A3 mode register | | | | | | | 00001A | | 00005A | Timer A4 mode register | | 00001B | | 00005B | Timer B0 mode register | | 00001C | | 00005C | Timer B1 mode register | | 00001D | | 00005D | Timer B2 mode register | | 00001E | A-D control register | 00005E | Processor mode register | | 00001F | | 00005F | <b>3</b> | | 000020 | A-D register 0 | 000060 | Watchdog timer | | | A-D register 0 | | | | 000021 | | 000061 | Watchdog timer frequency selection flag | | 000022 | A-D register 1 | 000062 | | | 000023 | | 000063 | | | 000024 | A-D register 2 | 000064 | | | 000025 | | 000065 | | | 000026 | A-D register 3 | 000066 | | | 000027 | | 000067 | | | 000027 | A-D register 4 | 000068 | | | | A-D register 4 | | | | 000029 | <u></u> | 000069 | | | 00002A | A-D register 5 | 00006A | | | 00002B | | 00006B | | | 00002C | A-D register 6 | 00006C | | | 00002D | _ | 00006D | | | 00002E | A-D register 7 | 00006E | | | 00002E | | 00006F | | | | LIART O transmit/receive mode register | | A.D. conversion interrupt control resistant | | 000030 | UART 0 transmit/receive mode register | 000070 | A-D conversion interrupt control register | | 000031 | UART 0 bit rate generator | 000071 | UART0 transmission interrupt control registe | | 000032 | UART 0 transmission buffer register | 000072 | UART0 receive interrupt control register | | 000033 | Onti o transmission bullet register | 000073 | UART1 transmission interrupt control registe | | 000034 | UART 0 transmit/receive control register 0 | 000074 | UART1 receive interrupt control register | | 000035 | UART 0 transmit/receive control register 1 | 000075 | Timer A0 interrupt control register | | 000036 | S V Manismo 1000110 Control Togister 1 | 000075 | | | | UART 0 receive buffer register | | Timer A1 interrupt control register | | 000037 | | 000077 | Timer A2 interrupt control register | | 000038 | UART 1 transmit/receive mode register | 000078 | Timer A3 interrupt control register | | 000039 | UART 1 bit rate generator | 000079 | Timer A4 interrupt control register | | 00003A | MART A ALLEY A STATE OF THE STA | 00007A | Timer B0 interrupt control register | | 00003B | UART 1 transmission buffer register | 00007B | Timer B1 interrupt control register | | | HAPT 1 transmit/receive control regist == 0 | | | | 00003C | UART 1 transmit/receive control register 0 | 00007C | Timer B2 interrupt control register | | 00003D | UART 1 transmit/receive control register 1 | 00007D | INT <sub>0</sub> interrupt control register | | 00003E | MART 1 receive buffer register | 00007E | INT <sub>1</sub> interrupt control register | | 00003F | UART 1 receive buffer register | 00007F | INT <sub>2</sub> interrupt control regiter | | | | | · · · · · · · · · · · · · · · · · · · | Fig. 2. Location of Ports, A-D Registers, UART, Timer, Interrupt Control Registers, and Peripheral Devices #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **CENTRAL PROCESSING UNIT (CPU)** The CPU has ten registers and is shown in Figure 3. Each of these registers is described below. ### ACCUMULATOR A (A) Accumulator A is the main register of the microcomputer. It consists of 16 bits and the lower 8 bits can be used separately. The data length flag m determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later. Data operations such as calculations, data transfer, input/output, etc., is executed mainly through the accumulator. ### ACCUMULATOR B (B) Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A. #### INDEX REGISTER X (X) Index register X consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later In index addressing mode, register X is used as the index register and the contents of this address is added to obtain the real address. Also, when executing a block transfer instruction MVP or MVN, the contents of index register X indicates the low-order 16 bits of the source data address. The third byte of the MVP and MVN is the high-order 8 bits of the source data address. ### INDEX REGISTER Y (Y) Index register Y consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In index addressing mode, register Y is used as the index register and the contents of this address is added to obtain the real address. Also, when executing a block transfer instruction MVP or MVN, the content of index register Y indicates the low-order 16 bits of the destination address. The second byte of the MVP and MVN is the high-order 8 bits of the destination data address. Fig. 3 Register Structure SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### STACK POINTER (S) Stack pointer (S) is an 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing mode. ### PROGRAM COUNTER (PC) Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. These is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through bus interface unit. This is described later. ## PROGRAM BANK REGISTER (PG) Program bank register is an 8-bit register that indicates the high-order 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the contents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) using branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries. #### DATA BANK REGISTER (DT) Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address. The contents of data bank register (DT) is used as the high-order 8 bits of a 24-bit address. Addressing modes that use the data bank register (DT) are direct indirect, direct indexed X indirect, direct indirect indexed Y, absolute bit, absolute indexed X, absolute indexed Y, absolute bit relative, and stack pointer relative indirect indexed Y. ## **DIRECT PAGE REGISTER (DPR)** Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256-byte direct page area. The direct page area is allocated in bank 0, but when the contents of DPR is ${\rm FF01}_{16}$ or greater, the direct page area spans across bank 0 and bank 1. All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. If the low-order 8 bits of the direct page register (DPR) is "0016", the number of cycles required to generate an address is minimized. Normally the low-order 8 bits of the direct page register (DPR) is set to "0016". ### PROCESSOR STATUS REGISTER (PS) Processor status register (PS) is an 11-bit register. It consists of a flag to indicate the result of operation and CPU interrupt levels. Branch operations can be performed by testing the flags C, Z, V, and N. The details of each processor status register bit are described below. ### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift and rotate instructions. This flag can be set and reset directly with the SEC and CLC instructions or with the SEP and CLP instructions. ### 2. Zero flag (Z) This zero flag is set if the result of an arithmetic operation or data transfer is zero and reset if it is not. This flag can be set and reset directly with the SEP and CLP instructions. ### 3. Interrupt disable flag (1) When the interrupt disable flag is set to "1", all interrupts except watchdog timer, $\overline{DBC}$ , and software interrupt are disabled. This flag is set to "1" automatically when these is an interrupt. It can be set and reset directly with the SEI and CLI instructions or SEP and CLP instructions. #### 4. Decimal mode flag (D) The decimal mode flag determines whether addition and subtraction are performed as binary or decimal. Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as two or four digit decimal. Arithmetic operation is performed using four digits when the data length flag m is "0" and with two digits when it is "1". (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set and reset with the SEP and CLP instructions. SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### 5. Index register length flag (x) The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set and reset with the SEP and CLP instructions #### 6. Data length flag (m) The data length flag determines whether the data length is 16-bit or 8-bit. The data length is 16-bit when flag m is "0" and 8-bit when it is "1". This flag can be set and reset with the SEM and CLM instructions or with the SEP and CLP instructions. ### 7. Overflow flag (V) The overflow flag has meaning when addition or subtraction is performed a word as signed binary number. When the data length flag m is "0", the overflow flag is set when the result of addition or subtraction is outside the range between -32768 and +32767. When the data length flag m is "1", the overflow flag is set when the result of addition or subtraction is outside the range between -128 and +127. It is reset in all other cases. The overflow flag can also be set and reset directly with the SEP, and CLV or CLP instructions. ### 8. Negative flag (N) The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag m is "0", when data bit 15 is "1". If data length flag m is "1", when data bit 7 is "1".). It is reset in all other cases. It can also be set and reset with the SEP and CLP instructions. ### 9. Processor interrupt priority level (IPL) The processor interrupt priority level (IPL) consists of 3 bits and determines the priority of processor interrupts from level 0 to level 7. Interrupt is enabled when the interrupt priority of the device requesting interrupt (set using the interrupt control register) is higher than the processor interrupt priority. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details. ## **BUS INTERFACE UNIT** The CPU operates on an internal clock frequency which is obtained by dividing the external clock frequency $f_{(X_N)}$ by two. This frequency is twice the bus cycle frequency. In order to speed-up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus and pre-fatches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer. The bus interface unit obtains an instruction code from memory and stores it in the instruction queue buffer, obtains data from memory and stores it in the data buffer, or writes the data from the data buffer to the memory. Fig. 4 Relationship between the CPU and the Bus Interface Unit #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER The bus interface unit operates using one of the waveforms (1) to (6) shown in Figure 5. The standard waveforms are (1) and (2). The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address. The $\overline{E}$ signal becomes "L" when the bus interface unit reads an instruction code or data from memory or when it writes data to memory. Whether to perform read or write is controlled by the $R/\overline{W}$ signal. Read is performed when the $R/\overline{W}$ signal is "H" state and write is performed when it is "L" state. Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area in memory expansion mode or microprocessor mode, set the bus width selection input pin BYTE to "L". (external data bus width to 16 bits) The internal memory area is always treated as 16-bit bus width regardless of BYTE. When performing 16-bit data read or write, if the conditions for simultaneously accessing two bytes are not satisfied, waveform (2) is used to access each byte one by one. However, when prefetching the instruction code, if the address of the instruction code is odd, waveform (1) is used, and only one byte is read in the instruction queue buffer. The signals $A_0$ and $\overline{BHE}$ in Figure 5 are used to control these cases: 1-byte read from even address, 1-byte read from odd address, 2-byte simultaneous read from even and odd addresses, 1-byte write to even address, 1-byte write to odd address, or 2-byte simultaneous write to even and odd addresses. The $A_0$ signal that is the address bit 0 is "L" when an even number address is accessed. The $\overline{BHE}$ signal becomes "L" when an odd number address is accessed. The bit 2 of processor mode register (address $5E_{16}$ ) is the wait bit. When this bit is set to "0", the ALE signal and $\overline{E}$ signal are extended and the access time is doubled when accessing an external memory area in memory expansion mode or microprocessor mode. However, these signals are not extended when an internal memory area is accessed. When the wait bit is "1", the access time is not extended for any access. Waveform (3) is an expansion of waveform (1). Waveform (4),(5), and (6) are expansion of the entire waveform (2), first half of waveform (2), and the last half of waveform (2) respectively. Instruction code read, data read, and data write are described below. Fig. 5 Relationship between Access Method and Signals A<sub>o</sub> and BHE SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Instruction code read will be described first. The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until it can store more instructions than requested in the instruction queue buffer. Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle. This is referred to as instruction pre-fetching. Normally, when reading an instruction code from memory, if the accessed address is even the next odd address is read together with the instruction code and stored in the instruction queue buffer. However, in memory expansion mode or microprocessor mode, if the bus width switching pin BYTE is "H", external data bus width is 8 bits and the address to be read is in external memory area is odd, only one byte is read and stored in the instruction queue buffer. Therefore, waveform (1) or (3) in Figure 5 is used for instruction code read. Data read and write are described below. The CPU notifies the bus interface unit when performing data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the waveforms from (1) to (6) in Figure 5 to perform the operation. During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when the $\overline{\mathsf{E}}$ signal is "L" and stores the result in the data buffer. During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to memory. Therefore, the CPU can proceed to the next step without waiting for write to complete. The bus interface unit sends the address received from the CPU to the address bus. Then when the $\overline{\rm E}$ signal is "L", the bus interface unit sends the data in the data buffer to the data bus and writes it to memory. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **INTERRUPTS** Table 1 shows the interrupt types and the corresponding interrupt vector addresses. Reset is also treated as a type of interrupt and is discussed in this section, too. DBC is an interrupt used during debugging. Interrupts other than reset, $\overline{DBC}$ , watchdog timer, zero divide, and BRK instruction all have interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register. The interrupt request bit is automatically cleared by the hardware during reset or when processing an interrupt. Also, interrupt request bits other than $\overline{DBC}$ and watchdog timer can be cleared by software. $\overline{\text{INT}_2}$ to $\overline{\text{INT}_0}$ are external interrupts and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with polarity selection bit. Timer and UART interrupts are described in the respective section. The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by heardware, but, it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed the following: reset $> \overline{DBC} >$ watchdog timer > other interrupts Table 1. Interrupt Types and the Interrupt Vector Addresses | Interrupts | Vector a | ddresses | |-------------------------------------|----------------------|----------------------| | A-D conversion | 00FFD6 <sub>16</sub> | 00FFD7 <sub>16</sub> | | UART1 transmit | 00FFD8 <sub>16</sub> | 00FFD9 <sub>16</sub> | | UART1 receive | 00FFDA <sub>16</sub> | 00FFDB <sub>16</sub> | | UART0 transmit | 00FFDC <sub>16</sub> | 00FFDD <sub>16</sub> | | UART0 receive | 00FFDE <sub>16</sub> | 00FFDF <sub>16</sub> | | Timer B2 | 00FFE0 <sub>16</sub> | 00FFE1 <sub>16</sub> | | Timer B1 | 00FFE2 <sub>16</sub> | 00FFE3 <sub>16</sub> | | Timer B0 | 00FFE4 <sub>16</sub> | 00FFE5 <sub>16</sub> | | Timer A4 | 00FFE6 <sub>16</sub> | 00FFE7 <sub>16</sub> | | Timer A3 | 00FFE8 <sub>16</sub> | 00FFE9 <sub>16</sub> | | Timer A2 | 00FFEA <sub>16</sub> | 00FFEB <sub>16</sub> | | Timer A1 | 00FFEC <sub>16</sub> | 00FFED <sub>16</sub> | | Timer A0 | 00FFEE <sub>16</sub> | 00FFEF <sub>16</sub> | | INT <sub>2</sub> external interrupt | 00FFF0 <sub>16</sub> | 00FFF1 <sub>16</sub> | | INT <sub>1</sub> external interrupt | 00FFF2 <sub>16</sub> | 00FFF3 <sub>16</sub> | | INT <sub>0</sub> external interrupt | 00FFF4 <sub>16</sub> | 00FFF5 <sub>16</sub> | | Watchdog timer | 00FFF6 <sub>16</sub> | 00FFF7 <sub>16</sub> | | DBC (unusable) | 00FFF8 <sub>16</sub> | 00FFF9 <sub>16</sub> | | Break instruction | 00FFFA <sub>16</sub> | 00FFFB <sub>16</sub> | | Zero division | 00FFFC <sub>16</sub> | 00FFFD <sub>16</sub> | | Reset | 00FFFE <sub>16</sub> | 00FFFF <sub>16</sub> | Fig.6 Interrupt Control Register Configuration #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Table 2. Addresses of Interrupt Control Registers | Interrupt control registers | Addresses | |---------------------------------------------|----------------------| | A-D conversion interrupt control register | 00007016 | | UART0 transmit interrupt control register | 000071 <sub>16</sub> | | UART0 receive interrupt control register | 000072 <sub>16</sub> | | UART1 transmit interrupt control register | 00007316 | | UART1 receive interrupt control register | 000074 <sub>16</sub> | | Timer A0 interrupt control register | 00007516 | | Timer A1 interrupt control register | 000076 <sub>16</sub> | | Timer A2 interrupt control register | 00007716 | | Timer A3 interrupt control register | 000078 <sub>16</sub> | | Timer A4 interrupt control register | 00007916 | | Timer B0 interrupt control register | 00007A <sub>16</sub> | | Timer B1 interrupt control register | 00007B <sub>16</sub> | | Timer B2 interrupt control register | 00007C <sub>16</sub> | | INT <sub>0</sub> interrupt control register | 00007D <sub>16</sub> | | INT <sub>1</sub> interrupt control register | 00007E <sub>16</sub> | | INT <sub>2</sub> interrupt control register | 00007F <sub>16</sub> | Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list. Other interrupts previously mentioned are A-D converter, UART, Timer, INT interrupts. The priority of these interrupts can be changed by changing the priority level in the corresponding interrupt control register by software. Figure 8 shows a diagram of the interrupt priority resolution circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority. This comparison is repeated to select the interrupt with the highest priority among the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS) and the request is accepted if it is higher than IPL and the interrupt disable flag I is "0". The request is not accepted if flag I is "1". The reset, $\overline{DBC}$ , and watchdog timer interrupts are not affected by the interrupt disable flag I. When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag I is set to "1". Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt. Therefore, multi-level priority interrupts are possible by resetting the interrupt disable flag I to "0" and enable further interrupts. For reset, DBC, watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3. Priority resolution is performed by latching the interrupt request bit and interrupt priority level so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle. Because priority resolution takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle. Fig. 7 Interrupt Priority Fig. 8 Interrupt Priority Resolution ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER As shown in Figure 9, there are three different interrupt priority resolution time from which one is selected by software. After the selected time has elapsed, the highest priority is determined and is processed after the currently executing instruction has been completed. The time is selected with bits 4 and 5 of the processor mode register (address $5E_{16}$ ) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register is initialized to " $00_{16}$ " and therefore, the longest time is selected. However, the shortest time may be selected by software. Table 3. Value Set in Processor Interrupt Level (IPL) During an Interrupt | Interrupt types | Seting value | | |-----------------|--------------------------|--| | Reset | 0 | | | DBC | 7 | | | Watchdog timer | 7 | | | Zero division | not change value of IPL. | | | BRK instruction | not change value of IPL. | | Table 4. Relationship between Priority Level Evaluation Time Selection Bit and Number of Cycles | Priority level resolution time selection bit | | No. and an and an and an | | |----------------------------------------------|-------|--------------------------|--| | Bit 5 | Bit 4 | Number of cycles | | | 0 | 0 | 7 cycles of φ | | | 0 | 1 | 4 cycles of φ | | | 1 | 0 | 2 cycles of | | φ: internal clock Fig.9 Interrupt Priority Resolution Time #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### TIMER There are eight 16-bit timers. They are divided by type into timer A(5) and timer B(3). The timer I/O pins are shared with I/O pins for port P5 and P6. To use these pins as timer input pins, the data direction register bit corresponding to the pin must be cleared to "0" to specify input mode. #### TIMER A Figure 11 shows a block diagram of timer A. Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i=0 to 4). Each of these modes is described below. ### (1) Timer mode (00) Figure 12 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of the timer Ai mode register must always be "0" in timer mode. Bit 3 is ignored if bit 4 is "0". Bits 6 and 7 are used to select the timer counter source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0". Figure 13 shows the bit configuration of the count start flag. The counter is decremented, an interrupt is caused and the interrupt request bit in the timer Ai interrupt control register is set when the contents becomes $0000_{16}$ . At the same time, the contents of the reload register is transferred to the counter and count is continued. Fig.11 Block Diagram of Timer A #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER When bit 2 of the timer Ai mode register is "1", the output is generated from $TAi_{OUT}$ pin. The output is toggled each time the contents of the counter reaches to $0000_{16}$ . When the contents of the count start flag is "0", "L" is output from $TAi_{OUT}$ pin. When bit 2 is "0", $TAi_{OUT}$ can be used as a normal port pin. When bit 4 is "0", $TAi_{IN}$ can be used as a normal port pin. When bit 4 is "1", counting is performed only while the input signal from the $TAi_{IN}$ pin is "H" or "L" as shown in Figure 14. Therefore, this can be used to measure the pulse width of the $TAi_{IN}$ input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. If bit 3 is "1", counting is performed while the $TAi_{IN}$ pin input signal is "H" and if bit 3 is "0", counting is performed while it is "L". Note that the duration of "H" or "L" on the ${\sf TAi}_{\sf IN}$ pin must be two or more cycles of the timer count source. When data is written to timer Ai register, the same data is also written to the reload register and the counter. The count start flag corresponding to the written timer is cleared to "0" and count is stopped. The contents of the counter can be read at any time. When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n+1). Fig. 12 Timer Ai Mode Register Bit Configuration during Timer Mode ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig.13 Count Start Flag Bit Configuration Fig.14 Count Waveform when Gate Function is Available #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## (2) Event counter mode (01) Figure 15 shows the bit configuration of the timer Ai mode register during event counter mode. In event counter mode, the bit 0 of the timer Ai mode register must be "1" and bit 1 and 5 must be "0". The input signal from the $TAi_{IN}$ pin is counted when the count start flag shown in Figure 13 is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1". In event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the $TAi_{OUT}$ pin. When bit 4 of the timer Ai mode register is "0", the updown flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 16 shows the bit configuration of the up-down flag. When bit 4 of the timer Ai mode register is "1", the input signal from the TAi<sub>OUT</sub> pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1" because if bit 2 is "1", TAi<sub>OUT</sub> pin becomes an output pin with pulse output. Also, the increment or decrement count interval must be at least two cycles of the timer count source. The count is decremented when the input signal from the TAi<sub>OUT</sub> pin is "L" and incremented when it is "H". An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set when the counter reaches $0000_{16}$ (decrement count) or FFFF $_{16}$ (increment count). At the same time, the contents of the reload register is transferred to the counter and the count is continued. At decrement count, if bit 2 is "1", the output is generated from the $TAi_{OUT}$ pin. The output is toggled each time the counter reaches $0000_{16}$ . At increment count, If bit 2 is "1", the output is generated from the $TAi_{OUT}$ pin. The output is toggled each time the counter reaches $FFFF_{16}$ . If bit 2 is "0", $TAi_{OUT}$ pin can be used as a normal port pin. However, if bit 4 is "1" and the $TAi_{OUT}$ pin is used as an output pin, the output from the pin changes the count direction. Therefore, bit 4 should be "0" unless the output from the $TAi_{OUT}$ pin is to be used to select the count direction. Fig. 15 Timer Ai Mode Register Bit Configuration for Event Counter Mode Fig.16 Up-down flag Bit Configuration #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Data write and data read are performed in the same way as for timer mode. That is, when data is written to timer Ai, it is also written to the reload register and the counter. Then the count start flag corresponding to the written timer is cleared to "0" and the count is stopped. The counter can be read at any time. In event counter mode, whether to increment or decrement the counter can also be determined by supplying twophase pulse input with phase shifted by 90° to timer A2, A3, or A4. A reference pulse is supplied to $TAj_{OUT}$ (j = 2, 3, 4) and a pulse shifted by 90° is supplied to TAjiN. The count is incremented when a rising edge is input to TAjin and is decremented when a falling edge is input after TAjout has changed from "L" to "H". When performing this two-phase pulse signal processing, timer Aj mode register bit 0 and bit 4 must be set to "1" and bits 1, 2, 3, and 5 must be "0". Bits 6 and 7 are ignored. Note that bits 5, 6, and 7 of the up-down flag register (44<sub>16</sub>) are the two-phase pulse signal processing selection bit for timer A2, A3, and A4 respectively. Each timer operates in normal event counter mode when the corresponding bit is "0" and performs twophase pulse signal processing when it is "1". Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for normal event counter mode. Note that the direction register of the input port must be set to input mode because two-phase pulse signal is input. Also, there can be no pulse output in this mode. Fig. 17 Timer Aj Mode Register Bit Configuration when Performing Two-Phase Pulse Signal Processing in Event Counter Mode ### (3) One-shot pulse mode (10) Figure 18 shows the bit configuration of the timer Ai mode register during one-shot pulse mode. In one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1". The trigger is enabled when the count start flag is "1". The trigger can be generated by software or it can be input from the TAi<sub>IN</sub> pin. Software trigger is selected when bit 4 is "0" and the input signal from the TAi<sub>IN</sub> pin is used as the trigger when it is "1". Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when it is "1". Software trigger is generated by setting the bit in the oneshot start flag corresponding to each timer. Figure 19 shows the bit configuration of the one-shot start flag. Bit 7 of the one-shot start flag must always be "0". As shown in Figure 20, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7. If the contents of the counter is not $0000_{16}$ , the $TAi_{OUT}$ pin goes "H" when a trigger signal is received. The count direction is decrement. When the counter reaches 0001<sub>16</sub>, The TAi<sub>OUT</sub> pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is pulse frequency of the selected clock ×(count at the time of trigger). If the count start flag is "0", TAi<sub>OUT</sub> goes "L". Therefore, the value corresponding to the desired pulse width must be written to timer Ai before setting the timer Ai count start flag. As shown in Figure 21, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger and then that value is decremented. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering. When retriggering, there must be at least one timer count source cycle before a new trigger can be issued. Data write is performed to the same way as for timer mode. When data is written in timer Ai, it is also written to the reload register and counter. The count start flag corresponding to the written timer Ai is cleared to "0" and count is stopped. Fig.18 Timer Ai Mode Register Bit Configuration during One-shot Pulse Mode Fig.19 One-shot Start Flag Bit Configuration #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 20 Pulse Output Example when External Rising Edge is Selected Fig.21 Example when Trigger is Re-issued during Pulse Output Sheeth) com #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### (4) Pulse width modulation mode (11) Figure 22 shows the bit configuration of the timer Ai mode register during pulse width modulation mode. In pulse width modulation mode, bits 0, 1, and 2 must be set to "1". Bit 5 is used to determine whether to perform 16-bit length pulse width modulator or 8-bit length pulse width modulator. 16-bit length pulse width modulator is performed when bit 5 is "0" and 8-bit length pulse width modulator is performed when it is "1". The 16-bit length pulse width modulator is described first. The pulse width modulator can be started with a software trigger or with an input signal from a $TAi_{IN}$ pin (external trigger). The software trigger mode is selected when bit 4 is "0". Pulse width modulator is started and pulse is output from TAi<sub>OUT</sub> when the timer Ai start flag is set to "1". The external trigger mode is selected when bit 4 is "1". Pulse width modulator starts when a trigger signal is input from the $TAi_{IN}$ pin when the timer Ai start flag is "1". Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1". If data is written in timer Ai when the timer Ai start flag is "0" (that is when pulse width modulator is halted), the data is written in the reload register and the counter. Then when the time Ai start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 23 is output continuously. Once modulation is started, triggers are not accepted. If the value in the reload register is m, the duration "H" of pulse is $$\frac{1}{\text{selected clock frequency}} \times m$$ and the output pulse period is $$\frac{1}{\text{selected clock frequency}} \times (2^{16}-1).$$ An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set at each fall of the output pulse. To change the pulse width, write the data during the time after the pulse falls but before the rise of the next pulse. In contrast to the timer mode, data is written in the reload register only and not in the counter. Furthermore, the timer Ai start flag is unaffected and the counter is not stopped. The contents of the reload register are transferred to the counter just before the rise of the next pulse so that the pulse width is changed from the next output pulse. To read the timer Ai is performed from the reload register instead of the counter The 8-bit length pulse width modulator is described next. The 8-bit length pulse width modulator is selected when the timer Ai mode register bit 5 is "1". The reload register and the counter are both divided into 8-bit halves. The low order 8 bits function as a pre-scaler and the high order 8 bits function as the 8-bit length pulse width modulator. The pre-scaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches $0000_{16}$ as shown in Figure 24. At the same time, the contents of the reload register is transferred to the counter and count is continued. Fig. 22 Timer Ai Mode Register Bit Configuration during Pulse Width Modulation Mode ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Therefore, if the low order 8-bit of the reload register is n, the period of the generated pulse is $$\frac{1}{\text{selected clock frequency}} \times (n+1).$$ The high order 8-bit function as an 8-bit length pulse width modulator using this pulse as input. The operation is the same as for 16-bit length pulse width modulator except that the length is 8 bits. If the high order 8-bit of the reload register is m, the duration "H" of pulse is $$\frac{1}{\text{selected clock frequency}} \times (n+1) \times m.$$ And the output pulse period is $$\frac{1}{\text{selected clock frequency}} \times (n+1) \times (2^8-1).$$ Fig.23 16-bit Length Pulse Width Modulator Output Pulse Example Fig. 24 8-bit Length Pulse Width Modulator Output Pulse Example #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### TIMER B Figure 25 shows a block diagram of timer B. Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode. The mode is selected with bits 0 and 1 of the timer Bi mode register (i = 0 to 2). Each of these modes is described below. ### (1) Timer mode (00) Figure 26 shows the bit configuration of the timer Bi mode register during timer mode. Bits 0, and 1 of the timer Bi mode register must always be "0" in timer mode. Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag "1" and stops when "0". As shown in Figure 13, the timer Bi count start flag is at the same address as the timer Ai count start flag. The count is decremented, an interrupt occurs, and the interrupt request bit in the timer Bi interrupt control register is set when the contents becomes $0000_{16}$ . At the same time, the contents of the reload register is stored in the counter and count is continued. Timer Bi does not have a pulse output function or a gate function like timer A. When data is written to timer Bi register, the same data is written to the reload register and the counter. The count start flag of the corresponding to the written timer is cleared to "0" and count is stopped. The contents of the counter can be read at any time. Fig. 25 Timer B Block Diagram #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## (2) Event counter mode (01) Figure 27, shows the bit configuration of the timer Bi mode register during event counter mode. In event counter mode, the bit 0 in the timer Bi mode register must be "1" and bit 1 must be "0". The input signal from the $TBi_{IN}$ pin is counted when the count start flag is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bits 2, and 3 are "0" and at the rise of the input signal when bit 3 is "0" and bit 2 is "1". When bit 3 is "1" and bit 2 is "0", count is performed at the rise and fall of the input signal. Data write, data read and timer interrupt are performed in the same way as for timer mode. # (3) Pulse period measurement/pulse width measurement mode (10) Figure 28 shows the bit configuration of the timer Bi mode register during pulse period measurement/pulse width measurement mode. In pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1" and counting stops when it is "0". The pulse period measurement mode is selected when bit 3 is "0". In pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the $TBi_{\rm IN}$ pin to the next fall or at the rise of the input signal to the next rise and the result is stored in the reload register. In this case, the reload register acts as a buffer register. When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise. In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 29, when the fall of the input signal from TBi<sub>IN</sub> pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and the count is started. The period from the fall of the input signal to the next fall is measured in this way. Fig.26 Timer Bi Mode Register Bit Configuration during Timer Mode Fig. 27 Timer Bi Mode Register Bit Configuration during Event Counter Mode Fig. 28 Timer Bi Mode Register Bit Configuration during Pulse Period Measurement/Pulse Width Measurement Mode ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit in the timer Bi interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1". When bit 3 is "1", the pulse width measurement mode is selected. Pulse width measurement mode is similar to pulse period measurement mode except that the clock is counted from the fall of the $TBi_{\text{IN}}$ pin input signal to the next rise or from the rise of the input signal to the next fall as shown in Figure 30. When timer Bi is read, the contents of the reload register is read. Note that in this mode, the interval between the fall of the $\mathsf{TBi}_\mathsf{IN}$ pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source. Fig. 29 Pulse Period Measurement Mode Operation (example of measuring the interval between the falling edge to next falling one) Fig. 30 Pulse Width Measurement Mode Operation ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### SERIAL I/O PORTS Two independent serial I/O ports are provided. Figure 31 shows a block diagram of the serial I/O ports. Bits 0, 1, and 2 of the UARTi (i=0, 1) Transmit/Receive mode register shown in Figure 32 are used to determine whether to use port P8 as parallel port, clock synchronous serial I/O port, or asynchronous (UART) serial I/O port us- ing start and stop bits. Figures 33 and 34 show the connections of receiver/transmitter according to the mode. Figure 35 shows the bit configuration of the UARTi transmit/receive control register. Each communication method is described below. Fig. 31 Serial I/O Port Block Diagram Fig. 32 UART i Transmit/Receive Mode Register Bit Configuration ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 33 Receiver Block Diagram Fig. 34 Transmitter Block Diagram Fig. 35 UARTI Transmit/Receive Control Register Bit Configuration ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER # CLOCK SYNCHRONOUS SERIAL COMMUNICATION A case where communication is performed between two clock synchronous serial I/O ports as shown in Figure 36 will be described. (The transmission side will be denoted by subscript j and the receiving side will be denoted by subscript k.) Bit 0 of the UARTj transmit/receive mode register and UARTk transmit/receive mode register must be set to "1" and bits 1 and 2 must be "0". The length of the transmission data is fixed at 8 bits. Bit 3 of the UARTj transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UARTk transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in clock synchronous mode. Bit 7 must always be "0". The clock source is selected by bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of the clock sending side UARTj transmit/receive control register 0. As shown in Figure 31, the selected clock is divided by (n+1), then by 2, passed through a transmisson control circuit, and output as transmisson clock CLKj. Therefore, when the selected clock is fi, Bit Rate=fi/ $\{(n+1)\times 2\}$ On the clock receiving side, the CS<sub>0</sub> and CS<sub>1</sub> bits of the UARTk transmit/receive control register are ignored because an external clock is selected. The bit 2 of the clock sending side UARTj transmit/receive control register is clear to "0" to select CTSj input. The bit 2 of the clock receiving side is set to "1" to select RTSk output. CTS, and RTS signals are described later. ### **Transmission** Transmission is started when the bit 0 (TEj flag) of UARTj transmit/receive control register 1 is "1", bit 1 is (Tlj flag) of one is "0", and $\overline{CTSj}$ input is "L". As shown in Figure 37, data is output from TxDj pin when transmission clock CLKj changes from "H" to "L". The data is output from the least significant bit. The TIj flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when data is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. If the bit 2 of UARTj transmit/receive control register 0 is "1", $\overline{\text{CTSj}}$ input is ignored and transmission start is controlled only by the TEj flag and Tlj flag. Once transmission has started, the TEj flag, Tlj flag, and $\overline{\text{CTSj}}$ signals are ignored until data transmission completes. Therefore, trans- mission is not interrupt when $\overline{\text{CTSj}}$ input is changed to "H" during transmission. The transmission start condition indicated by TEj flag, TIj flag, and $\overline{CTSj}$ is checked while the $T_{ENDj}$ signal shown in Figure 37 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TIj flag is cleared to "0" before the $T_{ENDj}$ signal goes "H". The bit 3 (TxEPTYj flag) of UARTj transmit/receive control register 0 changes to "1" at the next cycle after the T<sub>ENDj</sub> signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has completed. When the TIj flag changes from "0" to "1", the interrupt request bit in the UARTj transmission interrupt control register is set to "1". #### Receive Receive starts when the bit 2 ( $RE_k$ flag) of $UART_k$ transmit/receive control register 1 is set to "1". The $\overline{RTS_k}$ output is "H" when the $\overline{RE_k}$ flag is "0" and goes "L" when the $\overline{RE_k}$ flag changed to "1". It goes back to "H" when receive starts. Therefore, the $\overline{RTS_k}$ output can be used to determine whether the receive register is ready to receive. It is ready when $\overline{RTS_k}$ output is "L". The data from the RxDk pin is retrieved and the contents of the receive register is shifted by 1 bit each time the transmission clock CLKi changes from "L" to"H". When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (RIk flag) of UARTk transmit/receive control register 1 is set to "1". In other words, the setting of the RIk flag indicates that the receive buffer register contains the received data. At this point, RTSj output goes "L" to indicate that the next data can be received. When the RIk flag changes from "0" to "1", the interrupt request bit in the UARTk receive interrupt control register is set to "1". The bit 4 (OERk flag) of UARTk transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the RIk flag is "1". In other words when an overrun error occurs. The $\mathsf{OER}_k$ flag is automatically cleared to "0" when the low order byte of the receive buffer register is read. In other words, the $\mathsf{OER}_k$ flag indicates that the next data is transferred to the receive buffer register prior to receive buffer register is read. The $\mathsf{OER}_k$ flag is also cleared when the $\mathsf{RE}_k$ flag is cleared. Bit 5 ( $\mathsf{FER}_k$ flag), bit 6 ( $\mathsf{PER}_k$ flag), and bit 7 ( $\mathsf{SUM}_k$ flag) are ignored in clock synchronous mode. As shown in Figure 31, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from $\mathsf{UART}_k$ to $\mathsf{UART}_i$ . #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 36 Clock Synchronous Serial Communication Fig. 37 Clock Synchronous Serial I/O Timing ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### ASYNCHRONOUS SERIAL COMMUNICATION Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication. With 8-bit asynchronous communication, the bit 0 of UARTi transmit/receive mode register is "1", the bit 1 is "0", and the bit 2 is "1". Bit 3 is used to select an internal clock or an external clock. If bit 3 is "0", an internal clock is selected and if bit 3 is "1", then external clock is selected. If an internal clock is selected, the bit $0 (CS_0)$ and bit $1 (CS_1)$ of UARTi transmit/receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLK pin can be used as a normal I/O pin. The selected internal or external clock is divided by (n+1), then by 16, and passed through a control circuit to create the UART transmission clock or UART receive clock. Therefore, the transmission speed can be changed by changing the contents n of the bit rate generator. If the selected clock is an internal clock fi or an external clock ferm Bit Rate = $(f_i \text{ or } f_{EXT})/\{(n+1)\times 16\}$ Bit 4 is the stop bit length selection bit to select 1 stop bit or 2 stop bits. The bit 5 is a selection bit of odd parity or even parity. In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd. In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even. Fig.38 Transmit Timing Example when 8-bit Asynchronous Communication with Parity and 1 Stop Bit is Selected Fig.39 Transmit Timing Example when 9-bit Asynchronous Communication with No Parity and 2 Stop Bits is Selected #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Bit 6 is the parity bit selection bit which indicates whether to add parity bit or not. Bits 4 to 6 should be set or reset according to the data format of the communicating devices. Bit 7 is the sleep selection bit. The sleep mode is described later The UART<sub>i</sub> transmit/receive control regisger 0 bit 2 is used to determine whether to use $\overline{CTS_i}$ input or $\overline{RTS_i}$ output. $\overline{CTS_i}$ input used if bit 2 is "0" and $\overline{RTS_i}$ output is used if bit 2 is "1". If $\overline{CTS_i}$ input is selected, the user can control whether to stop or start transmission by external $\overline{CTS_i}$ input. $\overline{RTS_i}$ will be described later. ### **Transmission** Transmission is started when the bit 0 (TEi flag) of UART<sub>i</sub> transmit/receive control register 1 is "1", the bit 1 (TI<sub>i</sub> flag) is "0", and $\overline{CTS_i}$ input is "L" if $\overline{CTS_i}$ input is selected. As shown in Figure 38 and 39, data is output from the TxD<sub>i</sub> pin with the stop bit and parity bit specified by the bits 4 to 6 of UART<sub>i</sub> transmit/receive mode register bits. The data is output from the least significant bit. The Tl<sub>i</sub> flag indicates whether the transmission butter is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically form the transmission buffer register to the transmission register if the next transmission start condition is satisfied. Once transmission has started, the $TE_i$ flag, $TI_i$ flag, and $\overline{CTS_i}$ signal (if $\overline{CTS_i}$ input is selected) are ignored until data transmission is completed. Therefore, transmission does not stop until it completes even if the TE<sub>i</sub> flag is cleared during transmission. The transmission start condition indicated by $TE_i$ flag, $TI_i$ flag, and $\overline{CTS_i}$ is checked while the $T_{ENDi}$ signal shown in Figure 38 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission butter register and $TI_i$ flag is cleared to 0 before the $T_{ENDi}$ signal goes "H". The bit 3 (TxEPTY; flag) of UART; transmit/receive control register 0 changes to "1" at the next cycle after the T<sub>ENDi</sub> signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmision is completed. When the Tl<sub>i</sub> flag changes from "0" to "1", the interrupt request bit in the UART<sub>i</sub> transmissoin interrupt control register is set to "1". ### **RECEIVE** Receive is enabled when the bit 2 (REi flag) of UARTi transmit/receive control register 1 is set. As shown in Figure 40, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received. Fig. 40. Receive Timing Example when 8-bit Asynchronous Communication with No Parity and 1 Stop Bit is Selected ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER If $\overline{RTS_i}$ output is selected by setting the bit 2 of UART<sub>i</sub> transmit/receive control register 0 to "1", the $\overline{RTS_i}$ output is "H" when the RE<sub>i</sub> flag is "0". When the RE<sub>i</sub> flag changes to "1", the $\overline{RTS_i}$ output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words, $\overline{RTS_i}$ output can be used to determine externally whether the receive register is ready to receive. The entire transmission data bits are received when the start bit passes the final bit of the receive block shown in Figure 33. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of UART; transmit/receive control register 1 is set. In other words, the RI; flag indicates that the receive buffer register contains data when it is set. If RTS; output is selected, RTS; output goes "L" to indicate that the register is ready to receive the next data. The interrupt request bit in the UART<sub>i</sub> receive interrupt control register is set when the RI<sub>i</sub> flag changes from "0" to "1". The bit 4 (OER<sub>i</sub> flag) of UART<sub>i</sub> transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the Rl<sub>i</sub> flag is "1". In other words when an overrun error occurs. If the OER<sub>i</sub> flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive butter register has been read. Bit 5 (FER; flag) is set when the number of stop bits is less than required (framing error). Bit 6 (PERi flag) is set when a parity error occurs. Bit 7 (SUM<sub>i</sub> flag) is set when either the OER<sub>i</sub> flag, FER<sub>i</sub> flag, or the PER<sub>i</sub> flag is set. Therefore, the SUM<sub>i</sub> flag can be used to determine whether there is an error. The setting of the OER<sub>i</sub> flag, FER<sub>i</sub> flag, and the PERi flag is performed while transferring the contents of the receive register to the receive buffer register. The OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and SUM<sub>i</sub> flags are cleared when the low order byte of the receive buffer register is read or when the RE<sub>i</sub> flag is cleared. #### SLEEP MODE The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O. The sleep mode is entered when the bit 7 of UART<sub>i</sub> transmit/receive mode register is set. The operation of the sleep mode for an 8-bit asynchronous communication is described below. When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asychronous communication) of the received data is "0". Also the RI<sub>i</sub>, OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and the SUM<sub>i</sub> flag are unchanged. Therefore, the interrupt request bit of the UART<sub>i</sub> receive interrupt control register is also unchanged. Normal receive operation takes place when bit 7 of the received data is "1". The following is an example of how the sleep mode can be used The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data, clears the sleep bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate with only the designated microcomputer. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### **A-D CONVERTER** The A-D converter is an 8-bit successive approximation converter. Figure 41 shows a block diagram of the A-D converter and Figure 42 shows the bit configuration of the A-D control register. The frequency of the A-D converter operating clock $\phi_{AD}$ is selected by the bit 7 of the A-D control register. When bit 7 is "0", $\phi_{AD}$ is the clock frequency divided by 8. That is, $\phi_{AD} = f_{(X_{|N})}/8$ . When bit 7 is "1", $\phi_{AD}$ is the clock frequency divided by 4 and $\phi_{AD}$ is= $f_{(X_{|N})}/4$ . The $\phi_{AD}$ during A-D conversion must be 250KHz minimum because the comparator consists of a capacity coupling amplifier. The operating mode is selected by the bits 3 and 4 of A-D control register. The available operating modes are one-shot, repeat, single sweep, and repeat sweep. The bit of data direction register bit corresponding to the A-D converter pin must be "0" (input mode) because the analog input port is shared with port P7. The operation of each mode is described below. Fig. 42 A-D Control Register Bit Configuration Fig.41 A-D Converter Block Diagram #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### (1) One-shot mode [00] The A-D conversion pins are selected with the bit 0 to 2 of A-D control register. A-D conversion can be started by a software trigger or by an external trigger. A software trigger is selected when the bit 5 of A-D control register is "0" and an external trigger is selected when it is "1". When a software trigger is selected, A-D conversion is started when bit 6 (A-D conversion start flag) is set. A-D conversion ends after 57 $\phi_{AD}$ cycles and an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops. The result of A-D conversion is stored in the A-D register corresponding to the selected pin. If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the $\overline{AD_{TRG}}$ input changes from "H" to "L". In this case, the pins that can be used for A-D conversion are $AN_0$ to $AN_6$ because the $\overline{AD_{TRG}}$ pin is shared with the analog voltage input pin $AN_7$ . The operation is the same as with software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion. ### (2) Repeat mode [01] The operation of this mode is the same as the operation of one-shot mode except that when A-D conversion of the selected pin is complete and the result is stored in the A-D register, conversion does not stop, but is repeated. Also, no interrupt request is issued in this mode. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The contents of the A-D register can be read at any time. ## (3) Single sweep mode [10] First the A-D conversion result of input from $AN_0$ pin is stored in A-D register 0, next the A-D conversion result of input from $AN_1$ pin is stored in register 1. This is repeated up to $AN_7$ pin and then conversion stops. In other words, A-D conversion is performed by incrementing the bit 0, 1, and 2 of A-D control register by 1 starting from "000". A-D conversion can be started with a software trigger or with an external trigger input. A software trigger is selected when bit 5 is "0" and an external trigger is selected when it is "1". When a software trigger is selected, A-D conversion is started when A-D control register bit 6 (A-D conversion start flag) is set. A-D conversion up to AN<sub>7</sub> pin ends after $456\phi_{AD}$ cycles and then an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops. When an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the $\overline{AD_{TRG}}$ input changes from "H" to "L". In this case, the A-D conversion starts are start flag is "1" and sion result of the trigger input itself is stored in the A-D register 7 because the $\overline{AD_{TRG}}$ pin is shared with AN<sub>7</sub> pin. The operation is the same as done by software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion. ### (4) Repeat sweep mode [11] The difference with the single sweep mode is that A-D conversion does not stop after converting the $AN_7$ pin, but repeats again from the $AN_0$ pin. Also, no interrupt request is generated. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The A-D register can be read at any time. #### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### WATCHDOG TIMER The watchdog timer is used to detect unexpected execution sequence caused by software run-away. Figure 43 shows a block diagram of the watchdog timer. The watchdog timer consists of a 12-bit binary counter. The watchdog timer counts the clock frequency divided by $32\ (f_{32})$ or by $512\ (f_{512})$ . Whether to count $f_{32}$ or $f_{512}$ is determined by the watchdog timer frequency selection flag shown in Figure 44. $f_{512}$ is selected when the flag is "0" and $f_{32}$ is selected when it is "1". The flag is cleared after reset. FFF<sub>16</sub> is set in the watchdog timer when "L" or $2V_{CC}$ is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer, or the most significant bit of the watchdog timer become "0". After FFF<sub>16</sub> is set in the watchdog timer, the contents of watchdog timer is decremented by one at every cyle of selected frequency $f_{32}$ or $f_{512}$ , and after 2048 counts, the most significant bit of watchdog timer become "0", and a watchdog timer interrupt request bit is set, and FFF<sub>16</sub> is preset in the watchdog timer. Normally, a program is witten so that data is written in the watchdog timer before the most significant bit of the watchdog timer become "0". If this routine is not executed due to unexpected program execution, the most significant bit of the watchdog timer become eventually "0" and an interrupt is generated. The processor can be reset by setting the bit 3 (software reset bit) of processor mode register described in Figure 10 in the interrupt section and generating a reset pulse. The watchdog timer stops its function when the $\overline{\text{RESET}}$ pin voltage is raised to double the $V_{\text{CC}}$ voltage. The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on clock generation circuit for more details. The watchdog timer hold the contents during a hold state and the frequency is stopped to input. Fig. 43 Watchdog Timer Block Diagram Fig. 44 Watchdog Timer Frequency Selection Flag ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### RESET CIRCUIT Reset occurs when the $\overline{\text{RESET}}$ pin is returned to "H" level after holding it at "L" level when the power voltage is at 5V $\pm 10\%$ . Program execution starts at the address formed by setting the address pins $A_{23} \sim A_{16}$ to $00_{16}$ , $A_{15} \sim A_8$ to the contents of address FFFF<sub>16</sub>, and $A_7 \sim A_0$ to the contents of address FFFE<sub>16</sub>. Figure 45 shows the status of the internal registers when a reset occurs. Figure 46 shows an example of a reset circuit. The reset input voltage must be held 0.9V or lower when the power voltage reaches 4.5V. Fig. 46 Example of a Reset Circuit (perform careful evaluation at the system design level before using) Fig. 45 Microcomputer Internal Status during Reset SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### INPUT/OUTPUT PINS Ports P8 to P0 all have a data direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding data direction register is set and an input pin when it is cleared. When pin programmed for output, the data is written to the port latch and it is output to the output pin. When a pin is programmed for output, the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised due to reasons such as directly driving an LED. A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin stays floating. If an input/output pin is not used as an output port, clear the bit of the corresponding data direction register so that the pin become input mode. Figure 47 shows a block diagram of ports P8 to P0 in single-chip mode and the $\overline{E}$ pin output. In memory expansion mode, microprocessor mode, and evaluation chip mode, ports P4 to P0 are also used as address, data, and control signal pins. Refer to the section on processor modes for more details. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 47 Block Diagram for Ports P8 to P0 in Single-Chip Mode and the E Pin Output ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### PROCESSOR MODE The bits 0 and 1 of processor mode register as shown in Figure 48 are used to select any mode of single-chip mode, memory expansion mode, microprocessor mode, and evaluation chip mode. Ports P3 to P0 and a part of port P4 are used as address, data, and control signal I/O pins except in single-chip mode. Figure 49 shows the functions of ports P4 to P0 in each mode. The external memory area changes when the mode changes. Figure 50 shows the memory map for each mode. Refer to Figure 1 for the memory map of the single-chip mode. The external memory area can be accessed except in single-chip mode. The accessing of the external memory is affected by the BYTE pin and the bit 2 (wait bit) of processor mode register. These will be described next. ### · BYTE pin When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width. The data bus width is 8 bits when the level of the BYTE pin is "H" and port P2 becomes the data I/O pin. The data bus width is 16 bits when the level of the BYTE pin is "L" and ports P1 and P2 become the data I/O pins. When accessing the internal memory, the data bus width is always 16 bits regardless of the BYTE pin level. An exclusive mode in the evaluation chip mode allows the BYTE pin level to be set to $2 \cdot V_{CC}$ . In this case, the operation is slightly different from the above. This is described in the evaluation chip mode section. Fig. 48 Processor Mode Register Bit Configulation ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Fig. 49 Processor Mode and Ports P4 to P0 Functions ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER #### · Wait bit As shown in Figure 51, when the external memory area is accessed with the processor mode register bit 2 (wait bit) cleared to "0", the access time becomes twice the access time than the wait bit is "1" (no wait). The wait bit is cleared during reset. The accessing of internal memory area is performed in no wait mode regardless of the wait bit. The processor modes are described below. Fig. 50 External Memory Area for Each Processor Mode Fig.51 Relationship between Wait Bit and Access Time ### (1) Single-chip mode (00) single-chip mode is entered by connecting the $CNV_{SS}$ pin to $V_{SS}$ and starting from reset. Ports P4 to P0 all function as normal I/O ports. ### (2) Memory expansion mode [01] Memory expansion mode is entered by setting the processor mode bits to "01" after connecting the $CNV_{SS}$ pin to $V_{SS}$ and starting from reset. Port P0 becomes an address output pin and loses its I/O port function. Port P1 has two functions depending on the level of the BYTE pin. When the BYTE pin level is "L", port P1 functions as an address output pin while $\overline{E}$ is "H" and as an odd address data I/O pin while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". In this case the I/O port function is lost. When the BYTE pin level "H", port P1 functions as an address output pin and loses its I/O port function. Port P2 has two functions depending on the level of the BYTE pin. When the BYTE pin level is "L", port P2 functions as an address output pin while $\overline{E}$ is "H" and as an even address data I/O pin while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". When the BYTE pin level is "H", port P2 functions as an address output pin while $\overline{E}$ is "H" and as an even and odd address data I/O pin while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". In this case the I/O port function is lost. Ports $P3_0$ , $P3_1$ , $P3_2$ , and $P3_3$ become $R/\overline{W}$ , $\overline{BHE}$ , ALE, and $\overline{HLDA}$ output pin respectively and lose their I/O port functions. $R/\overline{W}$ is a read/write signal which indicates a read when it is "H" and a write when it is "L". BHE is a byte high enable signal which indicates that an odd address is accessed when it is "L". Therefore, two bytes at even and odd addresses are accessed simultaneously if address $A_0$ is "L" and $\overline{BHE}$ is "L". ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L". HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives HOLD input and enters into hold state. Ports $P4_0$ and $P4_1$ become $\overline{HOLD}$ and $\overline{RDY}$ input pin respectively and lose their output pin function, but the input pin function remains. HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. Ports P0, P1, P2, P3<sub>0</sub>, and P3<sub>1</sub> are floating while the microcomputer stays in hold state. $\overline{\text{RDY}}$ is a ready signal. If this signal goes "L", the internal clock $\phi$ stops at "L". $\overline{\text{RDY}}$ is used when slow external memory is attached. ### (3) Microprocessor mode (10) Microprocessor mode is entered by connecting the CNV $_{SS}$ pin to $V_{CC}$ and starting from reset. It can also be entered by programming the processor mode bits to "10" after connecting the CNV $_{SS}$ pin to $V_{SS}$ and starting from reset. This mode is similar to memory expansion mode except that internal ROM is disabled and an external memory is required. ### (4) Evaluation chip mode [11] Evaluation chip mode is entered by applying voltage twice the $V_{\text{CC}}$ voltage to the CNV $_{\text{SS}}$ pin. This mode is normally used for evaluation tools. The functions of ports P0 and P3 are the same as in memory expansion mode. Port P1 functions as an address output pin while $\overline{E}$ is "H" and as data I/O pin of odd addresses while $\overline{E}$ is "L" regardless of the BYTE pin level. However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". Port P2 function as an address output pin while $\overline{E}$ is "H" and as data I/O pin of even addresses while $\overline{E}$ is "L" when the BYTE pin level is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". When the BYTE pin level is "H" or $2 \cdot V_{CC}$ , port P2 functions as an address output pin while $\overline{E}$ is "H" and as data I/O pin of even and odd addresses while $\overline{E}$ is "L". However, if an internal memory is read, external data is ignored while $\overline{E}$ is "L". Port P4 and its data direction register which are located at address $0A_{16}$ and $0C_{16}$ are treated differently in evaluation chip mode. When these addresses are accessed, the data bus width is treated as 16 bits regardless of the BYTE pin level, and the access cycle is treated as internal memory regardless of the wait bit. When a voltage twice the $V_{\text{CC}}$ voltage is applied to the BYTE pin, the addresses corresponding to the internal ROM area are also treated as 16-bit data bus. The functions of ports $P4_0$ and $P4_1$ are the same as in memory expansion mode. Ports P4 $_2$ to P4 $_6$ become $\phi$ , MX, QCL, VDA, and VPA output pins respectively. P4 $_7$ becomes the $\overline{\rm DBC}$ input pin. $\phi$ is an internal clock. The internal clock $\phi$ output can also be obtained in other modes by setting the bit 7 of processor mode register to "1". The MX signal normally contains the contents of flag m, but the contents of flag x is output if the CPU is using flag x. QCL is the queue buffer clear signal. It becomes "H" when the instruction queue buffer is cleared, for example, when a jump instruction is executed. VDA is the valid program address signal. It becomes "H" while the CPU is reading data from data buffer or writing data to data buffer. It also becomes "H" when the first byte of the instruction (operation code) is read from the instruction queue buffer. VPA is the valid program address signal. It becomes "H" while the CPU is reading an instruction code from the instruction queue buffer. SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER DBC is the debug control signal and is used for debugging. Table 5 shows the relationship between the CNV<sub>SS</sub> pin input levels and processor modes. Table 5. Relationship between the CNV<sub>SS</sub> Pin Input Levels and Processor Modes | CNVss | Mode | Description | |---------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>ss</sub> | Single-chip Memory expansion Microprocessor Evaluation chip | Single-chip mode upon start-<br>ing after reset. Other modes<br>can be selected by changing<br>the processor mode bit by<br>software. | | V <sub>cc</sub> | Microprocessor Evaluation chip | Microprocessor mode upon<br>starting after reset. Evaluation<br>chip mode can be selected<br>by changing the processor<br>mode bit by software. | | 2 · V <sub>cc</sub> | Evaluation chip | Evaluation chip mode only. | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **CLOCK GENERATING CIRCUIT** Figure 52 shows a block diagram of the clock generator. When an STP instruction is executed, the internal clock $\phi$ stops oscillating at "L" level. At the same time, FFF<sub>16</sub> is written to watchdog timer and the watchdog timer input connection is forced to f<sub>32</sub>. This connection is broken and connected to the input determined by the watchdog timer connection is forced to $f_{32}$ . This connection is broken and connected to the input determined by the watchdog timer frequency selection flag when the most significant bit of the watchdog timer is cleared or reset. Oscillation resumes when an interrupt is received, but the internal clock $\phi$ remains at "L" level until the most significant bit of the watchdog timer is cleared. This is to avoid the unstable interval at the start of oscillation when using a ceramic resonator. When a WIT instruction is executed, the internal clock $\phi$ stops at "L" level, but the oscillator does not stop. The clock is restarted when an interrupt is received. Instructions can be executed immediately because the oscillator is not stopped. The stop or wait state is released when an interrupt is received or when reset is issued. Therefore, interrupts must be enabled before executing a STP or WIT instruction. Figure 53 shows a circuit example using a ceramic (or quartz crystal) resonator. Use the manufacturer's recommended values for constants such as capacitance which differ for each resonator. Figure 54 shows an example of using an external clock signal. Fig. 53 Circuit Using a Ceramic Resonator Fig. 54 External Clock Input Circuit Fig. 52 Block Diagram of a Clock Generator SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### ADDRESSING MODES The M37700M2-XXXFP has 28 powerful addressing modes. Refer to the Series MELPS 7700 addressing mode description for the details of each addressing mode. ### MACHINE INSTRUCTION LIST The M37700M2-XXXFP has 103 machine instructions. Refer to the Series MELPS 7700 machine instruction list for details. ## DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - (1) M37700M2-XXXFP mask confirmation sheet - (2) Mark specification sheet for 80P6 - (3) ROM data (EPROM 3 sets) ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|------| | V <sub>cc</sub> | Supply voltage | | −0.3~7 | V | | AV <sub>CC</sub> | Analog supply voltage | | −0.3~7 | V | | V <sub>i</sub> | Input voltage RESET, CNV <sub>SS</sub> , BYTE | | -0.3~12 | V | | Vı | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub><br>P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub><br>P8 <sub>0</sub> ~P8 <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> | | -0.3~V <sub>cc</sub> +0.3 | v | | V <sub>o</sub> | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>OUT</sub> , Ē | | -0.3~V <sub>cc</sub> +0.3 | V | | Pd | Power dissipation | T <sub>a</sub> =25℃ | 300 | mW | | Topr | Operating temperature | | -10~70 | °C | | Tstq | Storage temperature | | -40~125 | Ĉ | ### **RECOMMENDED** OPERATING CONDITIONS ( $v_{cc}=5v\pm10\%$ , $\tau_a=-10\sim70^{\circ}$ , unless otherwise noted) | | Parameter | Min. | Limits | | | | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|---------------------|------|--|--| | Vcc | | | Nom. | Max. | Unit | | | | | Supply voltage | 4.5 | 5.0 | 5.5 | V | | | | AVcc | Analog supply voltage | | Vcc | | V | | | | V <sub>SS</sub> | Supply voltage | | 0 | | V | | | | AVss | Analog supply voltage | | 0 | T 1 | ٧ | | | | V <sub>IH</sub> | High-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNV <sub>SS</sub> BYTE | 0.8V <sub>CC</sub> | _ | V <sub>cc</sub> | ٧ | | | | V <sub>IH</sub> | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> (in single-chip mode) | 0.8V <sub>CC</sub> | | Vcc | ٧ | | | | V <sub>iH</sub> | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> (in memory expansion mode and microprocessor mode) | 0.5V <sub>CC</sub> | | Vcc | ٧ | | | | VIL | Low-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNV <sub>SS</sub> BYTE | 0 | | 0. 2V <sub>CC</sub> | V | | | | V <sub>IL</sub> | Low-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> (in single-chip mode) | 0 | | 0.2V <sub>CC</sub> | V | | | | VıL | Low-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> (in memory expansion mode and microprocessor mode) | 0 | | 0.16V <sub>CC</sub> | ٧ | | | | l <sub>он(peak)</sub> | High-level peak output current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ | | | -10 | mA | | | | l <sub>он(avg)</sub> | High-level average output current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ $P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ $P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ | | | -5 | mA | | | | l <sub>ou(peak)</sub> | Low-level peak output current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ | | | 10 | mA | | | | l <sub>oc(avg)</sub> | Low-level average output current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ | | | 5 | mA | | | | f <sub>(XIN</sub> ) | External clock frequency input M37700M2-XXXFP, M37700SFP M37700M2AXXXFP, M37700SAFP | | | 8 | мн | | | Note 1. Average output current is the average value of a100ms interval. The sum of loL(peak) for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of loH(peak) for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of loL(peak) for ports P4, P5, P6, and P7 must be 80mA or less, and the sum of loH(peak) for ports P4, P5, P6, and P7 must be 80mA or less. ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### M37700M2-XXXFP ## $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \,\, (v_{\text{CC}} = 5\text{V}, \, v_{\text{SS}} = 0\text{V}, \, T_{\textbf{a}} = 25^{\circ}\text{C} \,, \, f_{(\textbf{x}_{\textbf{iN}})} = 8\text{MHz}, \, \text{unless otherwise noted})$ | Symbol | Parameter | Test conditions | | Limits | | | Unit | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------|--------|------|-------|------| | | | 7631 00 | | Min. | Тур. | Max. | Oin | | V <sub>он</sub> | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> | I <sub>OH</sub> =-10mA | | 3 | | | v | | V <sub>OH</sub> | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> | I <sub>OH</sub> =-400μA | | 4. 7 | | | v | | VoH | High-level output voltage P3 <sub>2</sub> | I <sub>OH</sub> =-10mA | | 3. 1 | | | v | | •он<br> | riginiever output voltage 7 52 | I <sub>OH</sub> =-400μA | | 4.8 | | | | | VoH | High-level output voltage E | I <sub>OH</sub> =-10mA | | 3. 4 | | | v | | - UH | - Inglit 10101 021pd. Vollago 2 | I <sub>OH</sub> =-400μA | | 4.8 | | | | | V <sub>OL</sub> | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> | I <sub>OL</sub> =10mA | | | | 2 | v | | VoL | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> | I <sub>OL</sub> =2mA | | | | 0. 45 | ٧ | | V | Low-level output voltage P3 <sub>2</sub> | I <sub>OL</sub> =10mA | | | | 1.9 | | | V <sub>OL</sub> | Low-level output voltage P32 | I <sub>OL</sub> =2mA | | | | 0.43 | V | | Vol | Low-level output voltage E | I <sub>OL</sub> =10mA | | | | 1.6 | v | | • 01 | Low lover output reliage L | I <sub>OL</sub> =2mA | | | | 0.4 | L | | $V_{T+}-V_{T-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA4 <sub>IN</sub> , TB0 <sub>IN</sub> ~TB2 <sub>IN</sub> INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CLK <sub>0</sub> , CLK <sub>1</sub> | | | 0.4 | | 1 | ٧ | | $V_{T+}-V_{T-}$ | Hysteresis RESET | | | 0.2 | | 0.5 | ٧ | | $\nu_{\tau+}{-}\nu_{\tau-}$ | Hysteresis X <sub>IN</sub> | | | 0.1 | | 0.3 | V | | I <sub>IH</sub> | High-level input current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$<br>$X_{\text{IN}}$ , $\overline{\text{RESET}}$ , $\text{CNV}_{\text{SS}}$ , $\text{BYTE}$ | V <sub>1</sub> =5V | | | | 5 | μА | | I <sub>IL</sub> | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>i</sub> =0V | | | | -5 | μА | | VRAM | RAM hold voltage | When clock is stoppe | d. | 2 | | | V | | | | In single-chip mode | f <sub>(XIN)</sub> =8MHz,<br>square waveform | | 6 | 12 | mA | | loc | Power supply current | output only pin is open and other pins | Ta=25°C when clock is stopped. | | | 1 | μА | | | | are V <sub>SS</sub> during reset. | T <sub>a</sub> =70°C when clock is stopped. | | | 10 | μA | ### $\textbf{A-D} \quad \textbf{CONVERTER} \quad \textbf{CHARACTERISTICS} \; (v_{cc} = 5v, \, v_{ss} = 0v, \, T_{\textbf{a}} = 25^{\circ}\!\!\text{C}, \, f_{(X_{\textbf{iN}})} = 8\text{MHz}, \, \text{unless otherwise noted})$ | | Parameter | Took conditions | | Limits | | | |-------------------|----------------------|-----------------------------------|------|--------|------------------|------| | Symbol | | Test conditions | Min. | Тур. | Max. | Unit | | _ | Resolution | V <sub>REF</sub> =V <sub>CC</sub> | | | 8 | Bits | | _ | Absolute accuracy | V <sub>REF</sub> =V <sub>CC</sub> | | | ±3 | LSB | | RLADDER | Ladder resistance | V <sub>REF</sub> =V <sub>CC</sub> | 2 | | 10 | kΩ | | t <sub>CONV</sub> | Conversion time | | 28.5 | | | μS | | V <sub>REF</sub> | Reference voltage | | 2 | | Vcc | V | | VIA | Analog input voltage | | 0 | | V <sub>REF</sub> | V | ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### **TIMMING REQUIREMENTS** ( $V_{CC}=5V\pm10\%$ , $V_{SS}=0V$ , $T_a=25^{\circ}C$ , $f_{(x_{|N})}=8MHz$ , unless otherwise noted) ### **External clock input** | | December | Took one distant | | Linit | | | |-------------------|---------------------------------------------|------------------|------|-----------|------|----| | Symbol | Parameter | Test conditions | Min. | Тур. Мах. | Unit | | | t <sub>C</sub> | External clock input cycle time | | 125 | | | ns | | t <sub>W(H)</sub> | External clock input high-level pulse width | | 50 | | | ns | | t <sub>w(L)</sub> | External clock input low-level pulse width | | 50 | | | ns | | tr | External clock rise time | | | | 20 | ns | | tf | External clock fall time | | | | 20 | ns | ### Single-chip mode | | | Test conditions | Limits | | | Unit | |------------------------|--------------------------|-----------------|--------|------|------|------| | Symbol | Parameter | lest conditions | Min. | Тур. | Max. | Unit | | t <sub>SU(PODE)</sub> | Port P0 input setup time | | 200 | | | ns | | t <sub>SU(P1DE)</sub> | Port P1 input setup time | | 200 | | | ns | | t <sub>SU(P2D-E)</sub> | Port P2 input setup time | | 200 | | | ns | | t <sub>su(P3D-E)</sub> | Port P3 input setup time | | 200 | | | ns | | t <sub>SU(P4D-E)</sub> | Port P4 input setup time | | 200 | | | ns | | t <sub>su(P5D-E)</sub> | Port P5 input setup time | | 200 | | | ns | | t <sub>SU(P6D-E)</sub> | Port P6 input setup time | | 200 | | | ns | | t <sub>SU(P7D-E)</sub> | Port P7 input setup time | | 200 | | | ns | | t <sub>SU(P8D-E)</sub> | Port P8 input setup time | | 200 | | | ns | | th(E-POD) | Port P0 input hold time | | 0 | | | ns | | th(E-P1D) | Port P1 input hold time | | 0 | | | ns | | th(E-P2D) | Port P2 input hold time | | 0 | | | ns | | th(E-P3D) | Port P3 input hold time | | 0 | | | ns | | th(E-P4D) | Port P4 input hold time | | 0 | | | ns | | th(E-P5D) | Port P5 input hold time | | 0 | | | ns | | th(E-P6D) | Port P6 input hold time | | 0 | | | ns | | th(E-P7D) | Port P7 input hold time | | 0 | | | ns | | th(E-P8D) | Port P8 input hold time | | 0 | | | ns | ### Memory expansion mode and microprocessor mode | | P | T4 dia: | | Unit | | | |------------------------|--------------------------|-----------------|------|------|----------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. 340 | Unit | | t <sub>SU(P1D-E)</sub> | Port P1 input setup time | | 60 | | | ns | | t <sub>SU(P2D-E)</sub> | Port P2 input setup time | | 60 | | | ns | | t <sub>SU(RDY-E)</sub> | RDY input setup time | | 190 | | 340 | ns | | th(E-PtD) | Port P1 input hold time | | 0 | | | ns | | th(E-P2D) | Port P2 input hold time | | 0 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### Timer A input (Count input in event counter mode) | Symbol | Parameter | Test conditions | | 11=14 | | | |---------------------|------------------------------------------------|-----------------|------|-------|------|-------| | | T draineter | rest conditions | Min. | Тур. | Max. | Unit | | t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time | | 250 | | | ns ns | | t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | | 125 | | | ns | | t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width | | 125 | | | ns | ### Timer A input (Gating input in timer mode) | Symbol | Parameter | Test conditions | | 11-14 | | | |---------------------|------------------------------------------------|-----------------|------|-------|------|------| | | T di difficio | rest conditions | Min. | Тур. | Max. | Unit | | t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time | | 2000 | | | ns | | t <sub>W(TAH)</sub> | TAI <sub>IN</sub> input high-level pulse width | | 1000 | | | ns | | tw(TAL) | TAi <sub>IN</sub> input low-level pulse width | | 1000 | | | ns | ### Timer A input (External trigger input in one-shot pulse mode) | Symbol | Parameter | Test conditions | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|------| | | 1 drameter | rest conditions | Min. | Тур. | Max. | unit | | t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time | | 500 | | 1 | ns | | tw(TAH) | TAi <sub>IN</sub> input high-level pulse width | | 250 | | | ns | | t <sub>W(TAL)</sub> | TAI <sub>IN</sub> input low-level pulse width | | 250 | | 1 | ns | ### Timer A input (External trigger input in pulse width modulation mode) | Symbol | Parameter | Test conditions | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|------| | | , aramotor | | Min. | Тур. | Max. | Unit | | tw(TAH) | TAi <sub>IN</sub> input high-level pulse width | | 250 | | | ns | | t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width | | 250 | | | ns | ### Timer A input (Up-down input in event counter mode) | Symbol | Parameter | Test conditions | | 11-14 | | | |---------------------|-------------------------------------|-----------------|------|-------|--|----| | | T di dinietei | Min. Typ. | Max. | Unit | | | | t <sub>C(UP)</sub> | TAi <sub>OUT</sub> input cycle time | | 2000 | | | ns | | t <sub>W(UPH)</sub> | TAiout input high-level pulse width | | 1000 | | | ns | | t <sub>W(UPL)</sub> | TAiout input low-level pulse width | | 1000 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### Timer B input (Cont input in event counter mode) | | Parameter | # - A | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|----| | Symbol | | Test conditions | Min. | Тур. | Max. | | | t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time | | 500 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 250 | | | ns | | t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width | | 250 | | | ns | ### Timer B input (Pulse period measurement mode) | Symbol | Parameter | Took one dikings | Limits | | | Unit | |---------------------|------------------------------------------------|------------------|--------|------|------|------| | | | Test conditions | Min. | Тур. | Мах. | | | t <sub>C(TB)</sub> | TBi <sub>iN</sub> input cycle time | | 2000 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 1000 | | | ns | | t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width | | 1000 | | | ns | ### Timer B input (Pulse width measurement mode) | | | Ŧ | Limits | | | Unit | |---------------------|------------------------------------------------|-----------------|--------|------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | | | t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time | | 2000 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 1000 | | | ns | | tw(TBL) | TBi <sub>IN</sub> input low-level pulse width | | 1000 | | | ns | ### **A-D** trigger input | | Parameter | T | | Unit | | | |--------------------|----------------------------------------------------------------|-----------------|------|------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Onit | | t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | | 2000 | | | ns | | tw(ADL) | AD <sub>TRG</sub> input low-level pulse width | | 250 | | | ns | ### **UART** clock input | Symbol | Parameter | T | Limits | | | Unit | |--------------------|-----------------------------------|-----------------|--------|------|------|-------| | | | Test conditions | Min. | Тур. | Max. | Offic | | t <sub>C(CK)</sub> | CLKi input cycle time | | 500 | | | ns | | tw(ckH) | CLKi input high-level pulse width | | 250 | | | ns | | tw(CKL) | CLKi input low-level pulse width | | 250 | | | ns | ### External interrupt INTi input | | | Test conditions | | Unit | | | |---------------------|-----------------------------------|------------------|------|------|------|------| | Symbol | Parameter | l est conditions | Min. | Тур. | Max. | Unix | | t <sub>W(INH)</sub> | INTi input high-level pulse width | | 250 | | | ns | | t <sub>W(INL)</sub> | INTi input low-level pulse width | | 250 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## **SWITCHING** CHARACTERISTICS ( $V_{cc}=5V\pm10\%$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f_{(x_{IN})}=8MHz$ , unless otherwise noted) Single-chip mode | Symbol | Parameter | Test conditions | Limits | | | 11-14 | |-----------------------|--------------------------------|-----------------|--------|------|------|-------| | | | Test conditions | Min. | Тур. | Max. | Unit | | t <sub>d(E-POQ)</sub> | Port P0 data output delay time | | | | 200 | ns | | td(E-P1Q) | Port P1 data output delay time | | | | 200 | ns | | td(E-P2Q) | Port P2 data output delay time | | | | 200 | ns | | t <sub>d(E-P3Q)</sub> | Port P3 data output delay time | | | | 200 | ns | | td(E-P4Q) | Port P4 data output delay time | Figure 55 | | | 200 | ns | | td(E-P5Q) | Port P5 data output delay time | | - | | 200 | ns | | td(E—P6Q) | Port P6 data output delay time | | | | 200 | ns | | t <sub>d(E-P7Q)</sub> | Port P7 data output delay time | | | | 200 | ns | | td(E-P8Q) | Port P8 data output delay time | | | | 200 | ns | ## Memory expansion mode and microprocessor mode (when wait bit is "1") | Symbol | Parameter | Test conditions | | Limits | | | |-------------------------|------------------------------------------------|-----------------|------|--------|------|------| | | i dianietei | rest conditions | Min. | Тур. | Max. | Unit | | td(POA-E) | Port P0 address output delay time | | 100 | | | ns | | td(E-P1Q) | Port P1 data output delay time (BYTE="L") | | | | 120 | ns | | t <sub>PXZ(EP1Z)</sub> | Port P1 floating start delay time (BYTE="L") | | | | 40 | ns | | t <sub>d(P1A-E)</sub> | Port P1 address output delay time | | 100 | | | ns | | t <sub>d(E-P2Q)</sub> | Port P2 data output delay time | | | | 120 | ns | | t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time | | | | 40 | ns | | t <sub>d(P2A-E)</sub> | Port P2 address output delay time | | 100 | | | ns | | td(E-HLDA) | HLDA output delay time | | | | 100 | ns | | td(ALE-E) | ALE output delay time | | -10 | - | | ns | | t <sub>W(ALE)</sub> | ALE pulse width | | 100 | | | ns | | t <sub>d(BHE-E)</sub> | BHE output delay time | | 100 | | | ns | | td(R/W-E) | R/W output delay time | Figure 55 | 100 | | | ns | | th(E-POA) | Port P0 address hold time | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="L") | | 20 | | | ns | | th(E-P1Q) | Port P1 data hold time (BYTE="L") | | 20 | | | ns | | t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="H") | | 20 | | | ns | | th(E-P2A) | Port P2 address hold time | | 20 | | | ns | | th(E-P2Q) | Port P2 data hold time | | 20 | | | ns | | t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time | | 20 | | | ns | | t <sub>h(E—BHE)</sub> | BHE hold time | | 20 | | | ns | | th(E-R/W) | R/W hold time | | 20 | | | ns | ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## Memory expansion mode and microprocessor mode (when external memory area is accessed, and wait bit is "0") | | D | Test conditions | Limits | | | Unit | |--------------------------|------------------------------------------------|------------------|--------|------|------|------| | Symbol | Parameter | l est conditions | Min. | Тур. | Max. | Unit | | t <sub>d(P0A—E)</sub> | Port P0 address output delay time | | 350 | | | ns | | td(E-P1Q) | Port P1 data output delay time (BYTE="L") | | | | 120 | ns | | t <sub>PXZ</sub> (E-P1Z) | Port P1 floating start delay time (BYTE="L") | | | | 40 | ns | | td(P1A-E) | Port P1 address output delay time | | 350 | | | ns | | t <sub>d(E-P2Q)</sub> | Port P2 data output delay time | | | | 120 | ns | | t <sub>PXZ</sub> (E-P2Z) | Port P2 floating start delay time | | | | 40 | ns | | t <sub>d(P2AE)</sub> | Port P2 address output delay time | | 350 | | | ns | | td(E-HLDA) | HLDA output delay time | | | | 100 | ns | | td(ALE-E) | ALE output delay time | | -10 | | | ns | | tw(ALE) | ALE pulse width | | 350 | | | ns | | t <sub>d(BHE—E)</sub> | BHE output delay time | Figure 55 | 350 | | | ns | | td(R/W-E) | R/W output delay time | rigure 33 | 350 | | | ns | | th(E-POA) | Port P0 address hold time | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="L") | | 20 | | | ns | | th(E-P1Q) | Port P1 data hold time (BYTE="L") | | 20 | | | ns | | t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="H") | | 20 | | | ns | | th(E-P2A) | Port P2 address hold time | | 20 | | | ns | | th(E-P2Q) | Port P2 data hold time | | 20 | | | ns | | t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time | | 20 | | | ns | | th(E-BHE) | BHE hold time | | 20 | | | ns | | th(E-R/W) | R/W hold time | | 20 | | | ns | Fig. 55 Testing Circuit for Ports P0~P8 ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### M37700M2AXXXFP ## $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \,\, (v_{cc} = 5 \text{V, } v_{ss} = 0 \text{V, } T_a = 25 \text{°C, } f_{(x_{in})} = 16 \text{MHz, unless otherwise noted})$ | Symbol | Parameter | Test co | onditions | | Limits | | Unit | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|------|--------|------|---------| | | | 703000 | 51414513 | Min. | Тур. | Max. | l Oiiii | | V <sub>он</sub> | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> | I <sub>OH</sub> =-10mA | | 3 | | | v | | V <sub>OH</sub> | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> | I <sub>OH</sub> =-400μA | | 4.7 | | | v | | V <sub>OH</sub> | High-level output voltage P3 <sub>2</sub> | I <sub>OH</sub> =-10mA | | 3. 1 | | | | | •он | righ-to-to-toutput voltage 1 02 | I <sub>OH</sub> =-400μA | | 4.8 | | | V | | V <sub>OH</sub> | High-level output voltage E | I <sub>OH</sub> =-10mA | | 3. 4 | | | v | | *OH | Thigh level output voltage L | $I_{OH} = -400 \mu A$ | | 4.8 | | | | | V <sub>OL</sub> | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub><br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub><br>P8 <sub>0</sub> ~P8 <sub>7</sub> | i <sub>OL</sub> =10mA | | | | 2 | v | | V <sub>OL</sub> | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> | I <sub>OL</sub> =2mA | | | | 0.45 | v | | · · · · · · · · · · · · · · · · · · · | Low level output valtage D3 | I <sub>OL</sub> =10mA | | | | 1.9 | | | V <sub>OL</sub> | Low-level output voltage P3 <sub>2</sub> | I <sub>OL</sub> =2mA | | | | 0.43 | V | | VoL | Low-level output voltage E | I <sub>OL</sub> =10mA | | | | 1.6 | | | VOL | Low-level output voltage E | I <sub>OL</sub> =2mA | | | | 0.4 | \ \ | | $v_{\tau+}-v_{\tau-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA4 <sub>IN</sub> , TB0 <sub>IN</sub> ~TB2 <sub>IN</sub> INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CLK <sub>0</sub> , CLK <sub>1</sub> | | | 0. 4 | | 1 | v | | $V_{T+}-V_{T-}$ | Hysteresis RESET | | | 0. 2 | | 0.5 | V | | $V_{T+}-V_{T-}$ | Hysteresis X <sub>IN</sub> | | | 0. 1 | | 0.3 | V | | lін | High-level input current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$<br>$X_{\text{IN}}$ , $\overline{\text{RESET}}$ , $\text{CNV}_{\text{SS}}$ , $\text{BYTE}$ | V,=5V | | | | 5 | μΑ | | I <sub>IL</sub> | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>i</sub> =0V | | | | -5 | μΑ | | VRAM | RAM hold voltage | When clock is stoppe | d. | 2 | | | V | | | | In single-chip mode | f <sub>(XIN)</sub> =16MHz,<br>square waveform | | 12 | 24 | mA | | Icc | Power supply current | output only pin is open and other pins | T <sub>a</sub> =25℃ when clock is stopped. | | | 1 | μА | | | | are V <sub>SS</sub> during reset. | T <sub>a</sub> =70°C when clock is stopped. | | | 10 | μА | ### **A-D CONVERTER CHARACTERISTICS** ( $V_{cc}=5V$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f_{(x_{IN})}=16$ MHz, unless otherwise noted) | Symbol | Parameter | Test conditions | | Limits | | Unit | |-------------------|----------------------|-----------------------------------|--------|--------|------------------|------| | Symbol | Parameter | lest conditions | Min. | Тур. | Max. | | | _ | Resolution | V <sub>REF</sub> =V <sub>CC</sub> | | | 8 | Bits | | _ | Absolute accuracy | V <sub>REF</sub> =V <sub>CC</sub> | | | ±3 | LSB | | RLADDER | Ladder resistance | V <sub>REF</sub> =V <sub>CC</sub> | 2 | | 10 | kΩ | | t <sub>CONV</sub> | Conversion time | | 14, 25 | | | μs | | VREF | Reference voltage | | 2 | | V <sub>cc</sub> | V | | VIA | Analog input voltage | | 0 | | V <sub>REF</sub> | V | ## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## $\textbf{TIMMING} \quad \textbf{REQUIREMENTS} \ \, (v_{\text{cc}} = 5V \pm 10\%, \ \, v_{\text{ss}} = 0V, \ \, T_{a} = 25\%, \ \, f_{(x_{\text{IN}})} = 16 \text{MHz, unless otherwise noted})$ ### **External clock input** | Symbol | | Test conditions | | Unit | | | |-------------------|---------------------------------------------|-----------------|------|------|------|------| | | Parameter | | Min. | Тур. | Max. | Unit | | t <sub>C</sub> | External clock input cycle time | | 62 | | | ns | | t <sub>W(H)</sub> | External clock input high-level pulse width | | 25 | | | ns | | t <sub>W(L)</sub> | External clock input low-level pulse width | | 25 | | | ns | | tr | External clock rise time | | | | 10 | ns | | tf | External clock fall time | | | | 10 | ns | ### Single-chip mode | | Devemator | T4 diki | | | Unit | | |------------------------|--------------------------|-----------------|------|------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | t <sub>SU(POD-E)</sub> | Port P0 input setup time | | 100 | | | ns | | tsu(P1D-E) | Port P1 input setup time | | 100 | | | ns | | t <sub>SU(P2D-E)</sub> | Port P2 input setup time | | 100 | | | ns | | t <sub>SU(P3D-E)</sub> | Port P3 input setup time | | 100 | | | ns | | t <sub>SU(P4D-E)</sub> | Port P4 input setup time | | 100 | | | ns | | t <sub>SU(P5D-E)</sub> | Port P5 input setup time | | 100 | | | пѕ | | tsu(P6D-E) | Port P6 input setup time | | 100 | | | ns | | tsu(P7D-E) | Port P7 input setup time | | 100 | | | ns | | t <sub>SU(P8D-E)</sub> | Port P8 input setup time | | 100 | | | ns | | th(E-POD) | Port P0 input hold time | | 0 | | | ns | | th(E-P1D) | Port P1 input hold time | | 0 | | | ns | | th(E-P2D) | Port P2 input hold time | | 0 | | | ns | | th(E-P3D) | Port P3 input hold time | | 0 | | | ns | | th(E-P4D) | Port P4 input hold time | | 0 | | | ns | | th(E-P5D) | Port P5 input hold time | | 0 | | | ns | | th(E-P6D) | Port P6 input hold time | | 0 | | | ns | | th(E-P7D) | Port P7 input hold time | | 0 | | | ns | | th(E-P8D) | Port P8 input hold time | | 0 | | | ns | ### Memory expansion mode and microprocessor mode | Symbol | | T 4 | | Unit | | | |------------------------|--------------------------|-----------------|------|------|------|------| | | Parameter | Test conditions | Min. | Тур. | Max. | Onic | | t <sub>SU(P1D-E)</sub> | Port P1 input setup time | | 45 | | | ns | | t <sub>SU(P2D-E)</sub> | Port P2 input setup time | | 45 | | | ns | | tsu(RDY-E) | RDY input setup time | | 115 | | 160 | ns | | th(E-P1D) | Port P1 input hold time | | 0 | | | ns | | th(E-P2D) | Port P2 input hold time | | 0 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### Timer A input (Count input in event counter mode) | Symbol | Parameter | Test conditions | Limits | | | Unit | |--------------------|------------------------------------------------|-----------------|--------|------|------|------| | | | rest conditions | Min. | Тур. | Max. | - | | t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time | | 125 | | | ns | | tw(TAH) | TAi <sub>IN</sub> input high-level pulse width | | 62 | | | ns | | tw(TAL) | TAi <sub>IN</sub> input low-level pulse width | | 62 | | | ns | ### Timer A input (Gating input in timer mode) | Symbol | Parameter | Test conditions | Limits | | | Unit | |---------------------|------------------------------------------------|-----------------|--------|------|------|------| | | | | Min. | Тур. | Max. | Onit | | t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time | | 1000 | | | ns | | t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | | 500 | | | ns | | tw(TAL) | TAi <sub>IN</sub> input low-level pulse width | | 500 | | | ns | ### Timer A input (External trigger input in one-shot pulse mode) | Symbol | Parameter | Test conditions | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|------| | Symbol | Farameter | | Min. | Тур. | Мах. | Unit | | t <sub>C(TA)</sub> | TAI <sub>IN</sub> input cycle time | | 250 | | | ns | | t <sub>W(TAH)</sub> | TAI <sub>IN</sub> input high-level pulse width | | 125 | | | ns | | t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width | | 125 | | | ns | ### Timer A input (External trigger input in pulse width modulation mode) | Symbol Parameter | Parameter | Test conditions | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|------| | | Farameter | | Min. | Тур. | Max. | Unit | | t <sub>W(TAH)</sub> | TAI <sub>IN</sub> input high-level pulse width | | 125 | | | ns | | t <sub>W(TAL)</sub> | TAIIN input low-level pulse width | | 125 | | | ns | ### Timer A input (Up-down input in event counter mode) | Symbol | Parameter | Test conditions | Limits | | | Unit | |---------------------|-------------------------------------|-----------------|--------|------|------|------| | | | | Min. | Тур. | Max. | Unit | | t <sub>C(UP)</sub> | TAi <sub>OUT</sub> input cycle time | | 1000 | | | ns | | t <sub>W(UPH)</sub> | TAiout input high-level pulse width | · | 500 | | | ns | | t <sub>W(UPL)</sub> | TAiout input low-level pulse width | | 500 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### Timer B input (Count input in event counter mode) | Symbol | Parameter | Test conditions | | Unit | | | |---------------------|------------------------------------------------|-----------------|------|------|------|------| | | Parameter | | Min. | Тур. | Max. | Onit | | t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time | | 250 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 125 | | | ns | | t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width | | 125 | | | ns | ### Timer B input (Pulse period measurement mode) | Symbol | Parameter | Test conditions | Limits | | | Unit | |---------------------|------------------------------------------------|-----------------|--------|------|------|------| | | | | Min. | Тур. | Max. | Unit | | t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time | | 1000 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 500 | | | ns | | t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width | | 500 | | | ns | ### Timer B input (Pulse width measurement mode) | Symbol | Parameter | Test conditions | Limits | | | Unit | |---------------------|------------------------------------------------|-----------------|--------|------|------|------| | | Parameter | | Min. | Тур. | Max. | Unit | | t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time | | 1000 | | | ns | | t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | | 500 | | | ns | | t <sub>w(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width | | 500 | | | ns | ### A-D trigger input | Symbol | Parameter | Test conditions | | Unit | | | |---------------------|----------------------------------------------------------------|-----------------|------|------|------|-----| | | | | Min. | Тур. | Max. | ] " | | t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | | 1000 | | | ns | | t <sub>W(ADL)</sub> | AD <sub>TRG</sub> input low-level pulse width | | 125 | | | ns | ### **UART** clock input | | | T | Limits | | | 11-14 | |---------------------|-----------------------------------|-----------------|--------|------|------|-------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | t <sub>C(CK)</sub> | CLKi input cycle time | | 250 | | | ns | | t <sub>w(ckh)</sub> | CLKi input high-level pulse width | | 125 | | | ns | | tw(CKL) | CLKi input low-level pulse width | | 125 | | | ns | ### External interrupt INTi input | | | Tank and distance | Limits | | | Unit | |---------------------|-----------------------------------|-------------------|--------|------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Onic | | t <sub>W(INH)</sub> | INTi input high-level pulse width | | 250 | | | ns | | tw(INL) | INTi input low-level pulse width | | 250 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ## **SWITCHING** CHARACTERISTICS ( $V_{cc}=5V\pm10\%$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f_{(x_{IN})}=16MHz$ , unless otherwise noted) Single-chip mode | Symbol | Parameter | Test conditions | Limits | | | | |-----------------------|--------------------------------|-----------------|--------|------|----------|------| | | T drameter | rest conditions | Min. | Тур. | ур. Мах. | Unit | | td(E-POQ) | Port P0 data output delay time | | | | 100 | ns | | t <sub>d(E-P1Q)</sub> | Port P1 data output delay time | | | | 100 | ns | | td(E-P2Q) | Port P2 data output delay time | | | | 100 | ns | | td(E-P3Q) | Port P3 data output delay time | | | | 100 | ns | | td(E-P4Q) | Port P4 data output delay time | Figure 55 | | | 100 | ns | | td(E-P5Q) | Port P5 data output delay time | | | | 100 | ns | | td(E-P6Q) | Port P6 data output delay time | | | | 100 | ns | | td(E-P7Q) | Port P7 data output delay time | | | | 100 | ns | | td(E-PBQ) | Port P8 data output delay time | | | | 100 | ns | ### Memory expansion mode and microprocessor mode (when wait bit is "1") | Symbol | Parameter | Tost conditions | Limits | | | | |-------------------------|------------------------------------------------|-----------------|--------|------|------|------| | | | rest conditions | Min. | Тур. | Max. | Unit | | td(POA-E) | Port P0 address output delay time | | 30 | | | ns | | td(E-P1Q) | Port P1 data output delay time (BYTE="L") | | | | 80 | ns | | t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L") | | | | 40 | ns | | td(PIA-E) | Port P1 address output delay time | | 30 | | | ns | | t <sub>d(E-P2Q)</sub> | Port P2 data output delay time | Figure 55 | | | 80 | ns | | t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time | | | | 40 | ns | | t <sub>d(P2A-E)</sub> | Port P2 address output delay time | | 30 | | | ns | | td(E-HLDA) | HLDA output delay time | | | | 50 | ns | | td(ALE-E) | ALE output delay time | | -10 | | | ns | | t <sub>W(ALE)</sub> | ALE pulse width | Figure 55 | 30 | | | ns | | t <sub>d(вне—е)</sub> | BHE output delay time | | 30 | | | ns | | td(R/W-E) | R/W output delay time | Figure 55 | 30 | | | ns | | th(E-POA) | Port P0 address hold time | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="L") | Figure 55 | 20 | | | ns | | th(E-P1Q) | Port P1 data hold time (BYTE="L") | | 20 | | | ns | | t <sub>PZX(E—P1Z)</sub> | Port P1 floating release delay time (BYTE="L") | | 20 | | | ns | | th(E-P1A) | Port P1 address hold time (BYTE="H") | | 20 | | | ns | | th(E-P2A) | Port P2 address hold time | | 20 | | | ns | | th(E-P2Q) | Port P2 data hold time | | 20 | | | ns | | t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time | | 20 | | | ns | | t <sub>h(E-BHE)</sub> | BHE hold time | | 20 | - | - | ns | | th(E-R/W) | R/W hold time | | 20 | | - | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### Memory expansion mode and microprocessor mode (when external memory area is accessed, and wait bit is "0") | Combal | Parameter | Test conditions | Limits | | | Unit | |-------------------------|------------------------------------------------|-----------------|--------|------|------|------| | Symbol | | rest conditions | Min. | Тур. | Max. | Onn | | td(POA—E) | Port P0 address output delay time | | 155 | | | ns | | td(E-P1Q) | Port P1 data output delay time (BYTE="L") | Figure 55 | | | 80 | ns | | t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L") | | | | 40 | ns | | t <sub>d(P1A-E)</sub> | Port P1 address output delay time | | 155 | | | - ns | | t <sub>d(E-P2Q)</sub> | Port P2 data output delay time | | | | 80 | ns | | t <sub>PXZ(E—P2Z)</sub> | Port P2 floating start delay time | | | | 40 | ns | | t <sub>d(P2A-E)</sub> | Port P2 address output delay time | | 155 | | | ns | | td(E-HLDA) | HLDA output delay time | | | | 50 | ns | | td(ALE-E) | ALE output delay time | | -10 | | | ns | | tw(ALE) | ALE pulse width | | 155 | | | ns | | td(BHE-E) | BHE output delay time | Figure 55 | 155 | | | ns | | t <sub>d(R/wE)</sub> | R/W output delay time | Figure 33 | 155 | | | ns | | th(E-POA) | Port P0 address hold time | | 20 | | | ns | | th(E-PIA) | Port P1 address hold time (BYTE="L") | | 20 | | | ns | | th(E-P1Q) | Port P1 data hold time (BYTE="L") | | 20 | | | ns | | t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") | | 20 | | | ns | | th(E-PIA) | Port P1 address hold time (BYTE="H") | | 20 | | | ns | | th(E-P2A) | Port P2 address hold time | | 20 | | | ns | | th(E-P2Q) | Port P2 data hold time | | 20 | | | ns | | t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time | | 20 | | | ns | | th(E-BHE) | BHE hold time | | 20 | | | ns | | th(E-R/W) | R/W hold time | | 20 | | | ns | ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (When wait bit="1") ### **Test conditions** $\cdot V_{CC} = 5 V \pm 10\%$ · Output timing voltage: VoL=0.8V, VoH=2.0V Ports P1,P2 input : V<sub>IL</sub>=0.8V, V<sub>IH</sub>=2.5V • Port P4<sub>1</sub> input : V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode(when wait bit="0", and external memory area is accessed) ### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER JAPAN : Semiconductor Marketing Division Mitsubishi Electric Corporation 2-3, Marunouchi 2-chome Chiyoda-ku, Tokyo 100, Japan Telex: 24532 MELCO J Telephone: (03) 218-3473 (03) 218-3499 Facsimile: (03) 214-5570 Overseas Marketing Manager Kita-Itami Works 4-1, Mizuhara, Itami-shi, Hyogo-ken 664, Japan Telex: 526408 KMELCO J Telephone: (0727) 82-5131 Facsimile: HONG KONG : MITSUBISHI ELECTRIC (H.K.) LTD. 25 Floor, Leighton Centre, 77, Leighton Road. Causeway Bay. Hong Kong (0727) 72-2329 60800 MELCO HX Telephone: (5) 773901-3 Facsimile: (852) 123-4345 SINGAPORE = MELCO SALES SINGAPORE PTE. LTD. 230 Upper Bukit Timah Road #03-01/ Hock Soon Industrial Complex Singapore 2158 **RS 20845 MELCO** Telex: Telephone: 4695255 4695347 Facsimile: **TAIWAN** MELCO-TAIWAN CO., Ltd. 1st fl., Chung-Ling Bldg., 363, Sec. 2, Fu-Hsing S Road, Taipei R.O.C. Telephone: (02) 735-3030 (02) 735-6771 Facsimite: 25433 CHURYO "MELCO-Telex: TAIWAN" **NORTHWEST** Mitsubishi Electronics America, Inc. 1050 East Arques Avenue Sunnyvale, CA 94086, U.S.A 172296 MELA SUVL 910-339-9549 Telex: Twx: Telephone: (408) 730-5900 Facsimile: (408) 730-4972 SOUTHWEST Mitsubishi Electronics America, Inc. 991 Knox Street Torrance, CA 90502, U.S.A. Telex: 664787 MELA TRNC Telephone: (213) 515-3993 Facsimile: (213) 324-6578 SOUTH CENTRAL Mitsubishi Electronics America, Inc. 2105 Luna Road, Suite 320 Carrollton, TX 75006, U.S.A. Telephone: (214) 484-1919 Facsimile: (214) 243-0207 NORTHERN Mitsubishi Electronics America, Inc. 15612 Highway 7 # 243 Minnetonka, MN 55345, U.S.A. Telex: 291115 MELA MTKA Telephone: (612) 938-7779 Facsimile: (612) 938-5125 NORTH CENTRAL Mitsubishi Electronics America, Inc. 800 N. Bierman Circle Mt. Prospect, IL 60056, U.S.A 270636 MESA CHIMPCT Telex: Telephone: (312) 298-9223 Facsimile: (312) 298-0567 NORTHEAST Mitsubishi Electronics America, Inc. 200 Unicorn Park Drive Woburn, MA 01801, U.S.A Telex: 951796 MELA WOBN Twx: 710-348-1229 Telephone: (617) 938-1220 Facsimile: (617) 938-1075 MID ATLANTIC Mitsubishi Electronics America, Inc. 45 Knightsbridge Road Plscataway, NJ 08854, U.S.A. Telephone: (201) 981-1001 Facsimile: (201) 981-1218 SOUTH ATLANTIC Mitsubishi Electronics America, Inc. 6575 The Corners Parkway Suite 100 Norcross, GA 30092, U.S.A. 910-380-9555 Twx: Telephone: (404) 662-0813 Facsimile: (404) 662-5208 SOUTHEAST Mitsubishi Electronics America, Inc. Town Executive Center 6100 Glades Road #210 Boca Raton, FL 33433, U.S.A. 510-953-7608 Telephone: (305) 487-7747 Facsimile: (305) 487-2046 WEST GERMANY == Mitsubishi Electric Europe GmbH Headquarters: Gothear Str. 6 4030 Ratingen 1, West Germany Telex: 8585070 MED D Telephone: (02102) 4860 Facsimile: (02102) 486-115 Munich Office Arabellastraße 31 8000 München 81, West Germany Telex: 5214820 Telephone: (089) 919006-09 Facsimile: (089) 9101399 FRANCE = Mitsubishi Electric Europe GmbH 55, Avenue de Colmar 92563 Rueil Malmaison Cedex 632326 Telephone: 47087871 Facsimile: 47513622 Mitsubishi Electric Europe GmbH Centro Direzionale Colleoni Palazzo Cassiopea 1 20041 Agrate Brianza I-Milano Telephone: (039) 636011 Facsimile: (039) 6360120 SWEDEN: Mitsubishi Electric Europe GmbH Lastbilsvägen 6B 5-19149 Sollentuna, Sweden Telex: 10877 (meab S) Telephone: (08) 960468 (08) 966877 Facsimile: Mitsubishi Electric (U.K.) Ltd. Travellers Lane Hatfield Herts AL10 8×B, England, U.K. Telephone: (0044) 7072 76100 Facsimile: (0044) 7072 78692 AUSTRALIA : Mitsubishi Electric Australia Pty. Ltd. 73-75, Epping Road, North Ryde, P.O. Box 1567, Macquarie Centre, N.S.W., 2113, Australia Telex: **MESYD AA 26614** Telephone: (02) (888) 5777 Facsimile: (02) (887) 3635 ## PACKAGE OUTLINES T.90-20 # MITSUBISHI MICROCOMPUTERS PACKAGE OUTLINES T-90-20