# Designer's™ Data Sheet ## TMOS E-FET™ Power Field Effect Ti ## Power Field Effect Transistors Logic Level TMOS (L2TMOS™) D2PAK for Surface Mount ### N-Channel Enhancement-Mode Silicon Gate The D<sup>2</sup>PAK package has the capability of housing a larger die than any existing surface mount package which allows it to be used in applications that require the use of surface mount components with higher power and lower RDS(on) capabilities. The D<sup>2</sup>PAK contains an advanced TMOS E-FET die designed to withstand high energy in the avalanche mode and switch efficiently. This device is designed for use in low voltage, high speed switching applications such as power supplies, dc/dc converters, PWM motor controls or any application where the MOSFET will be operating into an inductive load. - · Low Stored Gate Charge for Efficient Switching - Replace External Zener Transient Suppressor Absorbs High Energy in the Avalanche Mode - Specially Designed Leadframe for Maximum Power Dissipation - Available in 24 mm 13-inch/800 Unit Tape & Reel, Add T4 Suffix to Part Number ### MTB30N06EL Motorola Preferred Device TMOS POWER FET LOGIC LEVEL 30 AMPERES 60 VOLTS RDS(on) = 0.05 OHM ### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|------------------------| | Drain-to-Source Voltage | VDSS | 60 | Vdc | | Drain-toGate Voltage (RGS = 1.0 M $\Omega$ ) | VDGR | 60 | Vdc | | Gate-to-Source Voltage — Continuous | V <sub>GS</sub> | ±15 | Vdc | | Drain Current Continuous<br>Continuous @ 100°C<br>Single Pulse (t <sub>p</sub> ≤ 10 μs) | ID<br>ID<br>ID | 30<br>20<br>120 | Adc<br>Apk | | Total Power Dissipation Derate above 25°C Total Power Dissipation @ T <sub>A</sub> = 25°C, when mounted with the minimum recommended pad size | PD | 100<br>0.8<br>2.5 | Watts<br>W/°C<br>Watts | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | | Single Pulse Drain–to–Source Avalanche Energy –- Starting T $_J$ = 25°C (VDD = 25 Vdc, VGS = 5.0 Vpk, I $_L$ = 30 Apk, L = 0.49 mH, RG = 25 $\Omega$ ) | EAS | 220 | mJ | | Thermal Resistance — Junction to Case — Junction to Ambient — Junction to Ambient, when mounted with the minimum recommended pad size | R <sub>O</sub> JC<br>R <sub>O</sub> JA<br>R <sub>O</sub> JA | 1.25<br>62.5<br>50 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL | 260 | °C | Designer's Data for "Worst Case" Conditions — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design. Preferred devices are Motorola recommended choices for future use and best overall value. www.DataSheet4U.com REV 1 1 et4 #### **ELECTRICAL CHARACTERISTICS** (T.I = 25°C unless otherwise noted) | Cha | racteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|---------|--------------|--------------|--------------| | OFF CHARACTERISTICS | | | | | | | | Drain-Source Breakdown Voltage<br>(VGS = 0, ID = 250 μAdc)<br>Temperature Coefficient (Positive | e) | V(BR)DSS | 60<br>— | —<br>62 | _ | Vdc<br>mV/°C | | Zero Gate Voltage Drain Current<br>(VDS = 60 Vdc, VGS = 0)<br>(VDS = 60 Vdc, VGS = 0, TJ = 125°C) | | IDSS | = | _ | 0.25<br>1.0 | mAdc | | Gate-Body Leakage Current (VGS = ±15 Vdc, VDS = 0) | | IGSS | | | 100 | nAdc | | ON CHARACTERISTICS (1) | | | | | | | | Gate Threshold Voltage (VDS = VGS, ID = 250 μAdc) Temperature Coefficient (Negative) | | VGS(th) | 1.0 | 1.5<br>4.5 | 2.0<br>— | Vdc<br>mV/°C | | Static Drain–Source On–Resistance (V <sub>GS</sub> = 5.0 Vdc, I <sub>D</sub> = 15 Adc)<br>(V <sub>GS</sub> = 4.0 Vdc, I <sub>D</sub> = 15 Adc) | | R <sub>DS(on)</sub> | _ | 0.03<br>0.04 | 0.05<br>0.07 | Ohm | | Drain-Source On-Voltage (V <sub>GS</sub> = 5.0 Vdc)<br>(I <sub>D</sub> = 30 Adc)<br>(I <sub>D</sub> = 15 Adc, T <sub>J</sub> = 125°C) | | V <sub>DS(on)</sub> | = | _ | 1.8<br>1.5 | Vdc | | Forward Transconductance (VDS = | = 8.0 Vdc, I <sub>D</sub> = 15 Adc) | 9FS | 13 | _ | _ | mhos | | OYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0,<br>f = 1.0 MHz) | C <sub>iss</sub> | _ | 1870 | 2600 | pF | | Output Capacitance | | Coss | _ | 530 | 800 | | | Reverse Transfer Capacitance | | C <sub>rss</sub> | _ | 50 | 100 | | | SWITCHING CHARACTERISTICS ( | 2) | | | | | | | Tum-On Delay Time | DataSheet4 | J. C.td(on) | _ | 12 | 25 | ns | | Rise Time | $(V_{DD} = 30 \text{ Vdc}, I_D = 30 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc}, R_G = 10 \Omega)$ | t <sub>r</sub> | - | 156 | 300 | | | Turn-Off Delay Time | | <sup>t</sup> d(off) | _ | 36 | 70 | ] | | Fall Time | | tf | | 87 | 160 | ] | | Gate Charge | (V <sub>DS</sub> = 48 Vdc, I <sub>D</sub> = 30 Adc,<br>V <sub>GS</sub> = 5.0 Vdc) | QT | _ | 22 | 40 | nC | | | | Q <sub>1</sub> | _ | 5.0 | _ | | | | | Q <sub>2</sub> | _ | 10 | _ | | | | | Q <sub>3</sub> | _ | 11 | | | | SOURCE-DRAIN DIODE CHARAC | TERISTICS | | · | <u> </u> | | | | Forward On-Voltage | (I <sub>S</sub> = 30 Adc, V <sub>GS</sub> = 0)<br>(I <sub>S</sub> = 30 Adc, V <sub>GS</sub> = 0, T <sub>J</sub> = 125°C) | V <sub>SD</sub> | _ | 0.9<br>0.8 | 1.6 | Vdc | | Reverse Recovery Time | (I <sub>S</sub> = 30 Adc, V <sub>GS</sub> = 0,<br>dI <sub>S</sub> /dt = 100 A/μs) | t <sub>rr</sub> | _ | 48 | _ | ns | | INTERNAL PACKAGE INDUCTAN | CE | | | | | | | Internal Drain Inductance (Measured from the tab to center of die) | | LD | _ | 3.5 | | пН | | Internal Source Inductance | | Ls | _ | 7.5 | | nH | <sup>(1)</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. (Measured from the source lead 0.1" from package to source bond pad) www.DataSheet4U.com DataSheet4U.com <sup>(2)</sup> Switching characteristics are independent of operating junction temperature. #### MTB30N06EL #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current Figure 4. On-Resistance Variation With Temperature Figure 5. Gate Charge Test Circuit Figure 6. Gate-to-Source and Drain-to-Source Voltage versus Total Charge WWW.DataSheet4U.com ## DataShe Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain—gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that $$t = Q/I_{G(AV)}$$ During the rise and fall time interval when switching a resistive load, VGS remains virtually constant at a level known as the plateau voltage, VSGP. Therefore, rise and fall times may be approximated by the following: $$t_r = Q_2 \times R_G/(V_{GG} - V_{GSP})$$ $$t_f = Q_2 \times R_G/V_{GSP}$$ where V<sub>GG</sub> = the gate drive voltage, which varies from zero to V<sub>GG</sub> R<sub>G</sub> = the gate drive resistance and Q2 and VGSP are read from the gate charge curve. During the turn-on and turn-off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: DataSh $$t_{d(on)} = R_G C_{iss} ln [V_{GG}/(V_{GG} - V_{GSP})]$$ $$t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$$ The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off-state condition when calculating $t_{d(on)}$ and is read at a voltage corresponding to the on-state when calculating $t_{d(off)}$ . At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 8) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses. www.DataSheet4U.com DataSheet4U.com Figure 7. Capacitance Variation Figure 8. Resistive Switching Time Variation versus Gate Resistance et4U.com Figure 9. Maximum Rated Forward Biased Safe Operating Area Figure 10. Maximum Avalanche Energy versus Starting Junction Temperature DataSheet4U.coFigure 11. Unclamped Inductive Switching Test Circuit Figure 12. Unclamped Inductive Switching Waverolding om #### SAFE OPERATING AREA INFORMATION #### FORWARD BIASED SAFE OPERATING AREA The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance—General Data and Its Use" provides detailed instructions. #### SWITCHING SAFE OPERATING AREA The switching safe operating area (SOA) of Figure 11 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, IDM and the breakdown voltage, BVDSS. The switching SOA shown in Figure 11 is applicable for both turn—on and turn—off of the devices for switching times less than one microsecond. The power averaged over a complete switching cycle must not exceed $T_{J(max)} - T_C/R_{\theta JC}$ . et4U.com Figure 13. Maximum Rated Switching Safe Operating Area Figure 14. Thermal Response www.DataSheet4U.com JataSneet4U.com