200 Mb/s 64 x 64 Crosspoint Switch #### **Features** - 200 Mb/s Operation - Duty-cycle Distortion: ≤ 10% - · Clocked or Flow-through Operation - ECL 100K Compatible I/O - ≤ 1500 ps Output to Output Skew (clocked mode) - 25Ω Output Drive - Power Dissipation: 9.4 Watts (Typ.) - Single Power Supply: $-2 V \pm 5\%$ - Commercial (0° to +70° C) or Industrial (-40° to +85° C) Temperature Ranges - · Full Diagnostic Monitors - · Cascadable for Larger System Requirements - Package: 344-pin Ceramic LDCC ### General Description The VSC864A-2 is a 64 x 64 crosspoint switch intended for high speed (up to 200 Mb/s) digital data communications applications. This product has 64 data inputs and 64 data outputs. Any input can be multiplexed to any, some, or all outputs. High speed digital data up to 200 Mb/s can be switched with less than 20% pulse width distortion. In broadcast mode, any two outputs will exhibit less than 1500 ps of skew. All interfaces are fully compatible with ECL F100K logic levels. The VSC864A-2 requires only a single -2 V power supply. A separate Q bus is provided to allow observation of individual internal multiplexer address latches. Since the VSC864A-2 outputs are capable of driving $25\Omega$ double-terminated buses with cutoff drivers, the device can be cascaded to form larger crosspoint switches. The VSC864A-2 Crosspoint Switch can be operated in either flow-through or synchronous mode by use of internal input and output data registers. In flow-through mode the data propagation delay is less than 5.8 ns. The individual address registers in the VSC864A-2 are double buffered. A local strobe signal is used to load an individual address for each output pin. A global strobe is used to simultaneously activate all 64 destination addresses. This product is ideal for high speed digital applications including data distribution for telecommunications, computer network and multiprocessor switching, and test equipment. In a telecommunications SONET application, for example, the VSC864A-2 can be used as an STS-3 protection switch, or in the fabric of a large switching system. The VSC864A-2 is packaged in a 344 pin ceramic LDCC package and typically dissipates less than 10 W. This product is fabricated using Vitesse's simple, high yielding, E/D GaAs MESFET process which achieves high speed coupled with low power dissipation. ### Functional Description The VSC864A-2 may be used to connect any one of 64 inputs to any combination of 64 output channels, according to a user defined bit pattern stored in each channel's control latch. During normal operation, signals flow from inputs (I0 - I63) to output channels (Z0 - Z63) through sixty-four, 64:1 multiplexers. The traffic pattern is controllable by data previously stored in sixty-four 7-bit control registers with each register corresponding to an output channel. The first 6 least significant bits in each control register are reserved for designating the MUX input which will be connected to its corresponding output, the most significant bit is used to tri-state this output if desired. The 6 LSBs are a binary numerical representation of the input channel selected (i.e.., 000000 corresponds to I0, 000001 corresponds to I1, etc.). Data Sheet VSC864A-2 The Write mode is used to alter any one or all signal paths. During Write mode, inputs A0 - A5 select which output channel's control register will be altered (also by a binary numerical representation). Inputs D0- D5 describe the new input signal to be selected for that channel. When a high pulse is applied to LOCAL STROBE, D0- D5 and the TRI bit is transferred into a holding latch. After some or all control registers are programmed, a high pulse is applied to GLOBAL STROBE to transfer the information from the holding latch into all the control registers. In this way the entire crosspoint switch can be reconfigured simultaneously. The Read mode is a diagnostic feature used to examine the data stored in any one control register and its corresponding 64:1 multiplexer output. The control register to be examined is selected by inputs S0- S5 (by a binary nurfferical representation). When a high pulse is applied to the TEST STROBE, the contents of the selected control register will be displayed at the Q0- Q6 outputs and the corresponding 64:1 mux output will appear at the QD output. When TEST STROBE is "low" the Q bus has all low outputs (which is equivalent to being tri-stated). The VSC864A-2 can be configured to run in either synchronous clocked mode or asynchronous flow-through mode. This feature is controlled by the C/FT input. When C/FT is high, the chip is in clocked mode and will require an input clock at its CK pin. In this mode all input and output data is registered. When C/FT is low the chip is in flow-through mode and will ignore the CK input. In clocked mode, the outputs on the monitor bus (O0- O6, and OD), and input data (I0 - I63) are registered by the master clock (CK). CLK Mux CLK C/FT DO-D5,TRI A0-A5 GLOBAL STROBE LOCAL STROBE S0-S5 GA:1 Mux Advantage Adva Figure 1: Block Diagram 200 Mb/s 64 x 64 Crosspoint Switch | Absolute Maximum Ratings (1) | | |-----------------------------------------------------------|-----------------------------------------------------------------------------| | Power Supply Voltage (ECL), VTT potential to GND | 3.0V to +0.5V | | Input Voltage Applied, VE CLIN | | | Output Current, IOUT,(DC, output HI) | 100 mA | | Case Temperature Under Bias, TC | | | Storage Temperature (ambient), TSTG. | 65°C to +150°C | | Recommended Operating Conditions | | | · | | | ECL Supply Voltage, VTT. | 2.0V ± 0.1V | | ECL Supply Voltage, VTT | 0° to 70°C | | Recommended Operating Conditions ECL Supply Voltage, VTT | 0° to 70°C | | ECL Supply Voltage, VTT | 0° to 70°C<br>40° to 85°C<br>oplied to devices one at a time without causin | # Data Sheet VSC864A-2 ### **AC Characteristics** (Over recommended operating conditions $V_{CC} = V_{CCA} = GND$ Output load 25 $\Omega$ to $V_{TT}$ ) #### Table 1: Flow-Through Mode. | Parameters | Description | Min | Тур | Max | Units | Conditions | |-----------------|-----------------------------|------|----------|-------|-------|-------------------------------------------| | PW | Minimum data valid time | 5 | | _ | ns | ≤ 20% Duty Cycle Distortion;<br>50% input | | t <sub>DR</sub> | Propagation delay (rising) | 2800 | _ | 5800 | ps | | | t <sub>DF</sub> | Propagation delay (falling) | 2800 | | 5800 | ps | — | | • | Duty cycle distortion | _ | 10 | 20 | % | at 200 Mb/s <sup>(1)</sup> | | skew | Output to output skew | | <b> </b> | 2500 | ps | On a given part broadcast mode | | BER | Bit Error Rate | _ | _ | 10-13 | | Note (2) | - (1) Duty cycle distortion = duty cycle out duty cycle in / duty cycle in x 100% - (2) Based on limited measurement time, not device performance limitations #### Table 2: Clocked Mode. | Parameters | Description | Min | Тур | Max | Units | Conditions | |------------------|---------------------------------|------|-----|------|-------|---------------------------------| | f <sub>MAX</sub> | Maximum clock rate | _ | | 200 | MHz | | | t <sub>ISU</sub> | Input data set-up time | 50 | _ | _ | ps | _ | | t <sub>IH</sub> | Input data hold time | 2000 | _ | - | ps | _ | | t <sub>CZR</sub> | Clock to output delay (rising) | 2000 | | 3500 | ps | _ | | t <sub>CZF</sub> | Clock to output delay (falling) | 2000 | _ | 3500 | ps | _ | | skew | Output to output skew | _ | _ | 1500 | ps | On a given part, broadcast mode | #### Table 3: Write Mode. | Parameters | Description | Min | Тур | Max | Units | Conditions | |----------------------------------|----------------------------------------------|-----|------|--------------|-------|-----------------------------------------------| | t <sub>RECON</sub> | Reconfiguration time | 650 | 1300 | _ | ns | | | t <sub>ALSSU</sub> | A but to LOCAL STROBE set-up time | 300 | | | ps | | | t <sub>ALSH</sub> | a bus to LOCAL STROBE hold time | 0 | - | _ | ps | _ | | t <sub>DLSSU</sub> | D bus to LOCAL STROBE set-up time | 400 | _ | _ | ps | _ | | t <sub>DLSH</sub> | D bus to LOCAL STROBE hold time | 2 | _ | <del>-</del> | ns | _ | | t <sub>GLSU</sub> | GLOBAL STROBE to LOCAL<br>STROBE set-up time | 5 | _ | | ns | | | t <sub>GS,</sub> t <sub>LS</sub> | GLOBAL STROBE and LOCAL STROBE pulse widths | 5 | _ | _ | ns | Recommended local<br>strobe frequency = 50MHz | | t <sub>LSL</sub> | LOCAL STROBE low time | 5 | | _ | ns | | | t <sub>TS</sub> | TEST STROBE pulse width | 6.5 | _ | _ | ns | _ | | t <sub>GLH</sub> | GLOBAL STROBE to LOCAL STROBE hold time | 0 | _ | _ | ps | _ | 200 Mb/s 64 x 64 Crosspoint Switch | Parameters | Description | Min | Тур | Max | Units | Conditions | |-------------------|---------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------| | t <sub>GSZ</sub> | GLOBAL STROBE to valid output (flow-through mode) | 2.7 | | 5.6 | ns | | | tcgsu | CLK to GLOBAL STROBE set-up time (clocked mode) | 200 | _ | _ | ps | Data being clocked in at this time is invalid | | t <sub>GCL</sub> | GLOBAL STROBE to CLK hold time (clocked mode) | 3.5 | | _ | ns | Data being clocked in at this time is invalid | | t <sub>TSQ</sub> | TEST STROBE to valid Q output | _ | _ | 7.1 | ns | _ | | t <sub>TSBQ</sub> | S bus to valid output | | | 7.1 | ns | - | | t <sub>TSQT</sub> | TEST STROBE to tri-state condition on Q | _ | _ | 6.5 | ns | _ | ## **AC Timing Waveforms** Figure 2: Flow-through Mode Minimum Data Valid Time, PW Figure 3: Clocked Mode Input Data Set-up & Hold Times $O_0 - O_6$ Data Sheet VSC864A-2 Figure 6: Block Diagram of Internal Write Mode Circuits 200 Mb/s 64 x 64 Crosspoint Switch #### **Table 4: Pin Description** | Pin# | Name | I/O | Description | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 12-16, 20-30, 35-45, 49-53,184-<br>188, 192- 202, 207-217, 221-225 | I <sub>0</sub> - I <sub>63</sub> | I | The 64 ECL signal inputs. | | | | | · 11 | TRI | 1 | ECL input containing Tristate data to be loaded into a 64:1 Mux holding latch. (Tristate = HIGH) Combined with a control register's destination address. Used to tristate the corresponding output. | | | | | 5-10 | D <sub>0</sub> - D <sub>5</sub> | I | ECL inputs containing the destination address to be loaded into the 64:1 Mux holding latch. | | | | | 178-183 | A <sub>0</sub> - A <sub>5</sub> | I | ECL inputs containing the address of the 64:1 Mux holding/control latch to be programmed. | | | | | 177 | LOCAL<br>STROBE | I | Active HIGH, ECL input used to load the D0-D5 and TRI data into the 64:1 Mux holding latch. | | | | | 34 | GLOBAL<br>STROBE | I | Active HIGH, ECL input used to load destination addresses to all 64:1 S Mux control latches simultaneously from the data contained in their corresponding holding latches. | | | | | 54-59 | S <sub>0</sub> - S <sub>5</sub> | I | ECL inputs containing the address of the control latch to be observed at the QD output when the TEST STROBE is HIGH. | | | | | 60 | TEST<br>STROBE | I | Active HIGH, ECL input used to enable Test Mode and observation of a selected 64:1 Mux control latch's destination address. | | | | | 206 | C/FT | I | ECL input used to enable Clocked or Flow-through Mode (Clocked = HIGH/Flow-Thru = LOW). | | | | | 203 | CK | I | ECL clock input for Clocked Mode. | | | | | 68, 71, 73, 78, 80, 83, 85, 88, 92,95,97,100,102,107,109,112, 126, 129, 131, 136,138, 141,143, 148, 150, 153, 155,158, 162, 165, 167, 170, 240, 243, 245, 250, 252, 255, 257, 260, 264, 267, 269, 272, 274, 279, 281, 284, 298, 301, 303, 308, 310, 313, 315, 320, 322, 325, 327, 330, 334, 337, 339, 342 | z <sub>0</sub> - z <sub>63</sub> | 0 | The 64 ECL signal outputs. | | | | | 296 | QD | 0 | ECL output used to observe the output of a selected 64:1 Mux i Test Mode. | | | | | 114,117,121,124,286,289,293 | Q <sub>0</sub> - Q <sub>6</sub> | 0 | ECL outputs containing the selected 64:1 Mux control register's destination address and TRI bit in Test Mode | | | | # Data Sheet VSC864A-2 | Pin# | Name | I/O | Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------------------| | 3, 17, 32, 47, 61, 76, 90, 104,<br>118,132, 146, 160, 175, 189, 204,<br>219, 233, 248, 262,276, 290, 304,<br>318, 332 | VCC | | ØV ground connection for internal logic. | | 2, 63, 69, 74, 81, 86, 93, 98,<br>103, 110, 115, 122, 127, 134,<br>139, 144, 151, 156, 163, 168,<br>174, 235; 241, 246, 253, 258,<br>265, 270, 275, 282, 287, 294,<br>299, 306, 311, 316, 323, 328,<br>335, 340 | VCCA | | ØV 'dirty' ground connection for outputs. | | 4, 18, 33, 48, 62, 77, 91, 105,119, 133, 147, 161, 176, 190,205, 220, 234, 249, 263, 277,305, 319, 333 | VTT | | -2V supply connection. | | 291 | VSUB | | -2V supply connection to substrate (most negative supply). | | 1, 19, 31, 46, 64-67, 70, 72, 75, 79, 82, 84, 87, 89, 94, 96, 99, 101, 106, 108, 111, 113, 116, 120, 123, 125, 128, 130, 135, 137, 140, 142, 145, 149, 152, 154, 157, 159, 164, 166, 169,171-173, 191, 218, 226-232, 236-239, 242, 244, 247, 251, 254, 256, 259, 261, 266, 268, 271, 273, 278, 280, 283, 285, 288, 292, 295, 297, 300, 302, 307, 309, 312, 314, 317, 321, 324, 326, 329, 331, 336, 338, 341, 343, 344 | N/C | | No Connection. These pins are not internally connected. | 200 Mb/s 64 x 64 Crosspoint Switch #### **Table 5: Pin Identification** | Name | Pin# |-----------------|------|-----------------|------|-----------------|------|-----------------------|------|-----------------|------|-----------------|------|------------------|----------| | I <sub>0</sub> | 12 | I <sub>22</sub> | 26 | I <sub>44</sub> | 41 | D <sub>2</sub> | 7 | Z <sub>6</sub> | 85 | Z <sub>28</sub> | 162 | Z <sub>50</sub> | 303 | | 11 | 225 | I <sub>23</sub> | 211 | I <sub>45</sub> | 196 | D <sub>3</sub> | 8 | z <sub>7</sub> | 88 | Z <sub>29</sub> | 165 | Z <sub>51</sub> | 308 | | I <sub>2</sub> | 13 | I <sub>24</sub> | 27 | I <sub>43</sub> | 42 | D <sub>4</sub> | 9 | Z <sub>8</sub> | 92 | z <sub>30</sub> | 167 | Z <sub>52</sub> | 310 | | I <sub>3</sub> | 224 | I <sub>25</sub> | 210 | I <sub>43</sub> | 195 | D <sub>5</sub> | 10 | Z9 | 95 | z <sub>31</sub> | 170 | Z <sub>53</sub> | 313 | | I <sub>4</sub> | 44 | I <sub>26</sub> | 28 | I <sub>43</sub> | 43 | Α <sub>0</sub> | 183 | z <sub>10</sub> | 97 | Z <sub>32</sub> | 240 | Z <sub>54</sub> | 315 | | I <sub>5</sub> | 223 | I <sub>27</sub> | 209 | I <sub>43</sub> | 194 | A <sub>1</sub> | 182 | z <sub>11</sub> | 100 | Z <sub>33</sub> | 243 | Z <sub>55</sub> | 320 | | I <sub>6</sub> | 15 | I <sub>28</sub> | 29 | I <sub>43</sub> | 44 | A <sub>2</sub> | 181 | z <sub>12</sub> | 102 | Z <sub>34</sub> | 245 | Z <sub>56</sub> | 322 | | I <sub>7</sub> | 222 | I <sub>29</sub> | 208 | I <sub>43</sub> | 193 | A3 | 180 | z <sub>13</sub> | 107 | Z <sub>35</sub> | 250 | Z <sub>57</sub> | 325 | | Ig | 16 | I <sub>30</sub> | 30 | I <sub>43</sub> | 45 | A <sub>4</sub> | 179 | z <sub>14</sub> | 109 | Z <sub>36</sub> | 252 | Z <sub>58</sub> | 327 | | I <sub>9</sub> | 221 | I <sub>31</sub> | 207 | I <sub>43</sub> | 192 | A5 | 178 | Z <sub>15</sub> | 112 | Z <sub>37</sub> | 255 | Z <sub>59</sub> | 330 | | I <sub>10</sub> | 20 | I <sub>32</sub> | 35 | I <sub>43</sub> | 49 | s <sub>0</sub> | 54 | z <sub>16</sub> | 126 | z <sub>38</sub> | 257 | Z <sub>601</sub> | 334 | | I <sub>11</sub> | 217 | I33 | 202 | I <sub>43</sub> | 188 | $s_1$ | 55 | z <sub>17</sub> | 129 | Z39 | 260 | z <sub>61</sub> | 337 | | I <sub>12</sub> | 21 | I <sub>34</sub> | 36 | I <sub>43</sub> | 50 | s <sub>2</sub> | 56 | z <sub>18</sub> | 131 | Z <sub>40</sub> | 264 | Z <sub>62</sub> | 339 | | I <sub>13</sub> | 216 | I <sub>35</sub> | 201 | I <sub>43</sub> | 187 | s <sub>3</sub> | 57 | Z <sub>19</sub> | 136 | Z <sub>41</sub> | 267 | Z <sub>63</sub> | 342 | | I <sub>14</sub> | 22 | I36 | 37 | I <sub>43</sub> | 51 | s <sub>4</sub> | 58 | z <sub>20</sub> | 138 | Z <sub>42</sub> | 269 | Q <sub>0</sub> | 114 | | I <sub>15</sub> | 215 | I <sub>37</sub> | 200 | I <sub>43</sub> | 186 | S <sub>5</sub> | 59 | z <sub>21</sub> | 141 | Z <sub>43</sub> | 272 | Q <sub>1</sub> | 117 | | I <sub>16</sub> | 23 | I <sub>38</sub> | 38 | I <sub>43</sub> | 52 | $z_0$ | 68 | z <sub>22</sub> | 143 | Z <sub>44</sub> | 274 | Q <sub>2</sub> | 121 | | I <sub>17</sub> | 214 | I39 | 199 | I <sub>43</sub> | 185 | $z_1$ | 71 | Z <sub>23</sub> | 148 | Z <sub>45</sub> | 279 | Q <sub>3</sub> | 124 | | I <sub>18</sub> | 24 | I <sub>40</sub> | 39 | I <sub>43</sub> | 53 | $z_2$ | 73 | Z <sub>24</sub> | 150 | Z <sub>46</sub> | 281 | Q <sub>4</sub> | 286 | | I <sub>19</sub> | 213 | I <sub>41</sub> | 198 | I <sub>43</sub> | 184 | <b>Z</b> <sub>3</sub> | 78 | Z <sub>25</sub> | 153 | Z <sub>47</sub> | 284 | Q <sub>5</sub> | 289 | | I <sub>20</sub> | 25 | I <sub>42</sub> | 40 | D <sub>0</sub> | 5 | Z <sub>4</sub> | 80 | z <sub>26</sub> | 155 | Z <sub>48</sub> | 298 | Q <sub>6</sub> | 293 | | I <sub>21</sub> | 212 | I <sub>43</sub> | 197 | D <sub>1</sub> | 6 | Z <sub>5</sub> | 83 | Z <sub>27</sub> | 158 | Z <sub>49</sub> | 301 | | <u> </u> | Data Sheet VSC864A-2 ## Package Information Figure 7: 344 Pin Ceramic LDCC Package Table 6: 344 Pin Ceramic LDCC Tolerance Table | Item | mm (Min/Max) | In (Min/Max) | Item | mm (Min/Max) | In (Min/Max) | |------|--------------|--------------|------|--------------|---------------| | Α | 58.93/59.94 | 2.320/2.340 | Н | 0.15/0.25 | 0.006/0.010 | | В | 34.54 TYP | 1.36 TYP | I* | REF 2.54 TYP | REF 0.100 TYP | | C* | 0.51 TYP | 0.020 TYP | J* | 32.00 TYP | 1.26 TYP | | D | 0.38/0.63 | 0.015/0.025 | K | 39.46 TYP | 1.08 TYP | | Е | 2.16/2.92 | 0.085/0.115 | L | 36.57/37.59 | 1.440/1.480 | | F | 0.09/0.216 | 0.0004/0.008 | M* | 54.36 TYP | 2.140 TYP | | G | 5.08/7.62 | 0.200/0.300 | | | _ | | | | | | | | <sup>\*</sup>At package body NOTES: 1) Drawing not to scale. 2) Packages: Ceramic (alumina); Heat sinks: Copper-tungsten; Leads: Alloy 42 with gold plating 200 Mb/s 64 x 64 Crosspoint Switch ### Expandability The VSC864A-2 can be expanded to larger crosspoint switches by configuring it so that any input can be multiplexed to any output. The figure below is an example of a 128 x 128 crosspoint switch. The top two VSC864A-2s (1&2) correspond to the first 64 outputs and the bottom two VSC864A-2s (3&4) correspond to the last 64 outputs. The VSC864A-2s on the left (1&3) correspond to the first 64 inputs, and the two VSC864A-2s on the right (2&4) correspond to the last inputs. All like outputs are then joined to form a 128 bit Z output bus. The ability of the VSC864A-2 to tri-state its outputs will prevent contention on the Z bus. The TRI input is configured such that when it is active on the left hand chips (which are responsible for routing the first 64 inputs) it is inactive on the two right hand chips (which are responsible for routing the last 64 inputs). The TRI input thus functions as the MSB of a 7-bit channel address word (A-bus plus TRI). Chips can share A-bus information. The destination (D) bus can be shared among the four chips with the local strobe for each device being used to select which output address gets reconfigured. The layout and placement of the VSC864A-2 is such that inputs are on the top and bottom of the chip and outputs are to the right and left. In this way a PC board design for a large crosspoint is facilitated. In the read mode tri-stateability on the Q-bus can be controlled with the TEST STROBE input. A "low" level on this input will tri-state its corresponding Q-bus. In this way the Q-bus from all chips can be wire-OR'ed. Individual TEST STROBE signals to each chip, however, are required. Figure 8: 128 X 128 Crosspoint Switch Diagram Data Sheet VSC864A-2 ### Ordering Information The part number for this product is formed by a combination of the device number and the package style: VSC864A-2xx **Device Type:** VSC864A-2: 64X64 Crosspoint Switch Package Type F: 344-pin Leaded Chip Carrier (LDCC) #### **Notice** Vitesse Semiconductor Corporation reserves the right to make changes in its products, specifications or other information at any time without prior notice. Therefore the reader is cautioned to confirm that this datasheet is current prior to placing any orders. The company assumes no responsibility for any circuitry described other than circuitry entirely embodied in a Vitesse product. #### Warning Vitesse Semiconductor Corporation's product are not intended for use in life support appliances, devices or systems. Use of a Vitesse product in such applications without the written consent is prohibited.