War College 021020 # 4096 # 4096×1 DYNAMIC RANDOM ACCESS MEMORY **GENERAL DESCRIPTION** — The 4096DC is a 4096-bit dynamic Random Access Memory organized as 4096 one-bit words. This device is designed utilizing the single transistor dynamic memory cell. A unique address multiplexing and latching technique permits the packaging of the 4096DC in a standard 16-pin ceramic Dual In-line Package. The use of this package allows construction of highly dense memory systems utilizing widely available automated testing and insertion equipment. The 4096DC features direct TTL compatibility, on-chip address, data input and data output latches, TTL-level clocks with extremely low capacitance and a range of access times from 200 ns (4096-2DC) to 350 ns (4096-5DC). The 4096DC is manufactured using the n-channel Isoplanar process. - ALL INPUTS TTL-COMPATIBLE, INCLUDING CLOCKS - ON-CHIP LATCHES FOR ADDRESSES, CHIP SELECT, DATA INPUT - THREE-STATE TTL-COMPATIBLE OUTPUT - CHIP SELECT DECODING DOES NOT ADD TO ACCESS TIME - READ OR WRITE CYCLES: 4096-2: 300 ns, 4096-3: 360 ns, 4096-4: 420 ns, 4096-5: 500 ns - ACTIVE POWER: 4096-2: <431 mW, 4096-3: <378 mW, 4096-4: <341 mW, 4096-5: <315 mW</li> - \$TANDBY POWER: <25 mW</li> - STANDARD 16-PIN CERAMIC PACKAGE 3 67 #### FAIRCHILD MOS INTEGRATED CIRCUITS • 4096 #### **PIN NAMES** **Data Output** DOUT Address Inputs An +5 V Power Supply Vcc. Data Input DIN Vss 0 V Power Supply Chip Select Input $\overline{cs}$ 5 V Power Supply WE Write Enable Input V<sub>BB</sub> +12 V Power Supply Row Address Strobe (Clock) Input ۵aV RAS CAS Column Address Strobe (Clock) Input ## **ABSOLUTE MAXIMUM RATINGS (Note 1)** Voltage of any pin relative to VBB Operating Temperature Storage Temperature (Ambient) -0.5 V to +25.0 V 0°C to 70°C -55°C to 150°C ADDRESSING — The 12 address bits required to decode 1 of 4096 cell locations are multiplexed onto the 6 address pins and latched into the on-chip row and column address latches. The Row Address Strobe (RAS) latches the 6 row address bits onto the chip. The Column Address Strobe (CAS) latches the 6 column address bits plus Chip Select (CS) onto the chip. Since the Chip Select signal is not required until well into the cycle, its decoding time does not add to the system access or cycle time. DATA INPUT/OUTPUT — Data to be written into a selected cell is latched into an on-chip register by a combination of WE and CAS. The last of these signals making its negative transition is the strobe for the Data In register. This permits several options in the write timing. In a write cycle, if the WE input is activated prior to CAS, the Data In is strobed by CAS and the set-up and hold times are referenced to this signal. If the cycle is to be a read-write cycle or read-modify-write cycle, then the WE input will not go to a logic 0 until after the access time has elapsed. But now, because CAS is ready at a logic 0, the Data In is strobed in by WE and the set-up hold times are referenced to WE. At the beginning of a memory cycle the state of the Data Out Latch and buffer depend on the previous memory cycle. If during the previous cycle the chip was unselected, the output buffer will be in its open-circuit condition. If the previous cycle was a read, read-write, or read-modify-write cycle and the chip was selected, then the output latch and buffer will contain the data read from the selected cell. This output data is the same polarity (not inverted) as the input data. If the previous cycle was a write cycle (WE active low before access time) and the chip was selected, then the output latch and buffer will contain a logic 1. Regardless of the state of the output it will remain valid until CAS goes negative. At that time the output will unconditionally go to its open-circuit state. It will remain open circuit until after an access time has elapsed. At access time the output will assume the proper state for the type of cycle performed. If the chip is unselected, it will not accept a WRITE command and the output will remain in the open-circuit state. INPUT/OUTPUT LEVELS — All inputs, including the two address strobes, will interface directly with TTL. The high impedance, low capacitance input characteristics simplify input driver selection by allowing use of standard logic elements rather than specially designed driver elements. Even though the inputs may be driven directly by TTL gates, pull-up or termination resistors are normally required in a system to prevent ringing of the input signals due to line inductance and reflections. In high speed memory systems, transmission line techniques must be employed on the signal lines to achieve optimum system speeds. Series rather than parallel terminations may be employed at some degradation of system speed. The three-state output buffer is a low impedance to V<sub>CC</sub> for a logic 1 and a low impedance to V<sub>SS</sub>, for a logic 0. The resistance to V<sub>CC</sub> is 500 ohms maximum and 150 ohms typically. The resistance to V<sub>SS</sub> is 200 ohms maximum and 100 ohms typically. The separate V<sub>CC</sub> pin allows the output buffer to be powered from the supply voltage of the logic to which chips are interfaced. During battery standby operation, the V<sub>CC</sub> pin may be unpowered without affecting the 4096 refresh operation. This allows all system logic except the RAS timing circuitry and the refresh address logic to be turned off during battery standby to conserve power. REFRESH — Refresh of the cell matrix is accomplished by performing a memory cycle at each of the 64 row addresses every 2 milliseconds or less. Any read cycle refreshes the selected row, regardless of the state of the Chip Select. A write, read-write, or read-modify-write cycle also refreshes the selected row but the chip should be unselected to prevent writing data into the selected cell. **POWER DISSIPATION/STANDBY MODE** — Most of the circuitry used in the 4096 is dynamic and draws power only as the result of an address strobe edge. Because the power is not drawn during the whole time the strobe is active, the dynamic power is a function of operating frequency. Typically, the power is 120mW at a 1 $\mu$ S cycle time for the 4096DC with a worst case power of less than 341 mW at a 420 ns cycle time. To reduce the overall system power the Row Address Strobe (RAS) must be decoded and supplied to only the selected chips. The $\overline{CAS}$ must be supplied to all chips (to turn off the unselected outputs). But those chips that did not receive a $\overline{RAS}$ will not dissipate any power on the $\overline{CAS}$ edges, except for that required to turn off the output. If the $\overline{RAS}$ is decoded and supplied to the selected chips, then the Chip Select input of all chips can be at a logic 0. The chips that receive a $\overline{CAS}$ but no $\overline{RAS}$ will be unselected (output open-circuited) regardless of the Chip Select input. ## FAIRCHILD MOS INTEGRATED CIRCUITS . 4096 ## RECOMMENDED DC OPERATING CONDITIONS (0°C $\leq$ TA $\leq$ 70°C) | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |------------------|--------------------------------------|-------|------|----------------------------|-------|-------| | VDD | Supply Voltage | 11,4 | 12.0 | 12 6 | V | 2 | | Vcc | Supply Voltage | 4.5 | 50 | $v_{DD}$ | l v | 2 | | V <sub>SS</sub> | Supply Voltage | 0 | ο ' | Ü | . v | 2,12 | | V <sub>BB</sub> | Supply Voltage | -5.5 | 50 | 4.5 | ¦ v | 2 | | V <sub>IH1</sub> | Input HIGH Voltage Address Input | 2.4 | 5.0 | ٧٥٥ | V | 2,14 | | VIL | Input LOW Voltage, All Inputs | - 1.0 | 0 | 0.6 | V | 2,14 | | V <sub>IH2</sub> | Input HIGH Voltage, RAS, CAS, CS, WE | 2.7 | 50 | $v_{\mathbf{G}\mathbf{G}}$ | 1 v | 2,14 | DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C) (V<sub>DD</sub> = 12.0 V ± 5%, V<sub>CC</sub> = 5.0 V ± 10%, V<sub>SS</sub> ± 0 V, V<sub>BB</sub> = -5.0 V ± 10%) | SYMBOL | PARAMETER | PART NUMBER | | | | | | | | | | |------------------|------------------------------------------------------|-------------|------|----------|-----|--------|---------------|--------|-----|-------|-------| | | | 4096-2 | | 4096-3 | | 4096-4 | | 4096-5 | | UNITS | NOTES | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | | I <sub>DD1</sub> | Average V <sub>DD</sub> Power Supply Current | | 35 | [ | 30 | Ţ - | 21 | : | 25 | mΑ | 16 | | lcc | V <sub>CC</sub> Power Supply Current | | T | · — · | ] | | !<br>: | • | : | mA | 9 | | l <sub>BB</sub> | Average VBB Power Supply Current | | 75 | | 75 | | ! <i>1</i> '5 | | 75 | μА | | | IDD2 | Standby VDD Power Supply Current | | 2 | Ţ | 2 | : | . 2 | • | . 2 | mA | | | IN | Input Leakage Current (Any Input) | | 10 | | 10 | ! | 10 | | 10 | μА | 10 | | lout | Output Leakage Current | | ] 10 | | 10 | | 10 | | 10 | μA | 11 | | v <sub>он</sub> | Output HIGH Voltage at IOUT =5 mA | 2.4 | Ī | 24 | | 2.4 | ' | 24 | | V | ! | | VOL | Output LOW Voltage at IOUT = 2 mA | | 0.4 | ! | 0.4 | | 0.4 | | 0.4 | V | | | CINI | Input Capacitance (A <sub>0</sub> - A <sub>5</sub> ) | Ī | 10 | ļ | 10 | 1 | : 10 | | 10 | ρf | , | | C <sub>IN2</sub> | Input Capacitance (RAS, CAS, DIN, WE, CS) | | 7 | <u>.</u> | 7 | 1 | , | | ' 1 | ρF | | | COUT | Output Capacitance (DOUT) | <b>i</b> | 8 | 1 | 8 | 1 | . 8 | | В | ρF | | **RECOMMENDED AC OPERATING CONDITIONS (0°C \leq TA \leq 70°C) (VDD = 12.0 V \times 5°\circ, VCC = 5.0 V \times 10°\circ, VSS = 0 V, VBB = -5.0 V \times 10°\circ, (Note 17)** | SYMBOL | PARAMETER | PART NUMBER | | | | | | | | | | |-------------------|------------------------------------------|-------------|-----|--------|-----|--------|----------|--------|----------|--------|-------| | | | 4096-2 | | 4096 3 | | 4096-4 | | 4096-5 | | UNITS | NOTES | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | 1 | : | | <sup>t</sup> RC | Random Read or Write Cycle Time | 300 | | 365 | | 425 | 1<br> | 500 | <u> </u> | ns . | 3 | | <sup>t</sup> RAC | Access Time from ROW Address Strobe | | 200 | Ī | 250 | | 300 | ) ; | 350_ | D ns i | 3, 15 | | <sup>t</sup> CAC | Access Time from Column Address Strobe | | 120 | | 150 | ] | 175 | ر<br>، | 200 | ns | 4 | | <sup>t</sup> OFF | Output Buffer Turn-Off Delay | 0 | 70 | 0 | 80 | 0 | 90 | ο | 100 | ns | 4 | | tRP | ROW Address Strobe Precharge Time | 100 | l | 115 | ] | 125 | ! | 150 | | ns | | | <sup>t</sup> RCL | ROW to Column Strobe Lead Time | 80 | | 100 | ļ | 125 | ! | 150 | | ns | 3 | | tCPW | Column Address Strobe Pulse Width | 120 | ] | 150 | | 175 | <u> </u> | 200 | | ns | | | tAS | Address Set-Up Time | 0 | ] | 0 | ] | Ü | | 0 | | ns | 3, 4 | | <sup>t</sup> AH | Address Hold Time | 50 | | 60 | | 70 | ! | 80 | | ns | 3, 4 | | <sup>t</sup> CH | Chip Select Hold Time | 70 | | 80 | | 90 | | 100 | | 115 | | | *RCS | Read Command Set-Up Time | 0 | | Ο | | 0 | | 0 | | 115 | 4 | | <sup>t</sup> RCH | Read Command Hold Time | 30 | | 35 | | 40 | : | 45 | | - 08 | 5 | | tWCH | Write Command Hold Time | 90 | I | 110 | | 140 | | 150 | | OS | 4,6 | | twp | Write Command Pulse Width | 120 | ] | 150 | | 175 | ] | 200 | | ns | _ | | *CRL | Column to ROW Strobe Lead Time | 20 | ] . | 20 | | 20 | +20 | 20 | Ĺ | 115 | 7 | | <sup>t</sup> CWL | Write Command to Column Strobe Lead Time | 120 | 1 | 150 | | 175 | !<br>] | 200 | | i ns | 13 | | tOS | Data In Set-Up Time | 0 | Ι | 0 | · . | Ú | Ì | 0 | ]<br>! | ns | 13 | | <sup>t</sup> DH | Data In Hold Time | 90 | | 110 | Ī | 130 | | 150 | I | ras . | 13 | | <sup>t</sup> RFSH | Refresh Period | | 2 | [ | 2 | | 2 | | 2 | ms | | | <sup>t</sup> MOD | Modify Time | | 10 | | 10 | | 10 | | 10 | μs | 8 | Notes on following page. ### NOTES: - 1. Strasses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. All voltages referenced to VSS. - 3. Referenced to RAS leading edge. 4. Referenced to CAS leading edge. 5. Referenced to CAS trailing edge. - Write Command Hold Time is important only when performing normal random write cycles. - During read-write or read-modify-write cycles, the Write Command Pulse Width is the limiting parameter. - Referenced to the RAS trailing edge. - Referenced to access time. - 9. Depends upon output loading. The V<sub>CC</sub> supply is connected only to the output buffer. - 10. All device pins at 0 volts except VBB at -5 volts and pin under test which is at +10 volts. - 11. Gutput disabled by chip select input. - 11. Output placed by only select tipot. 12. Output voltage will swing from VSS to VCC independent of differential between VSS and VCC. 13. These parameters are referenced to the CAS leading edge in random write cycle operation and to the WE leading edge in read-write or readmodify-write cycles. - 14. Input voltages greater than TTL levels (0 to 5 V) require device operation at reduced speed. - 15. Assumes tack minimum. - 16. Current is proportional to speed with maximum current measured at fastest cycle rate. - 17. AC measurements assume ≈10 ns rise and fall times. ### **TIMING DIAGRAMS** #### READ CYCLE