## Features

- Low Pin Count (LPC) BIOS Device
- Functions as Firmware Hub for Intel 8XX, E7XXX and E8XXX Chipsets
- 8M Bits of Flash Memory for Platform Code/Data Storage
- Uniform, 64-Kbyte Memory Sectors
- Automated Byte-program and Sector-erase Operations
- Two Configurable Interfaces
- Firmware Hub (FWH) Interface for In-System Operation
- Address/Address Multiplexed (A/A Mux) Interface for Programming during Manufacturing
- Firmware Hub Hardware Interface Mode
- 5-signal Communication Interface Supporting x8 Reads and Writes
- Read and Write Protection for Each Sector Using Software-controlled Registers
- Two Hardware Write-protect Pins: One for the Top Boot Sector, One for All Other Sectors
- Five General-purpose Inputs, GPIs, for Platform Design Flexibility
- Operates with 33 MHz PCI Clock and 3.3V I/O
- Address/Address Multiplexed (A/A Mux) Interface
- 11-pin Multiplexed Address and 8-pin Data Interface
- Supports Fast On-board or Out-of-system Programming
- Power Supply Specifications
$-V_{c c}: 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$
- $\mathrm{V}_{\mathrm{PP}}$ : 3.3V and 12V for Fast Programming
- Industry-standard Packages
- (40-lead TSOP or 32-lead PLCC)


## Description

The AT49LW080 is a Flash memory device designed to be compatible with the Intel 82802AC and the Intel 82802AB Firmware Hub (FWH) devices for PC-Bios Application. A feature of the AT49LW080 is the nonvolatile memory core. The highperformance memory is arranged in sixteen 64-Kbyte sectors (see page 12).

## Pin Configurations



The AT49LW080 supports two hardware interfaces: Firmware Hub (FWH) for in-system operation and Address/Address Multiplexed (A/A Mux) for programming during manufacturing. The IC (Interface Configuration) pin of the device provides the control between the interfaces. The interface mode needs to be selected prior to power-up or before return from reset (RST or INIT low to high transition).

An internal Command User Interface (CUI) serves as the control center between the two device interfaces (FWH and A/A Mux) and internal operation of the nonvolatile memory. A valid command sequence written to the CUI initiates device automation.
Specifically designed for 3 V systems, the AT49LW080 supports read operations at 3.3 V and sector erase and program operations at 3.3 V and $12 \mathrm{~V} \mathrm{~V}_{\mathrm{PP}}$. The $12 \mathrm{~V} \mathrm{~V}_{\mathrm{PP}}$ option renders the fastest program performance which will increase factory throughput, but is not recommended for standard in-system FWH operation in the platform. With the 3.3V $\mathrm{V}_{\mathrm{PP}}$ option, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{PP}}$ should be tied together for a simple, low-power 3 V design. In addition to the voltage flexibility, the dedicated VPP pin gives complete data protection when $\mathrm{V}_{\text {PP }} \leq \mathrm{V}_{\text {PPLK }}$. Internal $\mathrm{V}_{\text {PP }}$ detection circuitry automatically configures the device for sector erase and program operations. Note that, while current for 12 V programming will be drawn from $\mathrm{V}_{\mathrm{PP}}, 3.3 \mathrm{~V}$ programming board solutions should design such that $\mathrm{V}_{\mathrm{PP}}$ draws from the same supply as $\mathrm{V}_{\mathrm{CC}}$, and should assume that full programming current may be drawn from either pin.

## Firmware Hub Interface

## Address/Address Multiplexed Interface

The Firmware Hub (FWH) interface is designed to work with the I/O Controller Hub (ICH) during platform operation.

The FWH interface consists primarily of a five-signal communication interface used to control the operation of the device in a system environment. The buffers for this interface are PCI compliant. To ensure the effective delivery of security and manageability features, the FWH interface is the only way to get access to the full feature set of the device. The FWH interface is equipped to operate at 33 MHz , synchronous with the PCl bus.

The A/A Mux interface is designed as a programming interface for OEMs to use during motherboard manufacturing or component pre-programming.

The A/A Mux refers to the multiplexed row and column addresses in this interface. This approach is required so that the device can be tested and programmed quickly with automated test equipment (ATE) and PROM programmers in the OEM's manufacturing flow. This interface also allows the device to have an efficient programming interface with potentially large future densities, while still fitting into a 32 -pin package. Only basic reads, programming, and erase of the nonvolatile memory sectors can be performed through the A/A Mux interface. In this mode FWH features, security features and registers are unavailable. A row/column ( $\mathrm{R} / \overline{\mathrm{C}}$ ) pin determines which set of addresses "rows or columns" are latched.

## Block Diagram



## Pin Description

Table 1 details the usage of each of the device pins. Most of the pins have dual functionality, with functions in both the Firmware Hub and A/A Mux interfaces. A/A Mux functionality for pins is shown in bold in the description box for that pin. All pins are designed to be compliant with voltage of $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ max, unless otherwise noted.

Table 1. Pin Description

| Symbol | Type | Interface |  | Name and Function |
| :---: | :---: | :---: | :---: | :---: |
|  |  | FWH | A/A Mux |  |
| IC | INPUT | X | X | INTERFACE CONFIGURATION PIN: This pin determines which interface is operational. This pin is held high to enable the A/A Mux interface. This pin is held low to enable the FWH interface. This pin must be set at powerup or before return from reset and not changed during device operation. This pin is pulled down with an internal resistor, with value between 20 and $100 \mathrm{k} \Omega$ With IC high (A/A Mux mode), this pin will exhibit a leakage current of approximately $200 \mu \mathrm{~A}$. This pin may be floated, which will select FWH mode. |
| $\overline{\mathrm{RST}}$ | INPUT | X | X | INTERFACE RESET: Valid for both A/A Mux and FWH interface operations. When driven low, $\overline{\text { RST inhibits write operations to provide data }}$ protection during power transitions, resets internal automation, and tristates pins FWH [3:0] (in FWH interface mode). $\overline{\text { RST high enables normal }}$ operation. When exiting from reset, the device defaults to read array mode. |
| $\overline{\text { INIT }}$ | INPUT | X |  | PROCESSOR RESET: This is a second reset pin for in-system use. This pin is internally combined with the $\overline{\mathrm{RST}}$ pin. If this pin or $\overline{\mathrm{RST}}$ is driven low, identical operation is exhibited. This signal is designed to be connected to the chipset INIT signal (Max voltage depends on the processor. Do not use 3.3V.) <br> A/A Mux $=\overline{\mathrm{OE}}$ |

Table 1. Pin Description (Continued)

| Symbol | Type | Interface |  | Name and Function |
| :---: | :---: | :---: | :---: | :---: |
|  |  | FWH | A/A Mux |  |
| CLK | INPUT | X |  | 33 MHz CLOCK for FWH INTERFACE: This input is the same as the PCI clock and adheres to the PCI specification. <br> A/A Mux = R/C |
| FWH[3:0] | I/O | X |  | FWH I/Os: I/O Communication. <br> A/A Mux = I/O[3:0] |
| FWH4 | INPUT | X |  | FWH INPUT: Input Communication. <br> A/A Mux = $\overline{\mathrm{WE}}$ |
| ID[3:0] | INPUT | X |  | IDENTIFICATION INPUTS: These four pins are part of the mechanism that allows multiple parts to be attached to the same bus. The strapping of these pins is used to identify the component. The boot device must have $\operatorname{ID}[3: 0]=0000$ and it is recommended that all subsequent devices should use a sequential up-count strapping (i.e., 0001, 0010, 0011, etc.). These pins are pulled down with internal resistors, with values between 20 and $100 \mathrm{k} \Omega$ when in FWH mode. Any ID pins that are pulled high will exhibit a leakage current of approximately $200 \mu \mathrm{~A}$. Any pins intended to be low may be left to float. In a single FWH system, all may be left floating. $A / A \text { Mux }=A[3: 0]$ |
| FGPI[4:0] | INPUT | X |  | FWH GENERAL PURPOSE INPUTS: These individual inputs can be used for additional board flexibility. The state of these pins can be read through FWH registers. These inputs should be at their desired state before the start of the PCl clock cycle during which the read is attempted, and should remain at the same level until the end of the read cycle. They may only be used for 3.3 V signals. Unused FGPI pins must not be floated. $\mathrm{A} / \mathrm{A} \text { Mux }=\mathrm{A}[10: 6]$ |
| $\overline{\text { TBL }}$ | INPUT | X |  | TOP SECTOR LOCK: When low, prevents programming or sector erase to the highest addressable sector (15), regardless of the state of the lock registers TBL high disables hardware write protection for the top sector, though register-based protection still applies. The status of TBL does not affect the status of sector-locking registers. <br> A/A Mux = A4 |
| $\overline{W P}$ | INPUT | X |  | WRITE-PROTECT: When low, prevents programming or sector erase to all but the highest addressable sectors (0-14), regardless of the state of the corresponding lock registers. WP-high disables hardware write protection for these sectors, though register-based protection still applies. The status of TBL does not affect the status of sector-locking registers. <br> A/A Mux = A5 |
| A0-A10 | INPUT |  | X | LOW-ORDER ADDRESS INPUTS: Inputs for low-order addresses during read and write operations. Addresses are internally latched during a write cycle. For the A/A Mux interface these addresses are latched by $R / \bar{C}$ and share the same pins as the high-order address inputs. |
| I/O0-I/O7 | I/O |  | X | DATA INPUT/OUTPUTS: These pins receive data and commands during write cycles and transmit data during memory array and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. |
| $\overline{\mathrm{OE}}$ | INPUT |  | X | OUTPUT ENABLE: Gates the device's outputs during a read cycle. |

Table 1. Pin Description (Continued)

| Symbol | Type | Interface |  | Name and Function |
| :---: | :---: | :---: | :---: | :---: |
|  |  | FWH | A/A Mux |  |
| R/C | INPUT |  | X | ROW-COLUMN ADDRESS SELECT: For the A/A Mux interface, this pin determines whether the address pins are pointing to the row addresses, A0-A10, or to the column addresses, A11-A19. |
| $\overline{W E}$ | INPUT |  | X | WRITE ENABLE: Controls writes to the array sectors. Addresses and data are latched on the rising edge of the WE pulse. |
| $V_{\text {PP }}$ | SUPPLY | X | X | SECTOR ERASE/PROGRAM POWER SUPPLY: For erasing array sectors or programming data. $\mathrm{V}_{\mathrm{PP}}=3.3 \mathrm{~V}$ or 12 V . With $\mathrm{V}_{\text {PP }} \leq \mathrm{V}_{\text {PPLK }}$, memory contents cannot be altered. Sector erase or program with an invalid $\mathrm{V}_{\mathrm{PP}}$ (see DC Characteristics) produces spurious results and should not be attempted. $\mathrm{V}_{\mathrm{PP}}$ may only be held at 12 V for 80 hours over the lifetime of the device. |
| $\mathrm{V}_{\mathrm{cc}}$ | SUPPLY | X | X | DEVICE POWER SUPPLY: Internal detection automatically configures the device for optimized read performance. Do no float any power pins. With $\mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{LKO}}$, all write attempts to the flash memory are inhibited. Device operations at invalid $\mathrm{V}_{\mathrm{CC}}$ voltages (see DC Characteristics) produce spurious results and should not be attempted. |
| GND | SUPPLY | X | X | GROUND: Do not float any ground pins. |
| $\mathrm{V}_{\mathrm{CCa}}$ | SUPPLY | X | X | ANALOG POWER SUPPLY: This supply should share the same system supply as $\mathrm{V}_{\mathrm{CC}}$. |
| GNDa | SUPPLY | X | X | ANALOG GROUND: Should be tied to same plane as GND. |
| RFU |  | X |  | RESERVED FOR FUTURE USE: These pins are reserved for future generations of this product and should be connected accordingly. These pins may be left disconnected or driven. If they are driven, the voltage levels should meet $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ requirements. <br> A/A Mux = I/O[7:4] |
| NC |  | X | X | NO CONNECT: Pin may be driven or floated. If it is driven, the voltage levels should meet $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$. No connects appear only on the 40-lead TSOP package. |
| RY/ $\overline{\mathrm{BY}}$ | OUTPUT |  | X | READY/BUSY: Valid only in A/A Mux Mode. This output pin is a reflection of bit 7 in the status register. This pin is used to determine sector erase or program completion. |

Firmware Hub Interface (FWH)

Table 2 lists the seven required signals used for the FWH interface.
Table 2. FWH Required Signal List

| Signal | Direction |  | ( |
| :--- | :---: | :---: | :--- |
|  | Peripheral | Master |  |
| FWH[3:0] | I/O | I/O | Multiplexed command, address and data |
| FWH4 | I | O | Indicates start of a new cycle, termination of broken <br> cycle. |
| $\overline{\text { RST }}$ | I | I | Reset: Same as PCI Reset on the master. The master <br> does not need this signal if it already has PCIRST on <br> its interface. |
| CLK | I | I | Clock: Same 33 MHz clock as PCI clock on the <br> master. Same clock phase with typical PCI skew. The <br> master does not need this signal if it already has <br> PCICLK on its interface. |

FWH[3:0]: The FWH[3:0] signal lines communicate address, control, and data information over the LPC bus between a master and a peripheral. The information communicated are: start, stop (abort a cycle), transfer type (memory, I/O, DMA), transfer direction (read/write), address, data, wait states, DMA channel, and bus master grant.
FWH4: FWH4 is used by the master to indicate the start of cycles and the termination of cycles due to an abort or time-out condition. This signal is to be used by peripherals to know when to monitor the bus for a cycle.
The FWH4 signal is used as a general notification that the FWH[3:0] lines contain information relative to the start or stop of a cycle, and that peripherals must monitor the bus to determine whether the cycle is intended for them. The benefit to peripherals of FWH4 is, it allows them to enter lower power states internally.
When peripherals sample FWH4 active, they are to immediately stop driving the FWH[3:0] signal lines on the next clock and monitor the bus for new cycle information.

RESET: $\overline{\mathrm{RST}}$ or $\overline{\mathrm{INIT}}$ at VIL initiates a device reset. In read mode, $\overline{\mathrm{RST}}$ or $\overline{\text { INIT }}$ Iow deselects the memory, places output drivers in a high-impedance state, and turns off all internal circuits. RST or INIT must be held low for time $\mathrm{t}_{\text {PLPH }}$ (A/A Mux and FWH operation). The FWH resets to read array mode upon return from reset, and all sectors are set to default (locked) status regardless of their locked state prior to reset.
Driving RST or INIT low resets the device, which resets the sector lock registers to their default (write-locked) condition. A reset time ( $t_{\text {PHQV }} A / A M u x$ ) is required from RST or INIT switching high until outputs are valid. Likewise, the device has a wake time ( $\mathrm{t}_{\text {PHRH }}$ A/A Mux) from RST or INIT high until writes to the CUI are recognized. A reset latency will occur if a reset procedure is performed during a programming or erase operation.
During sector erase or program, driving RST or INIT low will abort the operation underway, in addition to causing a reset latency. Memory contents being altered are no longer valid, since the data may be partially erased or programmed.

It is important to assert RST or INIT during system reset. When the system comes out of reset, it will expect to read from the memory array of the device. If a system reset occurs with no FWH reset (this will be hardware dependent), it is possible that proper CPU initialization will not occur (the FWH memory may be providing status information instead of memory array data).

CYCLE TYPES: There are two types of cycles that are supported by the AT49LW080: FWH Memory Read and FWH Memory Write. FWH Memory Read or Write cycles start with a preamble.

PREAMBLE: The preamble consists of a START, IDSEL, 28-bit Address and MSIZE fields. The preamble is shown in Figure 1. The preamble begins with FWH4 going low and a START field driven on FWH[3:0]. For FWH Memory Read cycles, the START field must be 1101b; for FWH Memory Write cycles, the START field must be 1110b. Following the START field is the IDSEL field. This field acts like a chip select in that it indicates which device should respond to the current transaction. The next seven clocks are the 28 -bit address, which tell from where to begin reading or writing in the selected device. Next, an MSIZE value of 0 indicates the master is requesting a single byte.

Figure 1. FWH Memory Cycle Preamble


START: This one-clock field indicates the start of a cycle. It is valid on the last clock that FWH4 is sampled low. The two start fields that are used for the cycle are shown in Table 3. If the start field that is sampled is not one of these values, then the cycle attempted is not an FWH memory cycle. It may be a valid memory cycle that the FWH component may wish to decode, i.e., it may be of the LPC memory cycle variety.

Table 3. Start Fields

| FWH[3:0] | Indication |
| :--- | :--- |
| 1101 b | FWH Memory Read |
| 1110 b | FWH Memory Write |

IDSEL (DEVICE SELECT): This one-clock field is used to indicate which FWH component is being selected. The four bits transmitted over FWH[3:0] during this clock are compared with values strapped onto pins [ID3:ID0] on the FWH component. If there is a match, the FWH component will continue to decode the cycle to determine which bytes are requested on a read or which bytes to update on a write. If there isn't a match, the FWH component may discard the rest of the cycle and go into a standby power state.
MADDR (MEMORY ADDRESS): This is a seven-clock field, which gives a 28 -bit memory address. This allows for up to 256 MB per memory device, for a total of a 4 GB addressable space. The address is transferred with the most significant nibble first.
MSIZE (MEMORY SIZE): "0000b" will be sent in this field. A value of "0000b" corresponds to a single byte transfer.

## Device Operation

READ: Read operations consist of preamble, TAR, SYNC and data fields as shown in Figure 2 and described in Table 5. TAR and SYNC fields are described below. Commands using the read mode include the following functions: reading memory from the array, reading the identifier codes, reading the lock bit registers and reading the GPI registers. Memory information, identifier codes, or the GPI registers can be read independent of the $\mathrm{V}_{\text {PP }}$ voltage. Upon initial device power-up or after exit from reset mode, the device automatically resets to read array mode.

READ CYCLE, SINGLE BYTE: For read cycles, after the preamble, the master drives a TAR field to give ownership of the bus to the FWH. After the second clock of the TAR phase the FWH assumes the bus and begins driving SYNC values. When it is ready, it drives the low nibble, then the high nibble of data, followed by a TAR field to give control back to the master.

Figure 2 shows a device that requires three SYNC clocks to access data. Since the access time can begin once the address phase has been completed, the two clocks of the TAR phase can be considered as part of the access time of the part. For example, a device with a 120 ns access time could assert " 0101 b " for clocks 1 and 2 of the SYNC phase and "0000b" for the last clock of the SYNC phase. This would be equivalent to five clocks worth of access time if the device started that access at the conclusion of the preamble phase. Once SYNC is achieved, the device then returns the data in two clocks and gives ownership of the bus back to the master with a TAR phase.

TURN-AROUND (TAR): This field is two clocks wide, and is driven by the master when it is turning control over to the FWH, (for example, to read data), and is driven by the FWH when it is turning control back over to the master. On the first clock of this two-clock-wide field, the master or FWH drives the FWH[3:0] lines to "1111b". On the second clock of this field, the master or peripheral tri-states the FWH[3:0] lines.
SYNC: This field is used to add wait states. It can be several clocks in length. On target or DMA cycles, this field is driven by the FWH. If the FWH needs to assert wait states, it does so by driving "0101b" (short SYNC) on FWH[3:0] until it is ready. When ready, it will drive "0000b". Valid values for this field are shown in Table 4.

Table 4. Valid SYNC Values

| Bits[3:0] | Indication |
| :--- | :--- |
| 0000 | Ready: SYNC achieved with no error. |
| 0101 | Short Wait: Part indicating wait states. |

Figure 2. FWH Single-byte Read Waveforms


Table 5. FWH Read Cycle

| Clock Cycle | Field Name | Field Contents ${ }^{(1)}$ FWH[3:0] | FWH[3:0] Direction | Comments |
| :---: | :---: | :---: | :---: | :---: |
| 1 | START | 1101b | IN | FWH4 must be active (low) for the part to respond. Only the last start field (before FWH4 transitioning high) should be recognized. The START field contents indicate an FWH memory read cycle. |
| 2 | IDSEL | $\begin{gathered} \text { 0000b } \\ \text { to } \\ 1111 \mathrm{~b} \end{gathered}$ | IN | Indicates which FWH device should respond. If the IDSEL (ID select) field matches the value ID[3:0], then that particular device will respond to subsequent commands. |
| 3-9 | MADDR | YYYY | IN | These seven clock cycles make up the 28-bit memory address. YYYY is one nibble of the entire address. Addresses are transferred most significant nibble first. |
| 10 | MSIZE | 0000b (1 byte) | IN | The FWH will only support single-byte transfers. |
| 11 | TARO | 1111b | then Float | In this clock cycle, the master (ICH) has driven the bus to all 1 s and then floats the bus, prior to the next clock cycle. This is the first part of the bus "turnaround cycle". |
| 12 | TAR1 | 1111b (float) | Float then OUT | The FWH takes control of the bus during this cycle. During the next clock cycle, it will be driving "sync data". |
| 13-14 | WSYNC | 0101b (WAIT) | OUT | The FWH outputs the value 0101, a wait-sync (WSYNC, a.k.a. "short-sync"), for two clock cycles. This value indicates to the master (ICH) that data is not yet available from the part. This number of waitsyncs is a function of the device's access time. |
| 15 | RSYNC | 0000b (READY) | OUT | During this clock cycle, the FWH will generate a "ready-sync" (RSYNC) indicating that the least significant nibble of the least significant byte will be available during the next clock cycle. |
| 16 | DATA | YYYY | OUT | YYYY is the least significant nibble of the least significant data byte. |
| 17 | DATA | YYYY | OUT | YYYY is the most significant nibble of the least significant data byte. |
| 18 | TARO | 1111b | OUT then Float | The FWH Flash memory drives FWHO - FWH3 to 1111b to indicate a turnaround cycle. |
| 19 | TAR1 | 1111b (float) | Float then IN | The FWH Flash memory floats its outputs, the master (ICH) takes control of FWH3- FWHO. |

Note: 1. Field contents are valid on the rising edge of the present clock cycle.


WRITE: Write operations consist of preamble, data, TAR and SYNC fields as shown in Figure 3 and described in Table 6.

WRITE CYCLES, SINGLE BYTE: All devices that support FWH Memory Write cycles must support single-byte writes. FWH Memory Write cycles use the same preamble as FWH Memory Read cycles.

For write cycles, after the preamble, the master writes the low nibble, then the high nibble of data. After that the master drives a TAR field to give ownership of the bus to the FWH. After the second clock of the TAR phase, the target device assumes the bus and begins driving SYNC values. A TAR field to give control back to the master follows this.

Figure 3. FWH Single-byte Write Waveforms


Table 6. FWH Write Cycle

| Clock Cycle | Field Name | Field <br> Contents <br> FWH[3:0] | FWH[3:0] <br> Direction | IN |
| :---: | :---: | :---: | :---: | :--- |
| 1 | START | 1110 b | FWH4 must be active (low) for the part to respond. Only the last <br> start field (before FWH4 transitioning high) should be recognized. <br> The START field contents indicate an FWH memory write cycle. |  |
| 2 | IDSEL | 0000b <br> to <br> $1111 b$ | IN | Indicates which FWH device should respond. If the IDSEL (ID <br> select) field matches the value ID[3:0], then that particular device <br> will respond to subsequent commands. |
| $3-9$ | MADDR | YYYY | IN | These seven clock cycles make up the 28-bit memory address. <br> YYYY is one nibble of the entire address. Addresses are <br> transferred most significant nibble first. |
| 10 | MSIZE | DATA | YYYY | IN |

Note: 1. Field contents are valid on the rising edge of the present clock cycle.

## Response to Invalid Fields

OUTPUT DISABLE: When the FWH is not selected through a FWH read or write cycle, the FWH interface outputs (FWH[3:0]) are disabled and will be placed in a high-impedance state.

During FWH operations, the FWH will not explicitly indicate that it has received invalid field sequences. The response to specific invalid fields or sequences is as follows:

- Address out of range: The FWH address sequences is seven fields long (28 bits), but only the last five address fields ( 20 bits) will be decoded by an 8 -Mbit FWH. The FWH will respond to these lower addresses, regardless of the value of the moresignificant address bits. Address A22 has the special function of directing reads and writes to the Flash core $($ A22 $=1$ ) or to the register space (A22 = 0).
- Invalid MSIZE field: If the FWH receives an invalid size field during a read or write operation, the internal state machine will reset and no operation will be attempted. The FWH will generate no response of any kind in this situation. Invalid-size fields for a read cycle are anything but 0000. Invalid-size fields for a write cycle are anything but 0000 . When accessing register space, invalid field sizes are anything but 0000 .
Once valid START, IDSEL, and MSIZE fields are received, the FWH always will respond to subsequent inputs as if they were valid. As long as the states of FWH [3:0] and FWH4 are known, the response of the FWH to signals received during the FWH cycle should be predictable. The FWH will make no attempt to check the validity of incoming Flash operation commands.


## Bus Abort

The Bus Abort operation can be used to immediately abort the current bus operation. A Bus Abort occurs when FWH4 is driven Low, $\mathrm{V}_{\mathrm{IL}}$, during the bus operation; the memory will tri-state the Input/Output Communication pins, FWH3 - FWH0 and the FWH state machine will reset. During a write cycle, there is the possibility that an internal Flash write or erase operation is in progress (or has just been initiated). If the FWH4 is asserted during this time frame, the internal operation will not abort. The software must send an explicit Flash command to terminate or suspend the operation. The internal FWH state machine will not initiate a Flash write or erase operation until it has received the last nibble from the chipset. This means that FWH4 can be asserted as late as cycle 12 (Table 6) and no internal Flash operation will be attempted.

HARDWARE WRITE-PROTECT PINS TBL AND WP: Two pins are available with the FWH to provide hardware write-protect capabilities.
The Top Sector Lock (TBL) pin is a signal, when held low (active), prevents program or sector erase operations in the top sector of the device (15) where critical code can be stored. When TBL is high, hardware write protection of the top sector is disabled. The write-protect (WP) pin serves the same function for all the remaining sectors except the top sector. $\overline{\text { WP operates independently from TBL and does not affect the lock status of }}$ the top sector.
The $\overline{\mathrm{TBL}}$ and $\overline{\mathrm{WP}}$ pins must be set to the desired protection state prior to starting a program or erase operation since they are sampled at the beginning of the operation. Changing the state of $\overline{\mathrm{TBL}}$ or $\overline{\mathrm{WP}}$ during a program or erase operation may cause unpredictable results.

If the state of $\overline{\mathrm{TBL}}$ or $\overline{\mathrm{WP}}$ changes during a program suspend or erase suspend state, the changes to the device's locking status do not take place immediately. The suspended operation may be resumed to successfully complete the program or erase
operation. The new lock status will take place after the program or erase operation completes.

These pins function in combination with the register-based sector locking (to be explained later). These pins, when active, will write-protect the appropriate sector(s), regardless of the associated sector locking registers. (For example, when TBL is active, writing to the top sector is prevented, regardless of the state of the Write Lock bit for the top sector's locking register. In such a case, clearing the write-protect bit in the register will have no functional effect, even though the register may indicate that the sector is no longer locked. The register may still be set to read-lock the sector, if desired.)

## Device Memory Map with FWH Hardware Lock Architecture

| Sector | Size (Bytes) | Address Range | Hardware Write-protect Pin |
| :---: | :---: | :---: | :---: |
| SA0 | 64K | 00000 - OFFFF | $\overline{W P}$ |
| SA1 | 64K | 10000-1FFFF | $\overline{W P}$ |
| SA2 | 64K | 20000-2FFFF | $\overline{W P}$ |
| SA3 | 64K | 30000 - 3FFFF | $\overline{W P}$ |
| SA4 | 64K | 40000-4FFFF | $\overline{W P}$ |
| SA5 | 64K | 50000-5FFFF | $\overline{W P}$ |
| SA6 | 64K | 60000-6FFFF | $\overline{W P}$ |
| SA7 | 64K | 70000-7FFFF | $\overline{W P}$ |
| SA8 | 64K | 80000-8FFFF | $\overline{W P}$ |
| SA9 | 64K | 90000-9FFFF | $\overline{W P}$ |
| SA10 | 64K | A0000-AFFFF | $\overline{W P}$ |
| SA11 | 64K | B0000-BFFFF | $\overline{W P}$ |
| SA12 | 64K | C0000-CFFFF | $\overline{W P}$ |
| SA13 | 64K | D0000-DFFFF | $\overline{W P}$ |
| SA14 | 64K | E0000-EFFFF | $\overline{W P}$ |
| SA15 | 64K | F0000-FFFFF | $\overline{\text { TBL }}$ |

## Register-based Locking and Generalpurpose Input Registers

A series of registers are available in the FWH to provide software read and write locking and GPI feedback. These registers are accessible through standard addressable memory space.
REGISTERS: The AT49LW080 has two types of registers: sector-locking registers and general-purpose input registers. The two types of registers appear at their respective address locations in the 4 GB system memory map.
SECTOR-LOCKING REGISTERS: The AT49LW080 has 16 (LR0 - LR15) sector-locking registers. Each sector-locking register controls the lock protection for 64 K bytes of memory as shown in Table 7. The sector-locking registers are accessible through the register memory address shown in the third column of Table 7. The sector-locking registers are read/write as shown in the last column of Table 7. Each sector has three dedicated locking bits as shown in Table 8 and Table 9.

Table 7. Sector-locking Registers for AT49LW080

| Register Name | Sector Size | Register Memory Address | Default Value | Type |
| :--- | :---: | :---: | :---: | :---: |
| LR0 | 64 K | FFB00002H | 01 H | R/W |
| LR1 | 64 K | FFB10002H | 01 H | R/W |
| LR2 | 64 K | FFB20002H | 01 H | R/W |
| LR3 | 64 K | FFB30002H | 01 H | R/W |
| LR4 | FFB40002H | 01 H | R/W |  |
| LR5 | FFB50002H | 01 H | R/W |  |
| LR6 | 64 K | FFB60002H | 01 H | R/W |
| LR7 | 64 K | FFB70002H | 01 H | R/W |
| LR8 | 64 K | FFB80002H | 01 H | R/W |
| LR9 | 64 K | FFBA0002H | 01 H | R/W |
| LR10 | 64 K | FFBB0002H | 01 H | R/W |
| LR11 | 64 K | FFBC0002H | 01 H | R/W |
| LR12 | 64 K | FFBD0002H | 01 H | R/W |
| LR13 | 64 K | FFBE0002H | 01 H | R/W |
| LR14 | 64 K | FFBF0002H | 01 H | R/W |
| LR15 | 64 K | FFBC0100H | 01 H | R/W |
| FGPI-REG | 64 K |  |  | R/A |

Table 8. Function of Sector-locking Bits

| Bit | Function |
| :--- | :--- |
| $7: 3$ | Reserved |
| 2 | Read Lock <br> $1=$ Prevents read operations in the sector where set. <br> $0=$ Normal operation for reads in the sector where clear. This is the default state. |
| 1 | Lock-down <br> $1=$ Prevents further set or clear operations to the Write Lock and Read Lock bits. Lock-down can only be set, but <br> not cleared. The sector will remain locked-down until reset (with RST or INIT), or until the device is power-cycled. <br> $0=$ Normal operation for Write Lock and Read Lock bits altering in the sector where clear. This is the default state. |
| 0 | Write Lock <br> $1=$ Prevents program or erase operations in the sector where set. This is the default state. <br> $0=$ Normal operation for programming and erase in the sector where clear. |

Table 9. Register-based Locking Value Definitions

| Data | Reserved <br> Data 7-3 | Read Lock, <br> Data 2 | Lock-down, <br> Data 1 | Write Lock, <br> Data 0 | Resulting Sector State ${ }^{(1)}$ |
| :--- | :---: | :---: | :---: | :---: | :--- |
| 00 | 00000 | $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{0}$ | Full access |
| 01 | 00000 | $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{1}$ | Write locked. Default state at power-up |
| 02 | 00000 | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{0}$ | Locked open (full access locked down) |
| 03 | 00000 | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{1}$ | Write locked down |
| 04 | 00000 | $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{0}$ | Read locked |
| 05 | 00000 | $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{1}$ | Read and write locked |
| 06 | 00000 | $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{0}$ | Read locked down |
| 07 | 00000 | $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{1}$ | Read and write locked down |

Note: 1. The Write Lock bit must be set to the desired protection state prior to starting a program or erase operation since it is sampled at the beginning of the operation. Changing the state of the Write Lock bit during a program or erase operation may cause unpredictable results. If the state of the Write Lock bit changes during a program suspend or erase suspend state, the changes to the sector's locking status do not take place immediately. The suspended operation may be resumed successfully. The new lock status will take place after the program or erase operation completes. The individual bit functions are described in the following sections.

READ LOCK: The default read status of all sectors upon power-up is read-unlocked. When a sector's read-lock bit is set (1 state), data cannot be read from that sector. An attempted read from a read-locked sector will result in data 00 H being read. (Note that failure is not reflected in the status register). The read-lock status can be unlocked by clearing ( 0 state) the read-lock bit, provided the lock-down bit has not been set. The current read-lock status of a particular sector can be determined by reading the corresponding read-lock bit.

WRITE LOCK: The default write status of all sectors upon power-up is write-locked (1 state). Any program or erase operations attempted on a locked sector will return an error in the status register (indicating sector lock). The status of the locked sector can be changed to unlocked ( 0 state) by clearing the write-lock bit, provided the lock-down bit is not also set. The current write-lock status of a particular sector can be determined by reading the corresponding write-lock bit. Any program or erase operations attempted on a locked sector will return an error in the status register (indicating sector lock). The write-lock functions in conjunction with the hardware write-lock pins, $\overline{\mathrm{TBL}}$ and $\overline{\mathrm{WP}}$. When active, these pins take precedence over the register-locking function and writelock the top sector or remaining sectors, respectively. Reading this register will not read the state of the TBL or $\overline{W P}$ pins.

LOCK-DOWN: When in the FWH interface mode, the default lock-down status of all sectors upon power-up is not-locked-down (0 state). The lock-down bit for any sector may be set (1 state), but only once, as future attempted changes to that sector locking register will be ignored. The lock-down bit is only cleared upon a device reset with RST or INIT. The current lock-down status of a particular sector can be determined by reading the corresponding lock-down bit. Once a sector's lock-down bit is set, the read- and write-lock bits for that sector can no longer be modified and the sector is locked down in its current state of read and write accessibility.

GENERAL-PURPOSE INPUTS REGISTER: This register reads the status of the FGPI[4:0] pins on the FWH at power-up. Since this is a pass-through register, there is no default value as shown in Table 7. It is recommended that the GPI pins be in the desired state before FWH4 is brought low for the beginning of the next bus cycle, and remain in that state until the end of the cycle.

Table 10. General-purpose Input Registers

| Bit | Function |
| :--- | :--- |
| $7: 5$ | Reserved |
| 4 | FGPI[4] <br> Reads status of general-purpose input pin (PLCC-30/TSOP-7) |
| 3 | FGPI[3] <br> Reads status of general-purpose input pin (PLCC-3/TSOP-15) |
| 2 | FGPI[2] <br> Reads status of general-purpose input pin (PLCC-4/TSOP-16) |
| 1 | FGPI[1] <br> Reads status of general-purpose input pin (PLCC-5/TSOP-17) |
| 0 | FGPI[0] <br> Reads status of general-purpose input pin (PLCC-6/TSOP-18) |

## Command Definitions in (Hex)

| Command Sequence | Bus Cycles | Operation | 1st Bus Cycle |  | Operation | 2nd Bus Cycle |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Addr | Data |  | Addr | Data |
| Read Array/Reset | 1 | Write | XXXX | FF |  |  |  |
| Sector Erase ${ }^{(2)(3)}$ | 2 | Write | SA | 20 | Write | SA | D0 |
| Byte Program ${ }^{(2)(4)}$ | 2 | Write | Addr | 40 or 10 | Write | Addr | $\mathrm{D}_{\text {IN }}$ |
| Sector Erase Suspend ${ }^{(2)}$ | 1 | Write | XXXX | B0 |  |  |  |
| Program Suspend ${ }^{(2)}$ |  | Write |  |  |  |  |  |
| Sector Erase Resume ${ }^{(2)}$ | 1 | Write | XXXX | D0 |  |  |  |
| Program Resume ${ }^{(2)}$ |  | Write |  |  |  |  |  |
| Product ID Entry ${ }^{(5)}$ | 2 | Write | XXXX | 90 | Read | $\mathrm{AlD}^{(6)}$ | $\mathrm{D}_{\text {OUT }}$ |
| Read Status Register | 2 | Write | XXXX | 70 | Read | XXXX | SRD ${ }^{(7)}$ |
| Clear Status Register | 1 | Write | XXXX | 50 |  |  |  |

Notes: 1. $\mathrm{X}=$ Any valid address within the device
2. The sector must not be write locked when attempting sector erase or program operations. Attempts to issue a sector erase or byte program to a write locked sector will fail.
3. $S A=$ Sector address. Any byte address within a sector can be used to designate the sector address (see page 12).
4. Either 40 H or 10 H is recognized as the program setup.
5. Following the Product ID Entry command, read operations access manufacture and device ID. See Table 11.
6. AID = Address used to read data for manufacture or device ID
7. $\mathrm{SRD}=$ Data Read from status register

READ ARRAY: Upon initial device power-up and after exit from reset, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal state machine (WSM) has started a block erase or program operation, the device will not recognize the Read Array Command until the operation is completed, unless the operation is suspended via an Erase Suspend or Program Suspend Command. The Read Array command functions independently of the $\mathrm{V}_{\text {Pp }}$ voltage.

PRODUCT IDENTIFICATION: The product identification mode identifies the device and manufacturer as Atmel.

Following the Product ID Entry command, read cycles from the addresses shown in Table 11 retrieve the manufacturer and device code. To exit the product identification mode, any valid command can be written to the device. The Product ID Entry command functions independently of the $\mathrm{V}_{\mathrm{PP}}$ voltage.

Table 11. Identifier Codes

| Code | Address (AID) | Data |
| :--- | :--- | :--- |
| Manufacturer Code | 000000 | $1 F$ |
| Device Code | 000001 | E1 |

SECTOR ERASE: Before a byte can be programmed, it must be erased. The erased state of the memory bits is a logical " 1 ". Since the AT49LW080 does not offer a complete chip erase, the device is organized into multiple sectors that can be individually erased. The Sector Erase command is a two-bus cycle operation.

Successful sector erase requires that the corresponding sector's Write Lock bit be cleared and the corresponding write-protect pin ( $\overline{\mathrm{TBL}}$ or $\overline{\mathrm{WP}}$ ) be inactive. If sector erase is attempted when the sector is locked, the sector erase will fail, with the reason for failure in the status register.
Successful sector erase only occurs when $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH} 1}$ or $\mathrm{V}_{\mathrm{PPH} 2}$. If the erase operation is attempted at $\mathrm{V}_{\mathrm{PP}} \neq \mathrm{V}_{\mathrm{PPH} 1}$ or $\mathrm{V}_{\mathrm{PPH} 2}$ erratic results may occur.

BYTE PROGRAMMING: The device is programmed on a byte-by-byte basis. Programming is accomplished via the internal device command register and is a two-bus cycle operation. The programming address and data are latched in the second bus cycle. The device will automatically generate the required internal programming pulses. Please note that a " 0 " cannot be programmed back to a " 1 "; only an erase operation can convert " 0 "s to " 1 "s.

After the program command is written, the device automatically outputs the status register data when read. When programming is complete, the status register may be checked. If a program error is detected, the status register should be cleared before corrective action is taken by the software. The internal WSM verification Error Checking only detects " 1 "s that do not successfully program to " 0 "s.

Reliable programming only occurs when $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH} 1}$ or $\mathrm{V}_{\mathrm{PPH} 2}$. If the program operation is attempted at $\mathrm{V}_{\mathrm{PP}} \neq \mathrm{V}_{\mathrm{PPH} 1}$ or $\mathrm{V}_{\mathrm{PPH} 2}$ erratic results may occur.

A successful program operation also requires that the corresponding sector's Write Lock bit be cleared, and the corresponding write-protect pin ( $\overline{\mathrm{TBL}}$ or $\overline{\mathrm{WP}}$ ) be inactive. If a program operation is attempted when the sector is locked, the operation will fail.

ERASE SUSPEND: The Erase Suspend command allows sector-erase interruption to read or program data in another sector of memory. Once the sector erase process starts, writing the sector erase suspend command requests that the WSM suspend the
sector erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the sector erase suspend command is written. Polling the status register can help determine when the sector erase operation was suspended. After a successful suspend, a Read Array command can be written to read data from a sector other than the suspended sector. A program command sequence may also be issued during erase suspend to program data in sectors other than the sector currently in the erase suspend mode.
The other valid commands while sector erase is suspended include Read Status Register and Sector Erase Resume. After a Sector Erase Resume command is written, the WSM will continue the sector erase process. $\mathrm{V}_{\mathrm{PP}}$ must remain at $\mathrm{V}_{\mathrm{PPH} 1 / 2}$ (the same $\mathrm{V}_{\mathrm{PP}}$ level initially used for sector erase) while sector erase is suspended. $\overline{\text { RST }}$ or INIT must also remain at $\mathrm{V}_{\mathrm{IH}}$. Sector erase cannot resume until program operations initiated during sector erase suspend have completed.

PROGRAM SUSPEND: The Program Suspend command allows program interruption to read data in other memory locations. Once the program process starts, writing the Program Suspend Command requests that the WSM suspend the program sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the program suspend command is written. Polling the status register can help determine when the program operation was suspended. After a successful suspend, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while program is suspended are Read Status Register and Program Resume. $\mathrm{V}_{\mathrm{PP}}$ must remain at $\mathrm{V}_{\mathrm{PPH} 1 / 2}$ (the same $\mathrm{V}_{\mathrm{PP}}$ level used for program) while in program suspend mode. $\overline{\text { RST }}$ or INIT must also remain at $\mathrm{V}_{\mathrm{IH}}$.
READ STATUS REGISTER: The status register may be read to determine when a sector erase or program completes and whether the operation completed successfully. The status register may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations will return data from the status register until another valid command is written. The Read Status Register command functions independently of the $\mathrm{V}_{\mathrm{PP}}$ voltage.

CLEAR STATUS REGISTER: Error flags in the status register can only be set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions. The Clear Status Register command functions independently of the applied $\mathrm{V}_{\text {PP }}$ voltage.

## Status Register Definition

| B7 | Write State Machine Status ${ }^{(1)}$ | 1 | Ready |
| :---: | :---: | :---: | :---: |
|  |  | 0 | Busy |
| B6 | Erase Suspend Status | 1 | Sector Erase Suspended |
|  |  | 0 | Sector Erase in Progress/Completed |
| B5 | Erase Status ${ }^{(2)}$ | 1 | Error in Sector Erasure |
|  |  | 0 | Successful Sector Erase |
| B4 | Program Status | 1 | Error in Program |
|  |  | 0 | Successful Program |
| B3 | $\mathrm{V}_{\mathrm{PP}}$ Status $^{(3)}$ | 1 | $\mathrm{V}_{\text {PP }}$ Low Detect, Operation Abort |
|  |  | 0 | $\mathrm{V}_{\text {PP }} \mathrm{OK}$ |
| B2 | Program Suspend Status | 1 | Program Suspended |
|  |  | 0 | Program in Progress/Completed |
| B1 | Device Protect Status ${ }^{(4)}$ | 1 | Write Lock Bit, TBL Pin or WP Pin Detected, Operation Abort |
|  |  | 0 | Unlock |
| B0 | Reserved for Future Enhancements ${ }^{(5)}$ |  |  |

Notes: 1. Check B7 to determine sector erase or program completion. B6-B0 are invalid while B7 = "0".
2. If both B5 and B4 are " 1 "s after a sector erase attempt, an improper command sequence was entered.
3. B3 does not provide a continuous indication of $\mathrm{V}_{\mathrm{PP}}$ level. The WSM interrogates and indicates the $\mathrm{V}_{\mathrm{PP}}$ level only after a sector erase or program operation. B 3 is not guaranteed to report accurate feedback only when $\mathrm{V}_{\mathrm{PP}} \neq \mathrm{V}_{\mathrm{PPH} 1 / 2}$.
4. B1 does not provide a continuous indication of Write Lock bit, TBL pin or WP pin values. The WSM interrogates the Write Lock bit, TBL pin or $\overline{W P}$ pin only after a sector erase or program operation. Depending on the attempted operation, it informs the system whether or not the selected sector is locked.
5. B0 is reserved for future use and should be masked out when polling the status register.

## A/A Mux Interface

The following information applies only to the AT49LW080 when in A/A Mux Mode. Information on FWH Mode (the standard operating mode) is detailed earlier in this document. Electrical characteristics in A/A Mux Mode are provided on pages starting from page 25.
The AT49LW080 is designed to offer a parallel programming mode for faster factory programming. This mode, called A/A Mux Mode, is selected by having this IC pin high. The IC pin is pulled down internally in the AT49LW080, so a modest current should be expected to be drawn (see Table 1 on page 3 for further information). Four control pins dictate data flow in and out of the component: R/C, $\overline{\mathrm{OE}}, \overline{\mathrm{WE}}$, and $\overline{\mathrm{RST}} . \mathrm{R} / \overline{\mathrm{C}}$ is the $\mathrm{A} / \mathrm{A}$ Mux control pin used to latch row and column addresses. $\overline{O E}$ is the data output control pin (I/OO-I/O7), drives the selected memory data onto the I/O bus, when active $\overline{\mathrm{WE}}$ and RST must be at $\mathrm{V}_{\mathrm{IH}}$.

BUS OPERATION: All A/A Mux bus cycles can be conformed to operate on most automated test equipment and PROM programmers.

## Bus Operations

| Mode | $\overline{\text { RST }}$ | $\overline{\mathbf{O E}}$ | $\overline{\mathrm{WE}}$ | Address | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{I} / \mathbf{\text { O0 }} \boldsymbol{- I / O 7}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read $^{(1)(2)(6)}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{D}_{\text {OUT }}$ |
| Output Disable $^{(6)}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | High-Z |
| Product ID Entry $^{(6)}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | ${ }^{(3)}$ | X | Note 3 |
| Write $^{(4)(5)(6)}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{D}_{\mathrm{IN}}$ |

Notes: 1. When $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\text {PPLK }}$, the memory contents can be read, but not altered.
2. X can be $\mathrm{V}_{I L}$ or $\mathrm{V}_{I H}$ for control and address input pins and $\mathrm{V}_{\text {PPLK }}$ or $\mathrm{V}_{\text {PPH } 1 / 2}$ for the VPP supply pin. See the "DC Characteristics" for $\mathrm{V}_{\text {PPLK }}$ and $\mathrm{V}_{\mathrm{PPH} 1 / 2}$ voltages.
3. See Table 11 on page 16 for Product ID Entry data and addresses.
4. Command writes involving sector erase or program are reliably executed when $\mathrm{V}_{\mathrm{PP}}=$ $V_{P P H 1 / 2}$ and $V_{C C}=V_{C C} \pm 0.3 \mathrm{~V}$.
5. Refer to "A/A Mux Read-only Operations" for valid $D_{\text {IN }}$ during a write operation.
6. $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ refer to the DC characteristics associated with Flash memory output buffers: $\mathrm{V}_{\mathrm{IL}} \min =0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}} \max =0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}} \min =2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}} \max =\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$.

OUTPUT DISABLE/ENABLE: With $\overline{\mathrm{OE}}$ at a logic-high level $\left(\mathrm{V}_{\mathrm{IH}}\right)$, the device outputs are disabled. Output pins I/O0-I/O7 are placed in the high-impedance state. With OE at a logic-low level ( $\mathrm{V}_{\mathrm{LL}}$ ), the device outputs are enabled. Output pins I/O0-I/O7 are placed in a output-drive state.
ROW/COLUMN ADDRESSES: R/C is the A/A Mux control pin used to latch row (A0 A10) and column addresses (A11-A19). R/C latches row addresses on the falling edge and column addresses on the rising edge.
RDY/BUSY: An open drain Ready/ $\overline{\text { Busy }}$ output pin provides a hardware method of detecting the end of a program or erase operation. RDY/Busy is actively pulled low during the internal program and erase cycles and is released at the completion of the cycle.

## Absolute Maximum Ratings*

Voltage on Any Pin
$\left(\right.$ except $\left.\mathrm{V}_{\mathrm{PP}}\right)$...............................-0.5V to $+\mathrm{VCC}+0.5 \mathrm{~V}^{(1)(2)(4)}$
$\mathrm{V}_{\text {PP }}$ Voltage ........................................... -0.5 V to $+13.0 \mathrm{~V}^{(1)(2)(3)}$
*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Notes: 1. All specified voltages are with respect to GND. Minimum DC voltage on the $\mathrm{V}_{\mathrm{PP}} \mathrm{pin}$ is -0.5 V . During transitions, this level may undershoot to -2.0 V for periods of $<20 \mathrm{~ns}$. During transitions, this level may overshoot to $\mathrm{V}_{\mathrm{CC}}+2.0 \mathrm{~V}$ for periods $<20 \mathrm{~ns}$.
2. Maximum DC voltage on $\mathrm{V}_{\mathrm{PP}}$ may overshoot to +13.0 V for periods $<20 \mathrm{~ns}$.
3. Connection to supply of $\mathrm{V}_{\mathrm{HH}}$ is allowed for a maximum cumulative period of 80 hours.
4. Do not violate processor or chipset limitations on the INIT pin.

## Operating Conditions

Temperature and $\mathrm{V}_{\mathrm{CC}}$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{C}}$ | Operating Temperature ${ }^{(1)}$ | Case Temperature | 0 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Supply Voltage $(3.3 \mathrm{~V} \pm 0.3 \mathrm{~V})$ |  | 3.0 | 3.6 | V |

Note: 1. This temperature requirement is different from the normal commercial operating condition of Flash memories.

## FWH Interface DC Input/Output Specifications

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(3)}$ | Input High Voltage |  | $0.5 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{IH}}\left(\overline{\mathrm{INIT})^{(5)}}\right.$ | $\overline{\text { INIT } \text { Input High Voltage }}$ | 1.35 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |  |
| $\mathrm{~V}_{\mathrm{IL}}\left(\overline{\mathrm{INIT})^{(5)}}\right.$ | $\overline{\text { INIT } \text { Input Low Voltage }}$ |  |  | 0.85 | V |
| $\mathrm{~V}_{\mathrm{IL}}{ }^{(3)}$ | Input Low Voltage |  | -0.5 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{IL}}{ }^{(4)}$ | Input Leakage Current ${ }^{(1)}$ |  |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $0<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{CC}}$ | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OUT}}=-500 \mu \mathrm{~A}$ |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | $\mathrm{I}_{\mathrm{OUT}}=1500 \mu \mathrm{~A}$ |  | 13 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | CLK Pin Capacitance |  | 3 | 12 | pF |
| $\mathrm{L}^{\text {pin(2) }}$ | Recommended Pin Inductance |  |  | 20 | nH |

Notes: 1. Input leakage currents include high-Z output leakage for all bi-directional buffers with tri-state outputs.
2. Refer to PCl spec.
3. Inputs are not " 5 -volt safe."
4. $I_{\| L}$ may be changed on IC and ID pins (up to $200 \mu \mathrm{~A}$ ) if pulled against internal pull-downs. Refer to the pin descriptions
5. Do not violate processor or chipset specifications regarding the INIT pin voltage.

Power Supply Specifications - All Interfaces

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PPH } 1}$ | $\mathrm{V}_{\text {PP }}$ Voltage |  | 3.0 | 3.6 | V |
| $\mathrm{V}_{\text {PPH2 }}$ | $V_{\text {PP }}$ Voltage |  | 11.4 | 12.6 | V |
| $\mathrm{V}_{\text {PPLK }}$ | $V_{\text {PP }}$ Lockout Voltage |  | 1.5 |  | V |
| $\mathrm{V}_{\text {LKO }}$ | $\mathrm{V}_{\mathrm{CC}}$ Lockout Voltage |  | 1.5 |  | V |
| $\mathrm{I}_{\text {cCSL1 }}$ | $\mathrm{V}_{C C}$ Standby Current (FWH Interface) ${ }^{(2)}$ | Voltage range of all inputs is $\mathrm{V}_{\mathrm{IH}}$ to $\mathrm{V}_{\mathrm{IL}}, \mathrm{FWH} 4=\mathrm{V}_{\mathrm{IH}},{ }^{(3)}$ $V_{C C}=3.6 \mathrm{~V}$ <br> CLK $\mathrm{f}=33 \mathrm{MHz}$ <br> No internal operations in progress |  | $100^{(4)}$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {CCSL2 }}$ | $\mathrm{V}_{\mathrm{CC}}$ Standby Current (FWH Interface) ${ }^{(2)}$ | $\begin{aligned} & \mathrm{FWH} 4=\mathrm{V}_{\mathrm{IL}}{ }^{(3)} \\ & \mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \\ & \mathrm{CLK} \mathrm{f}=33 \mathrm{MHz} \end{aligned}$ <br> No internal operations in progress |  | $10^{(4)}$ | mA |
| $\mathrm{I}_{\text {CCA }}$ | $\mathrm{V}_{\mathrm{CC}}$ Active Current ${ }^{(2)}$ | $\begin{aligned} & V_{C C}=V_{C C} M a x,{ }^{(3)} \\ & C L K f=33 \mathrm{MHz} \end{aligned}$ <br> Any internal operation in progress, $\mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}$ |  | $67^{(4)}$ | mA |
| IPPR | $\mathrm{V}_{\mathrm{PP}}$ Read Current ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{PP}} \geq \mathrm{V}_{\mathrm{CC}}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {PPWE }}$ | $\mathrm{V}_{\text {PP }}$ Program or Erase Current | $\mathrm{V}_{\mathrm{PP}}=3.0-3.6 \mathrm{~V}^{(2)}$ |  | 40 | mA |
|  |  | $V_{P P}=11.4-12.6 \mathrm{~V}^{(2)}$ |  | 15 | mA |

Notes: 1. All currents are in RMS unless otherwise noted. These currents are valid for all packages.
2. $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$.
3. $\mathrm{V}_{I H}=0.9 \mathrm{~V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{IL}}=0.1 \mathrm{~V}_{\mathrm{CC}}$ per the PCI output $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ spec.
4. This number is the worst case of $I_{P P}+I_{C C}$ Memory Core $+I_{C C}$ FWH Interface.

FWH Interface AC Input/Output Specifications

| Symbol | Parameter | Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{oh}}(\mathrm{AC})$ | Switching Current High | $0<\mathrm{V}_{\text {OUT }} \leq 0.3 \mathrm{~V}_{\text {CC }}$ | $-12 \mathrm{~V}_{\mathrm{CC}}$ |  | mA |
|  |  | $0.3 \mathrm{~V}_{\mathrm{CC}}<\mathrm{V}_{\text {OUT }}<0.9 \mathrm{~V}_{\mathrm{CC}}$ | $-17.1\left(\mathrm{~V}_{\text {CC }}-\mathrm{V}_{\text {OUT }}\right)$ |  | mA |
|  |  | $0.7 \mathrm{~V}_{\mathrm{CC}}<\mathrm{V}_{\text {OUT }}<\mathrm{V}_{\mathrm{CC}}$ |  | Note 2 |  |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=0.7 \mathrm{~V}_{\text {CC }}$ |  | $-32 V_{C C}$ | mA |
| $\mathrm{I}_{01}(\mathrm{AC})$ | Switching Current Low | $\mathrm{V}_{\text {CC }}>\mathrm{V}_{\text {OUT }} \geq 0.6 \mathrm{~V}_{\text {CC }}$ | $16 \mathrm{~V}_{\mathrm{CC}}$ |  | mA |
|  |  | $0.6 \mathrm{~V}_{\text {CC }}>\mathrm{V}_{\text {OUT }}>0.1 \mathrm{~V}_{\text {CC }}$ | -17.1 ( $\left.\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {OUT }}\right)$ |  | mA |
|  |  | $0.18 \mathrm{~V}_{\text {CC }}>\mathrm{V}_{\text {OUT }}>0$ |  | Note 3 |  |
|  | (Test Point) | $\mathrm{V}_{\text {OUT }}=0.18 \mathrm{~V}_{\text {CC }}$ |  | $38 \mathrm{~V}_{\text {CC }}$ | mA |
| $\mathrm{I}_{\mathrm{cl}}$ | Low Clamp Current | $-3<\mathrm{V}_{\text {IN }} \leq-1$ | $-25+\left(\mathrm{V}_{\text {IN }}+1\right) / 0.015$ |  | mA |
| $\mathrm{I}_{\text {ch }}$ | High Clamp Current | $\mathrm{V}_{\mathrm{CC}}+4>\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}+1$ | $25+\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{CC}}-1\right) / 0.015$ |  | mA |
| slewr | Output Rise Slew Rate | $0.2 \mathrm{~V}_{\mathrm{CC}}-0.6 \mathrm{~V}_{\mathrm{CC}}$ load $^{(1)}$ | 1 | 4 | $\mathrm{V} / \mathrm{ns}$ |
| slewf | Output Fall Slew Rate | $0.6 \mathrm{~V}_{\mathrm{CC}}-0.2 \mathrm{~V}_{\mathrm{CC}}$ load $^{(1)}$ | 1 | 4 | V/ns |

Notes: 1. PCI specification output load is used.
2. $\mathrm{I}_{\mathrm{OH}}=\left(98.0 / \mathrm{V}_{\mathrm{CC}}\right) *\left(\mathrm{~V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{CC}}\right) *\left(\mathrm{~V}_{\mathrm{OUT}}+0.4 \mathrm{~V}_{\mathrm{CC}}\right)$.
3. $\mathrm{I}_{\mathrm{OL}}=\left(256 / \mathrm{V}_{\mathrm{CC}}\right) * \mathrm{~V}_{\mathrm{OUT}}\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OUT}}\right)$.

## FWH Interface AC Timing Specifications

Clock Specification

| Symbol | Parameter | Condition | Min | Max |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {CYC }}$ | CLK Cycle Time $^{(1)}$ |  | 30 | $\infty$ |
| $\mathrm{t}_{\text {HIGH }}$ | CLK High Time |  | 11 |  |
| $\mathrm{t}_{\text {Low }}$ | CLK Low Time |  | 11 | ns |
| - | CLK Slew Rate | peak-to-peak | 1 | ns |
| - | $\overline{\text { RST } \text { or INIT Slew Rate }}{ }^{(2)}$ |  | 50 | 4 |
| ns |  |  |  |  |

Notes: 1. PCI components must work with any clock frequency between nominal DC and 33 MHz . Frequencies less than16 MHz may be guaranteed by design rather than testing.
2. Applies only to rising edge of signal.

## Clock Waveform



## Signal Timing Parameters

| Symbol | PCI Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CHQX }}$ | $t_{\text {VAL }}$ | CLK to Data Out ${ }^{(1)}$ | 2 | 11 | ns |
| $\mathrm{t}_{\text {CHQX }}$ | $\mathrm{t}_{\mathrm{ON}}$ | CLK to Active (Float to Active Delay) ${ }^{(2)}$ | 2 |  | ns |
| $\mathrm{t}_{\mathrm{CHQZ}}$ | $\mathrm{t}_{\text {OFF }}$ | CLK to Inactive (Active to Float Delay) ${ }^{(2)}$ |  | 28 | ns |
| $t_{\text {AVCH }}$ <br> $\mathrm{t}_{\mathrm{DVCH}}$ | $t_{\text {SU }}$ | Input Set-up Time ${ }^{(3)}$ | 9 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{CHAX}} \\ & \mathrm{t}_{\mathrm{CHDX}} \end{aligned}$ | $\mathrm{t}_{\mathrm{H}}$ | Input Hold Time ${ }^{(3)}$ | 0 |  | ns |
| $\mathrm{t}_{\text {VSPL }}$ | $\mathrm{t}_{\text {RST }}$ | Reset Active Time after Power Stable | 1 |  | ms |
| $\mathrm{t}_{\text {CSPL }}$ | $\mathrm{t}_{\text {RST-CLK }}$ | Reset Active Time after CLK Stable | 100 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PLQZ }}$ | $\mathrm{t}_{\text {RST-OFF }}$ | Reset Active to Output Float Delay ${ }^{(2)}$ |  | 48 | ns |

Notes: 1. Minimum and maximum times have different loads. See PCI spec.
2. For purposes of Active/Float timing measurements, the high-Z or "off" state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
3. This parameter applies to any input type (excluding CLK).

## Output Timing Parameters



## Input Timing Parameters



Interface Measurement Condition Parameters

| Symbol | Value | Units |  |  |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{TH}}{ }^{(1)}$ | $0.6 \mathrm{~V}_{\mathrm{CC}}$ | V |  |  |
| $\mathrm{V}_{\mathrm{TL}}{ }^{(1)}$ | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |  |  |
| $\mathrm{V}_{\text {TEST }}$ | $0.4 \mathrm{~V}_{\mathrm{CC}}$ | V |  |  |
| $\mathrm{V}_{\mathrm{MAX}}{ }^{(1)}$ | $0.4 \mathrm{~V}_{\mathrm{CC}}$ | V |  |  |
| Input Signal Edge Rate | $1 \mathrm{~V} / \mathrm{ns}$ |  |  |  |

Note: 1. The input test environment is done with $0.1 \mathrm{~V}_{\mathrm{CC}}$ of overdrive over $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$. Timing parameters must be met with no more overdrive than this. $\mathrm{V}_{\text {MAX }}$ specifies the maximum peak-to-peak waveform allowed for measuring the input timing. Production testing may use different voltage values, but must correlate results back to these parameters.

## Reset Operations

| Symbol | Parameter | Min | Max |
| :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {PLPH }}{ }^{(1)}$ | $\overline{\text { RST }}$ or $\overline{\text { NIT }}$ Pulse Low Time (If $\overline{\text { RST }}$ or $\overline{\text { INIT }}$ is tied to $\mathrm{V}_{\mathrm{CC}}$, this <br> specification is not applicable) | 100 | Unit |

Note: 1. A reset latency of $20 \mu \mathrm{~s}$ will occur if a reset procedure is performed during a programming or erase operation.

## AC Waveform for Reset Operation



## Sector Programming Times

| Parameter | 3.3V VPP |  | $12 \mathrm{~V} \mathrm{~V}_{\mathrm{PP}}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ ${ }^{(1)}$ | Max | Typ ${ }^{(1)}$ | Max |  |
| Byte Program Time ${ }^{(2)}$ | 30.0 | 300 | 12.0 | 125 | $\mu \mathrm{s}$ |
| Sector Program Time ${ }^{(2)}$ | 2.0 | 20.0 | 0.8 | 8.0 | sec |
| Sector Erase Time ${ }^{(2)}$ | 0.8 | 1.0 | 0.35 | 0.6 | sec |

Notes: 1. Typical values measured at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal voltages.
2. Excludes system-level overhead.

ELECTRICAL CHARACTERISTICS IN A/A MUX MODE: Certain specifications differ from the previous sections, when programming in A/A Mux Mode. The following subsections provide this data. Any information that is not shown here is not specific to A/A Mux Mode and uses the FWH Mode specifications.
When the $\mathrm{V}_{\mathrm{PP}}$ voltage is $\leq \mathrm{V}_{\text {PPLK }}$, read operations from memory or reading the Product ID are enabled, but programming and erase functions are disabled. Placing $\mathrm{V}_{\mathrm{PPH} 1 / 2}$ on $\mathrm{V}_{\mathrm{PP}}$ enables successful sector erase and program operations.

## A/A Mux Mode Interface DC Input/Output Specifications

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}{ }^{(3)}$ | Input High Voltage |  | $0.5 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IL}}{ }^{(3)}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{I}_{\text {LL }}{ }^{(4)}$ | Input Leakage Current | $\begin{gathered} V_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \max , \\ \mathrm{~V}_{\text {out }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{gathered}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \mathrm{~min}, \mathrm{I}_{\mathrm{OH}}=-2.5 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \mathrm{~min}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0.85 \mathrm{~V}_{\mathrm{CC}} \min \\ \mathrm{~V}_{\mathrm{CC}}=0.4 \end{gathered}$ |  | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \mathrm{min}, \mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance |  |  | 13 | pF |
| $\mathrm{C}_{\text {CLK }}$ | CLK Pin Capacitance |  | 3 | 12 | pF |
| $\mathrm{L}_{\text {PIN }}{ }^{(2)}$ | Recommended Pin Inductance |  |  | 20 | nH |

Notes: 1. Input leakage currents include high-Z output leakage for all bi-directional buffers with tri-state outputs.
2. Refer to PCl spec.
3. Inputs are not " 5 -volt safe."
4. $I_{\text {IL }}$ may be changed on IC and ID pins (up to $200 \mu \mathrm{~A}$ ) if pulled against internal pull-downs. Refer to the pin descriptions.

## Reset Operations

| Symbol | Parameter | Min | Max |
| :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {PLPH }}$ | RST Pulse Low Time (If $\overline{\mathrm{RST}}$ is tied to $\mathrm{V}_{\text {CC }}$, this specification is not <br> applicable.) | 100 |  |
| $\mathrm{t}_{\text {PLRH }}$ | $\overline{\text { RST Low to Reset during Sector Erase or Program }}{ }^{(1)(2)}$ | ns |  |

Notes: 1. If $\overline{\mathrm{RST}}$ is asserted when the WSM is not busy ( $\mathrm{RY} / \overline{\mathrm{BY}}=1$ ), the reset will complete within 100 ns .
2. A reset time, $t_{\text {PHAV }}$, is required from the latter of $\mathrm{RY} / \overline{\mathrm{BY}}$ or $\overline{\mathrm{RST}}$ going high until outputs are valid.

## AC Waveforms for Reset Operations



A/A Mux Read-only Operations ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVAV }}$ | Read Cycle Time | 250 |  | ns |
| $\mathrm{t}_{\text {AVCL }}$ | Row Address Setup to R/C Low | 50 |  | ns |
| $\mathrm{t}_{\text {CLAX }}$ | Row Address Hold from R/C Low | 50 |  | ns |
| $\mathrm{t}_{\text {AVCH }}$ | Column Address Setup to R/C High | 50 |  | ns |
| $\mathrm{t}_{\text {CHAX }}$ | Column Address Hold from R/C High | 50 |  | ns |
| $\mathrm{t}_{\text {CHQV }}$ | R/C High to Output Delay ${ }^{(2)}$ |  | 150 | ns |
| $t_{\text {GLQV }}$ |  |  | 50 | ns |
| $\mathrm{t}_{\text {PHAV }}$ | $\overline{\text { RST }}$ High to Row Address Setup | 1 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GLQX }}$ | $\overline{\text { OE Low to Output in Low-Z }}$ | 0 |  | ns |
| $\mathrm{t}_{\text {GHQZ }}$ | $\overline{\text { OE High to Output in High-Z }}$ |  | 50 | ns |
| $\mathrm{t}_{\text {QXGH }}$ | Output Hold from $\overline{\text { OE High }}$ | 0 |  | ns |

Note: 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate.
2. $\overline{\mathrm{OE}}$ may be delayed up to $\mathrm{t}_{\mathrm{CHQV}}-\mathrm{t}_{\mathrm{GLQV}}$ after the rising edge of $\mathrm{R} / \overline{\mathrm{C}}$ without impact on $\mathrm{t}_{\mathrm{CHQV}}$.
3. $\mathrm{T}_{\mathrm{C}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, 3.3 \mathrm{~V}+0.3 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$.

## A/A Mux Read Timing Diagram



## A/A Mux Write Operations ${ }^{(1)(2)}$

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHWL }}$ | $\overline{\mathrm{RP}}$ High Recovery to $\overline{\mathrm{WE}}$ Low | 1 |  | $\mu \mathrm{s}$ |
| $t_{\text {WLWH }}$ | Write Pulse Width Low | 100 |  | ns |
| $\mathrm{t}_{\text {DVWH }}$ | Data Setup to $\overline{\text { WE }} \mathrm{High}^{(1)}$ | 50 |  | ns |
| $\mathrm{t}_{\text {WHDX }}$ | Data Hold from $\overline{\text { WE }} \mathrm{High}^{(1)}$ | 8 |  | ns |
| $\mathrm{t}_{\text {AVCL }}$ | Row Address Setup to R/C Low ${ }^{(1)}$ | 50 |  | ns |
| $\mathrm{t}_{\text {CLAX }}$ | Row Address Hold from R/C Low ${ }^{(1)}$ | 50 |  | ns |
| $\mathrm{t}_{\mathrm{AVCH}}$ | Column Address Setup to R/C High ${ }^{(1)}$ | 50 |  | ns |
| $\mathrm{t}_{\text {CHAX }}$ | Column Address Hold from R/C High ${ }^{(1)}$ | 50 |  | ns |
| $\mathrm{t}_{\text {WHWL }}$ | Write Pulse Width High | 100 |  | ns |
| $\mathrm{t}_{\text {CHWH }}$ | R/C High Setup to $\overline{\text { WE }}$ High | 50 |  | ns |
| $\mathrm{t}_{\text {VPWH }}$ | $\mathrm{V}_{\text {PP } 1,2}$ Setup to WE High | 100 |  | ns |
| $t_{\text {WHGL }}$ | Write Recovery before Read |  | 150 | ns |
| $\mathrm{t}_{\text {WHRL }}$ | $\overline{\text { WE High to RY/ } \overline{\mathrm{BY}} \text { Going Low }}$ | 0 |  | ns |
| $\mathrm{t}_{\text {QVVL }}$ | $\mathrm{V}_{\text {PP } 1,2}$ Hold from Valid SRD, RY/ $\overline{\mathrm{BY}}$ High | 0 |  | ns |

Notes: 1. Refer to "A/A Mux Read-only Operations" for valid $A_{I N}$ and $D_{I N}$ for sector erase or program, or other commands.
2. $\mathrm{T}_{\mathrm{C}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, 3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$.

## A/A Mux Write Timing Diagram



NOTES
$\mathrm{A}=\mathrm{V}_{\mathrm{CC}}$ power-up and standby
$B=$ Write sector erase or program setup
$C=$ Write sector erase confirm or valid address and data
$D=$ Automated erase or program delay
E = Read status register data
$F=$ Ready to write another command

## AT49LW080 Ordering Information

| $\mathrm{I}_{\mathrm{cc}}(\mathrm{mA})$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Active | Standby | Ordering Code | Package | Operation Range |
| 67 | 0.10 | AT49LW080-33JC | 32 J | Extended Commercial |
|  |  | AT49LW080-33TC | 40 T | $\left(0^{\circ}\right.$ to $\left.85^{\circ} \mathrm{C}\right)$ |


| Package Type |  |
| :--- | :--- |
| 32J | 32-lead, Plastic J-leaded Chip Carrier Package (PLCC) |
| 40T | 40-lead, Thin Small Outline Package (TSOP) |

## Packaging Information

## 32J - PLCC



Notes: 1. This package conforms to JEDEC reference MS-016, Variation AE.
2. Dimensions D1 and E1 do not include mold protrusion.

Allowable protrusion is .010 " 0.254 mm ) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
3. Lead coplanarity is 0.004 " $(0.102 \mathrm{~mm})$ maximum.

COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A | 3.175 | - | 3.556 |  |  |
| A1 | 1.524 | - | 2.413 |  |  |
| A2 | 0.381 | - | - |  |  |
| D | 12.319 | - | 12.573 |  |  |
| D1 | 11.354 | - | 11.506 | Note 2 |  |
| D2 | 9.906 | - | 10.922 |  |  |
| E | 14.859 | - | 15.113 |  |  |
| E1 | 13.894 | - | 14.046 | Note 2 |  |
| E2 | 12.471 | - | 13.487 |  |  |
| B | 0.660 | - | 0.813 |  |  |
| B1 | 0.330 | - | 0.533 |  |  |
| e | 1.270 TYP |  |  |  |  |

10/04/01
TITLE
32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC)

DRAWING NO. REV.


Notes: 1. This package conforms to JEDEC reference MO-142, Variation CD.
2. Dimensions D1 and E do not include mold protrusion. Allowable protrusion on $E$ is 0.15 mm per side and on D 1 is 0.25 mm per side.
3. Lead coplanarity is 0.10 mm maximum.


COMMON DIMENSIONS
(Unit of Measure $=\mathrm{mm}$ )

| SYMBOL | MIN | NOM | MAX | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| A | - | - | 1.20 |  |
| A1 | 0.05 | - | 0.15 |  |
| A2 | 0.95 | 1.00 | 1.05 |  |
| D | 19.80 | 20.00 | 20.20 |  |
| D1 | 18.30 | 18.40 | 18.50 | Note 2 |
| E | 9.90 | 10.00 | 10.10 | Note 2 |
| L | 0.50 | 0.60 | 0.70 |  |
| L1 | 0.25 BASIC |  |  |  |
| b | 0.17 | 0.22 | 0.27 |  |
| c | 0.10 | - | 0.21 |  |
| e | 0.50 BASIC |  |  |  |


|  | TITLE | DRAWING NO. | REV. |
| :---: | :---: | :---: | :---: |
| 2325 Orchard Parkway <br> San Jose, CA 95131 | 40T, 40-lead (10 x 20 mm Package) Plastic Thin Small Outline Package, Type I (TSOP) | 40T | B |

## Atmel Corporation

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600

## Regional Headquarters

Europe<br>Atmel Sarl<br>Route des Arsenaux 41<br>Case Postale 80<br>CH-1705 Fribourg<br>Switzerland<br>Tel: (41) 26-426-5555<br>Fax: (41) 26-426-5500<br>Asia<br>Room 1219<br>Chinachem Golden Plaza<br>77 Mody Road Tsimshatsui<br>East Kowloon<br>Hong Kong<br>Tel: (852) 2721-9778<br>Fax: (852) 2722-1369<br>Japan<br>9F, Tonetsu Shinkawa Bldg.<br>1-24-8 Shinkawa<br>Chuo-ku, Tokyo 104-0033<br>Japan<br>Tel: (81) 3-3523-3551<br>Fax: (81) 3-3523-7581

## Atmel Operations

Memory<br>2325 Orchard Parkway<br>San Jose, CA 95131, USA<br>Tel: 1(408) 441-0311<br>Fax: 1(408) 436-4314

## Microcontrollers

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
Tel: (33) 2-40-18-18-18
Fax: (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00
Fax: (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G750QR, Scotland
Tel: (44) 1355-803-000
Fax: (44) 1355-242-743

## RF/Automotive

Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
Tel: (49) 71-31-67-0
Fax: (49) 71-31-67-2340
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759

## Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom
Avenue de Rochepleine
BP 123
38521 Saint-Egreve Cedex, France
Tel: (33) 4-76-58-30-00
Fax: (33) 4-76-58-34-80

## Literature Requests <br> www.atmel.com/literature

Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.
© Atmel Corporation 2003. All rights reserved. Atmel ${ }^{\circledR}$ and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.

