

# GENLINX™ GS9001 **EDH Coprocessor**

DATA SHEET

#### **FEATURES**

- . Error Detection and Handling (EDH) according to **SMPTE RP165**
- . EDH insertion and extraction in one device
- · autostandard operation
- I<sup>2</sup>C Serial communications interface for access to error flags and device configuration
- · available stand alone mode
- · error flags available on dedicated outputs
- · field, vertical, horizontal timing signals, ancillary data indication and TRS indication
- video standard and invalid data indication
- reserved words readable and writeable
- · 21 bit Errored Fields counter
- · passthrough mode to bypass EDH packet insertion
- · true 8-bit compatibility
- 40 MHz operating frequency

### **APPLICATIONS**

- 4fsc, 4:2:2 and 360 Mb/s serial digital interfaces
- · Source and destination equipment
- · Distribution equipment
- Test equipment

#### DESCRIPTION

The GS9001 implements error detection and handling (EDH) functions according to SMPTE RP165. Interfacing to the parallel port of either the GS9002/GS9022 serial digital encoders or GS9000 decoder, the GS9001 provides EDH insertion and extraction for 4fsc NTSC, 4fsc PAL and 4:2:2 component standards up to 18 MHz luminance sampling. The GS9001 also generates timing signals such as horizontal sync, vertical blanking, field ID and ancillary data identification. The ancillary data identification aids the extraction of ancillary data from the data stream.

The device has an I<sup>2</sup>C (Inter-Integrated Circuit) serial interface bus for communication with a microcontroller. The device can be programmed as an I2C slave transmitter or receiver by the microcontroller. This interface can be used to read the complete set of error flags and override the flag status prior to re-transmission. The device automatically determines the operating standard which can be overridden through the I2C interface. Timing signals and transmission error flags are also available on dedicated outputs.

#### ORDERING INFORMATION

| Part Number | Package | Temperature |
|-------------|---------|-------------|
| GS9001-CQM  | 44 PQFP | O°C to 70°C |



I<sup>2</sup>C is a registered Trademark of Philips Revision Date: February 1996

**BLOCK DIAGRAM** 

3935783 0003929 5An ■

521 - 38 - 01

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                          | VALUE/UNITS                      |
|--------------------------------------------------------------------|----------------------------------|
| Supply Voltage (V <sub>S</sub> =V <sub>DD</sub> -V <sub>SS</sub> ) | 7 V                              |
| Input Voltage Range (any input)                                    | -0.3 to (V <sub>DD</sub> +0.3) V |
| DC Input Current (any one input)                                   | ±10 μA                           |
| Power Dissipation                                                  | 800 mW                           |
| Operating Temperature Range                                        | 0°C to 70°C                      |
| Storage Temperature Range                                          | -65°C to +150°C                  |
| Lead Temperature (soldering, 10 seconds                            | ) 260℃                           |

CAUTION

ELECTROSTATIC

SENSITIVE DEVICES
DO NOT OPEN PACKAGES OR HANDLE
EXCEPT AT A STATIC-FREE WORKSTATION

**ELECTRICAL CHARACTERISTICS** DC Parameters @  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $T_A = 0$ °C - 70°C unless otherwise shown

| Parameter      | Symbol             | Conditions                                          | Min  | Тур  | Max  | Units |
|----------------|--------------------|-----------------------------------------------------|------|------|------|-------|
| Supply Voltage | V <sub>s</sub>     | Operating range                                     | 4.75 | 5.00 | 5.25 | ٧     |
| Supply Current | I <sub>s</sub>     | Operating range                                     | -    | 85   | 100  | mA    |
| TTL Compatible | V <sub>JHmin</sub> | T <sub>A</sub> =25°C                                | 2.00 | -    | -    | V     |
| CMOS Inputs    | V <sub>ILmax</sub> | T <sub>A</sub> =25°C                                | -    | -    | 0.80 | ٧     |
| Input Leakage  | I <sub>IN</sub>    | V <sub>IN</sub> =V <sub>DD</sub> or V <sub>SS</sub> | -    | -    | ±10  | μА    |
| TTL Compatible | V <sub>OHmin</sub> | T <sub>A</sub> =25°C                                | 2.40 | 4.50 | -    | ٧     |
| CMOS Outputs   | V <sub>OLmax</sub> | T <sub>A</sub> =25°C                                | -    | 0.20 | 0.40 | ٧     |
|                | I <sub>OL</sub>    | T <sub>A</sub> =25°C                                | -    | -    | -4   | mA    |
|                | I <sub>OH</sub>    | T <sub>A</sub> =25°C                                | -    | -    | 4    | mA    |

AC Parameters @  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $T_A = 0^{\circ}C - 70^{\circ}C$  unless otherwise shown

| Parameter                  | Symbol             | Conditions            | Min | Тур      | Max                | Units |
|----------------------------|--------------------|-----------------------|-----|----------|--------------------|-------|
| Input Clock Frequency      | $f_{cik}$          |                       | -   | -        | 40                 | MHz   |
| Input & Output Data Rates  | $f_{data}$         |                       | -   | -        | 40                 | Mb/s  |
| Input Data & Clock         |                    |                       |     |          |                    |       |
| Rise Time                  | t <sub>ir</sub>    |                       | -   | 1        | -                  | ns    |
| Setup Time                 | t <sub>set</sub>   | T <sub>A</sub> =25°C  | 2   | -        | -                  | ns    |
| Hold Time                  | t <sub>hold</sub>  |                       | 2   | <u> </u> | -                  | ns    |
| Input Clock to Output data | t <sub>P</sub>     | C <sub>L</sub> < 30pF | 3   | 5.5      | 8.5 <sup>(1)</sup> | ns    |
| Output data rise/fall time | t <sub>or</sub>    | T <sub>A</sub> =25°C  | 2   | 3        | 4                  | ns    |
| SCL Clock Frequency        | $f_{\mathtt{SCL}}$ |                       | -   | 100      | 400(2)             | kHz   |

<sup>&</sup>lt;sup>(1)</sup>  $T_A = 70$ °C,  $V_{DD} = 4.75V$ 

■ 3935783 0003930 2T2 ■

521 - 38 - 01

<sup>(2)</sup> Determined by I<sup>2</sup>C bus specification



Fig. 1 GS9001 EDH Coprocessor Pin Connections

Table 1. Selection of Field and Video standard signals on F2, F1, F0 pins

| Input<br>Field/Std | Output F2          | Output F1        | Output F0                     |
|--------------------|--------------------|------------------|-------------------------------|
| 0                  | NTSC (0) / PAL (1) | D1 (0) / D2 (1)* | 13.5 MHz Y (0) / 18 MHz Y (1) |
| 1                  | Field Bit 2        | Field Bit 1      | Field Bit 0                   |

<sup>\*</sup>D1: 4:2:2 sampling D2:  $4f_{sc}$  sampling

Table 2. Selection of Error status flags to display

| Input S1 | Input S0 | Output FL1     | Output FL0         |
|----------|----------|----------------|--------------------|
| 0        | 0        | EDA Full Field | EDH Full Field     |
| 0        | 1        | UES (See Note) | EDH Active Picture |
| 1        | 0        | EDA Ancillary  | EDH Ancillary      |
| 1        | 1        | IDA (See Note) | IDH (See Note)     |

**NOTE:** The UES, IDH and IDA flags that appear on pins FL0 and FL1 as shown in Table 2, represent the sum of each corresponding flag for active picture, full field and ancillary. UES indication can also be used to identify the absence of EDH implementation in the upstream equipment.

■ 3935783 0003931 139 ■

## **GS9001 PIN DESCRIPTIONS**

| PIN NO. | SYMBOL          | TYPE                                             | DESCRIPTION                                                                                          |
|---------|-----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 1-10    | DIN[90]         | I                                                | Parallel digital video data inputs                                                                   |
| 11      | CLK             | I                                                | Parallel clock input.                                                                                |
| 12      | R/T             | I                                                | Receive or Transmit mode select. High - CRC extraction, recalculation, comparison, error             |
| '-      | ""              | 1                                                | indication, re-insertion. Low - CRC calculation, insertion, clears error flags                       |
| 13      | FIELD/STD       | † <sub>I</sub> –                                 |                                                                                                      |
| '`      | TIELD/STD       | 1                                                | Field or Standard indication select. High - Field signals on F0, F1, F2. Low - Standard              |
| 14,15   | S0, S1          | I                                                | indication on F0, F1,F2. (Refer to Table 1)                                                          |
| 16      | RSTN            | <del>                                     </del> | Error flag select inputs. Select type of error flag to output on FL0, FL1. (Refer to Table 2)        |
| 10      | NOIN            | I                                                | Master Reset. Active low input, which provides option to initialise internal circuitry. The          |
|         |                 |                                                  | GS9001 contains power on reset circuitry that automatically initialises all internal                 |
| 10.00   | 10.44           | <del> </del>                                     | states including the PC Interface.                                                                   |
| 19,20   | A0,A1           | I                                                | Device address select pins for I <sup>2</sup> C interface bus. (Refer to Table 3)                    |
| 21      | SCL             | I                                                | Serial Clock for I <sup>2</sup> C Interface bus. SCL and SDA must be connected to GND if there is no |
|         |                 |                                                  | I <sup>2</sup> C interface connected to the device.                                                  |
| 22      | SDA             | I/O                                              | Serial Data for I <sup>2</sup> C Interface bus.                                                      |
| 23      | INTERRUPT       | 0                                                | Programmable interrupt for error flag indication. Active low, open drain output. Interrupt           |
|         |                 |                                                  | can be made sensitive to specific or all error flags (described in $I^2C$ WRITE format               |
|         |                 |                                                  | section). Default is sensitive to all error flags. This output stays active until a word is read     |
|         |                 |                                                  | from the device.                                                                                     |
| 24-33   | DOUT[09]        | 0                                                | Parallel digital video data outputs                                                                  |
| 34      | NO TRS          | 0                                                | Indicates presence of invalid input data, containing no timing reference signal (TRS).               |
|         |                 |                                                  | Active high output which signals absence of seven consecutive valid TRSs in the                      |
|         |                 |                                                  | incoming data. Returns to low state after seven consecutive valid TRSs occur. A valid                |
|         |                 |                                                  | input CLK must be present for this to operate.                                                       |
| 35      | ANC DATA        | 0                                                | Ancillary data presence indication. Active high output, indicates data presence from                 |
|         |                 |                                                  | ANC data header word to checksum word. Can be programmed through the I <sup>2</sup> C                |
|         |                 |                                                  | interface to also indicate presence of TRS-ID (3FF,000,000) blocks. In this mode, output             |
|         |                 |                                                  | stays high for 5 words during composite video TRS-ID and 4 words during component                    |
|         |                 |                                                  | EAV, SAV. In stand alone operation mode without I <sup>2</sup> C Interface, this feature can be      |
|         |                 | ·                                                | forced on ANC DATA pin by selecting address 0,1 on A1,A0 pins. (NOTE: SCL and SDA                    |
|         |                 |                                                  | must be connected to GND when I <sup>2</sup> C Interface is not used)                                |
| 36      | HSYNC           | 0                                                | Horizontal sync indication. Active high, extends from EAV to SAV for component video,                |
|         |                 |                                                  | indicates TRS-ID location for composite video.                                                       |
| 37      | V BLANK         | 0                                                | Vertical blanking interval indication. Active high during this period.                               |
| 40-42   | F0/HD1          | 0                                                | Field or standard indication pins. Field signals output when FIELD/STD pin is high, Video            |
|         | F1/D1_D2,       |                                                  | standard when FIELD/STD is low.                                                                      |
| Î       | F2/NTSC_PAL     |                                                  |                                                                                                      |
| 43,44   | FL1,FL0         | 0                                                | Error Flag Status. Active high outputs programmed via S0, S1 to indicate various                     |
|         |                 |                                                  | transmission and hardware related error flags. Output flags stay active for one field.               |
| 17,39   | V <sub>DO</sub> | P                                                | Power Supply. Most positive power supply connection. (+5V)                                           |
| 18,38   | V <sub>ss</sub> | P                                                | Power Supply. Most negative power supply connection. (GND)                                           |
|         | 00              |                                                  | THE ASSESS PARTO CORPLY CONTROLLON (CITE)                                                            |

**3935783** 0003932 075

## **GS9001 - DETAILED DEVICE DESCRIPTION.**

The GS9001 contains all functional blocks required to implement Error Detection and Handling according to SMPTE RP165. It also provides Field, Vertical, and Horizontal timing information as well as Ancillary Data and TRS-ID indication. The device offers standard independent operation and an I2C serial communications interface to allow reading/writing of error flags, device configuration and video standards format. The device can also be operated in stand alone mode without the I2C interface with error flags available on dedicated output pins. In all modes, the device latency is four clock cycles.

#### **Automatic Standards Detection**

This block analyses the incoming 8 or 10 bit data to determine whether it is component or composite. In total, six standards are automatically detected. For composite data conforming to SMPTE 259M, the Timing Reference Signal and Identification (TRS-ID) packet contains line and field information used to detect the format. For component data conforming to SMPTE 125M, the TRS-ID packets for End of Active Video (EAV)and Start of Active Video (SAV) are used to determine the format. The TRS information is then used to determine whether the composite signal is NTSC or PAL, or whether the component signal has 13.5 MHz or 18 MHz luminance samples.

Noise immunity has also been included, to ensure that momentary signal interruption does not affect the autostandards detection function. This built in noise immunity results in delayed switching time between standards. Delays range from as little as eight lines when switching between component standards to as much as four frames when switching between PAL and NTSC composite standards. The latter delay is due to the method used to differentiate PAL and NTSC, which counts the number of lines per frame and requires four sequential frames before switching standards. Manual override of the auto-standard feature is provided via the I2C interface, for applications where the standards recognition delay is intolerable. Standards indication is provided on multiplexed output pins or via the I2C interface.

#### Control Logic

The control logic coordinates operation and extracts timing signals such as vertical blanking, horizontal sync, field ID, ancillary data indication and TRS-ID indication.

The vertical blanking interval signal is active during the digital vertical blanking period for all signal formats. The horizontal sync signal is provided as a pulse with a duration of one clock period for every TRS-ID occurrence in composite video. For component video, the horizontal sync is a positive going pulse which starts at EAV and ends at SAV. Three field ID bits (pins 40, 41, 42) indicate the two fields for component video standards, the four colour fields for composite NTSC or eight colour fields for composite PAL.

The ancillary data indication allows external circuitry to identify ancillary data in the data stream for extraction or masking

The presence of ancillary data is indicated by a logic high that extends from the Data ID word to the Checksum word of each ancillary packet. These timing signals are available on dedicated output pins and through the I2C communications interface.

The control logic also verifies incoming data validity by checking the occurrence of consecutive TRS-IDs. If the absence of seven consecutive TRS-IDs is detected, a "NO TRS" flag is output on pin 34. This flag is reset once seven consecutive TRS-IDs occur.

## **CRC** Calculation

A cyclic redundancy check (CRC) is calculated for each video field according to the CRC-CCITT polynomial X<sup>16</sup>+X<sup>12</sup>+X<sup>5</sup>+1. Separate CRCs are calculated for active picture and full field to provide an indication that active video is still intact despite possible full field errors. This allows the user to distinguish between different classes of data errors, which yields the best compromise in error detection for all types of equipment. In order to provide compatibility between 8 bit and 10 bit systems, all data words with values between 3FC, and 3FF, inclusive, are recoded as 3FF<sub>H</sub> at the input of the polynomial generator. Start and end points for the CRC calculation are as defined in RP165 and depend on the standard and check field being calculated. Calculated CRC words can be read through the I2C interface.

#### **CRC Comparison**

The GS9001 can be configured for transmit or receive mode. In receive mode, the calculated CRC is checked against the incoming CRC embedded in the error data packet. Any mismatch will generate status error flags to indicate transmission related error flags in either active picture, full field or both. The error flags resulting from CRC mismatch are full field error detected here (EDH) and active picture EDH.

#### **Ancillary Checksum Verification**

The ancillary data checksums are also verified to ensure data integrity. Ancillary data is preceded by the Data Header, Data ID, Block Number and Data Count. The Data Count shows the number of ancillary words contained in each ancillary data packet. A checksum is calculated for each incoming ancillary data packet and compared with the transmitted checksum. Any difference is reported as an error via the ancillary EDH error flag. A separate ANC EXT error flag is also provided to indicate corruption of the EDH data packet.

## Error Flags and Formatting

This block performs the functions of error flag reporting and recoding, EDH data packet construction, programmable interrupt generation and interface with the I2C communication

3935783 0003933 TO1 ■

#### **Error Reporting**

Error reporting is meant to provide the information necessary to allow system diagnostics. There are fifteen error flags in total, which are used to identify specific error types. All flags are available to be read or overwritten via the  $I^2C$  interface. The definition of these flags and an explanation of how the device handles these flags are described below.

The acronyms used are:

EDA Error Detected Already

EDH Error Detected Here

IDH Internal device error Detected Here

IDA Internal device error Detected Already

UES Unknown Error Status

AP Active Picture

FF Full Field

1. EDH for AP and FF

If the incoming CRC checkword is different from the calculated CRC checkword, the *EDH* flag is set.

2. EDH for Ancillary

If the checksum for the ancillary data does not match the calculated checksum, this flag is set.

3. EDA for AP and FF

This flag is generated by summing the incoming *EDA* flag with the product of the incoming *EDH* flag and the valid CRC bit. As a result, if the incoming *EDH* flag is set and the *EDA* flag has not been set, the *EDH* flag will be recoded to *EDA* and then cleared. If the incoming CRC is invalid, then the outgoing *EDA* flag will be determined by the incoming *EDA* flag only. This is to support devices in the transmission path that do not generate valid CRC, yet pass only the *EDA* flags.

4. EDA for Ancillary

This flag is the sum of the in-coming **EDH** and **EDA** flags for ancillary data.

5. IDH for AP, FF and Ancillary

These flags are set by the user through the I<sup>2</sup>C serial interface. They can be used to indicate any internal device errors in the vicinity of the device. Examples could be local hardware errors such as a RAM failure or a system diagnostics failure on power-up.

6. IDA for AP, FF and Ancillary

2-36

This flag is the sum of the incoming *IDH* and *IDA* flags for AP, FF and ancillary data.

7. UES for AP, FF and Ancillary

*UES* is set if the incoming *UES* is set. Also, if the incoming data does not have an error data packet, this flag is set. This is to inform the downstream devices that the data being sent has not been previously checked for data errors.

In addition to error flag access through the I<sup>2</sup>C interface, selected *EDH*, *EDA*, *IDH*, *IDA* and *UES* flags are available on two user programmable output pins. Table 2 (on page 3) shows these error flags and the corresponding input addresses.

These flags are available for applications where access to the  $I^2C$  interface via microcontroller is not possible or cost effective. These flags give the user immediate warning of transmission related errors either locally or from upstream equipment.

In situations where the upstream equipment does not support EDH, a new error data packet is inserted in the data stream as specified in RP165. In this case the *UES* flag is set for active picture, full field and ancillary data. The *EDH*, *EDA* and *IDA* flags are reset for active picture and full field. For ancillary data, the *EDH* flag is still reported if there are any checksum errors and the *EDA* and *IDA* flags are reset. This is done since the checksums for ancillary data may still be valid without the presence of an error data packet in the data stream.

#### Transmit vs Receive Modes

The preceding description refers to the device in Receive mode. In Transmit mode, valid CRC-check words for active picture and full field are inserted and all error flags are reset.

### Flag Masking

Any of the fifteen error flags can be set/reset or made transparent using the  $I^2C$  interface. Transparent flags are updated on the occurrence of data errors. Flag masking can be done only when the device is in the receive mode. During transmit mode all error flags are reset. The transmit mode would be used for source equipment and equipment that modifies or processes the data before re-serializing.

## Programmable Interrupt

The interrupt output can be made sensitive to any specific or all error flags. This function is programmed using the sensitivity flags SANC, SFF and SAP as described in the section for I<sup>2</sup>C interface WRITE format.

#### **Errored Field Counter**

This 21 bit counter can be used to count the number of fields in which data errors occur. The same set of sensitivity flags used for the programmable interrupt, also control the incrementing of this counter. This counter can be made to increment on the occurrence of any specific type of error flag in a field.

3935783 0003934 948 📟

The counter can be programmed either to clear automatically when the counter status is read via the interface, or to clear when forced through the interface.

## I<sup>2</sup>C Serial Communications Interface

The serial communications interface allows access to all error flags and other internal programmable functions. The Inter-Integrated Circuit (I<sup>2</sup>C) protocol is used. For information on the GS9001 I<sup>2</sup>C protocol, refer to Document 521 - 59 "Using the GS9001 EDH Coprocessor".

The slave addresses for the I<sup>2</sup>C interface are given in Table 3. Data formats for the I<sup>2</sup>C interface READ and WRITE operations are given in Tables 4 and 5.

During the stand-alone mode of operation, flag masking, video standard override and programmable interrupt features are disabled. The user can still monitor the video standard and the error flags through dedicated pins as shown in Table 2.

## **EDH Passthrough Mode**

An EDH passthrough mode is available to aid in system diagnostics. This mode is selected by address 1,0 on A1, A0 pins. In this mode, the GS9001 will not insert a new EDH packet into the data stream. Input data is bypassed to output without modification. Error flag status available through the I<sup>2</sup>C interface and output pins, is now invalid. However, valid CRC words can be read through the I<sup>2</sup>C interface every field, for a static picture.

Table 3. I2C Slave Addresses

| I <sup>2</sup> C Ad | I <sup>2</sup> C Address is 00011A <sub>1</sub> A <sub>0</sub> |                          |  |  |  |  |  |  |
|---------------------|----------------------------------------------------------------|--------------------------|--|--|--|--|--|--|
| A1                  | A0                                                             | Function                 |  |  |  |  |  |  |
| 0                   | 0                                                              | Available Device Address |  |  |  |  |  |  |
| 0                   | 1                                                              | Available Device Address |  |  |  |  |  |  |
| 1                   | 0                                                              | EDH Passthrough Mode     |  |  |  |  |  |  |
| 1                   | 1                                                              | Test Mode                |  |  |  |  |  |  |

NOTE:

If an  $I^2C$  interface is not used, address 0, 1 will force TRS-ID indication on the ancillary data pin. This is to facilitate applications in which TRS-ID is desired, but an  $I^2C$  interface is not used. In this case, the SCL clock line must be connected to the most negative supply.

**3935783 0003935 884** 

Table 4. I<sup>2</sup>C - Interface: Data Format for READ 15 Words

| Word    | Databits   |                           |           |            |            |            |            | Comments   |                                                    |
|---------|------------|---------------------------|-----------|------------|------------|------------|------------|------------|----------------------------------------------------|
| Address | B7         | B6                        | B5        | B4         | B3         | B2         | B1         | B0         |                                                    |
| 1       | AP<br>IDH  | AP<br>EDA                 | AP<br>EDH | ANC<br>UES | ANC<br>IDA | ANC<br>IDH | ANC<br>EDA | ANC<br>EDH | 15 Error Flags (according to SMPTE RP165) see note |
| 2       | ANC<br>EXT | FF<br>UES                 | FF<br>IDA | FF<br>IDH  | FF<br>EDA  | FF<br>EDH  | AP<br>UES  | AP<br>IDA  | below for flag ANC EXT                             |
| 3       |            | Error counter NTSC HD1 D1 |           |            |            |            |            |            | Video standard & error counter                     |
|         | ь20        | b19                       | b18       | b17        | b16        | PAL        | D1         | D2         |                                                    |
| 4       |            |                           |           | Error c    | ounter     |            |            | -          | Error counter 21 bits wide                         |
|         | b15        | b14                       | b13       | b12        | b11        | b10        | b9         | b8         | -                                                  |
| 5       |            |                           | _         | Error c    | ounter     |            |            |            | -                                                  |
|         | b7         | b6                        | b5        | b4         | b3         | b2         | b1         | p0         |                                                    |
| 6       |            |                           |           | Active     | Picture CR | ic         |            |            | Active picture CRC                                 |
|         | b15        | b14                       | b13       | b12        | b11        | b10        | b9         | b8         | 16 bits wide                                       |
| 7       |            |                           | _         | Active (   | Picture CR | С          |            |            |                                                    |
|         | b7         | b6                        | b5        | b4         | b3         | b2         | b1         | ьо         |                                                    |
| 8       |            |                           | ,         | Full Fie   | d CRC      |            |            |            | Full Field CRC 16 bits wide                        |
|         | b15        | b14                       | b13       | b12        | b11        | b10        | b9         | b8         |                                                    |
| 9       |            |                           |           | Full Fiel  | d CRC      |            |            |            |                                                    |
|         | b7         | b6                        | b5        | b4         | b3         | b2         | b1         | ьо         |                                                    |
| 10      | RW2        | RW2                       | RW1       | RW1        | RW1        | RW1        | RW1        | RW1        | Bits 2 to 7 for reserved                           |
|         | b3         | b2                        | b7        | b6         | b5         | b4         | b3         | b2         | words 1 to 7                                       |
| 11      | RW3        | RW3                       | RW3       | RW3        | RW2        | RW2        | RW2        | RW2        |                                                    |
|         | b5         | b4                        | b3        | b2         | b7         | b6         | <b>b</b> 5 | b4         | Example:                                           |
| 12      | RW4        | RW4                       | RW4       | RW4        | RW4        | RW4        | RW3        | RW3        | Bit number 4 of reserved word 2 is denoted as      |
|         | b7         | b6                        | b5        | b4         | b3         | b2         | b7 ·       | b6         | RW2 b4                                             |
| 13      | RW6        | RW6                       | RW5       | RW5        | RW5        | RW5        | RW5        | RW5        |                                                    |
|         | b3         | b2                        | b7        | b6         | <b>b</b> 5 | b4         | b3         | b2         |                                                    |
| 14      | RW7<br>b5  | RW7<br>b4                 | RW7<br>b3 | RW7<br>b2  | RW6<br>b7  | RW6<br>b6  | RW6<br>b5  | RW6<br>b4  |                                                    |
| 15      | 0          | 0                         | 0         | 0          | 0          | 0          | RW7<br>b7  | RW7<br>b6  | ·                                                  |

NOTES: The error counter is 21 bits wide and counts the number of fields that had errors. This counter can be made to increment only upon the occurrence of a specific type of flag in a field. This sensitivity is programmable through SANC,SFF & SAP class of flags (see WRITE section). ANC EXT is a flag defined to indicate any checksum error in the EDH packet.

Reserved Words 1 to 7 in an EDH packet are both readable and writable. Only bits 2 to 7 of each reserved word are available. During Write operation for every reserved word, Even Parity is added as bit 8 and bit 9 is the logical inverse of bit 8. Bits 0 and 1 are zero to maintain compatibility with 8 bit systems.

16 bit Active Picture CRC and Full Field CRC words are available for every field, through the  $I^2\!C$  interface.

# **3935783 0003937 657 🖿**

Table 5. I<sup>2</sup>C - Interface: Data Format for WRITE 12 Words

| Word    |                 |            |            | Databits    | ;           |             |             |             | Comments                                                       |
|---------|-----------------|------------|------------|-------------|-------------|-------------|-------------|-------------|----------------------------------------------------------------|
| Address | B7              | B6         | B5         | B4          | В3          | B2          | B1          | B0          |                                                                |
| 1       | AP<br>IDH       | AP<br>EDA  | AP<br>EDH  | ANC<br>UES  | ANC<br>IDA  | ANC<br>IDH  | ANC<br>EDA  | ANC<br>EDH  | 15 Error Flags (according to<br>SMPTE RPI65)                   |
| 2       | STICKY<br>FLAGS | FF<br>UES  | FF<br>IDA  | FF<br>IDH   | FF<br>EDA   | FF<br>EDH   | AP<br>UES   | AP<br>IDA   |                                                                |
| 3       | MAP<br>IDH      | MAP<br>EDA | MAP<br>EDH | MANC        | MANC<br>IDA | MANC<br>IDH | MANC<br>EDA | MANC<br>EDH | Mask Status for the 15 Error<br>Flags (see Note 1)             |
| 4       | MASK<br>RW      | MFF<br>UES | MFF<br>IDA | MFF         | MFF<br>EDA  | MFF<br>EDH  | MAP<br>UES  | MAP<br>IDA  |                                                                |
| 5       | SAP<br>IDH      | SAP<br>EDA | SAP<br>EDH | SALL<br>UES | SANC        | SANC<br>IDH | SANC<br>EDA | SANC<br>EDH | Sensitivity Status for the15<br>Error Flags (see Note 2)       |
| 6       | AUTO<br>CLR     | CLR<br>CNT | TRS<br>SEL | SFF<br>IDA  | SFF<br>IDH  | SFF<br>EDA  | SFF<br>EDH  | SAP<br>IDA  |                                                                |
| 7       | RW1<br>b3       | RW1<br>b2  | 0          | 0           | SEL<br>STD  | NTSC<br>PAL | HD1<br>D1   | D1<br>D2    | Standard Select (see Note 3)                                   |
| 8       | RW2<br>b5       | RW2<br>b4  | RW2<br>b3  | RW2<br>b2   | RW1<br>b7   | RW1<br>b6   | RW1<br>b5   | RW1<br>b4   | Bits 2 to 7 for reserved words 1 to 7 Example: Bit number 4 of |
| 9       | RW3<br>b7       | RW3<br>b6  | RW3<br>b5  | RW3<br>b4   | RW3<br>b3   | RW3<br>b2   | RW2<br>b7   | RW2<br>b6   | reserved word 2 is<br>denoted as RW2 b4                        |
| 10      | RW5<br>b3       | RW5<br>b2  | RW4<br>b7  | RW4<br>b6   | RW4<br>b5   | RW4<br>b4   | RW4<br>b3   | RW4<br>b2   |                                                                |
| 11      | RW6<br>b5       | RW6<br>b4  | RW6<br>b3  | RW6<br>b2   | RW5<br>b7   | RW5<br>b6   | RW5<br>b5   | RW5<br>b4   |                                                                |
| 12      | RW7<br>b7       | RW7<br>b6  | RW7<br>b5  | RW7<br>b4   | RW7<br>b3   | RW7<br>b2   | RW6<br>b7   | RW6<br>b6   |                                                                |

NOTES: 1. Mask status is used for flag masking.

MASK RW is 1 to overwrite Reserved Words.

Bit STICKY FLAGS will make the flags sticky. (Flag stays set until read by I2C interface)

- Sensitivity status defines the interrupt & error counter sensitivity. Please note for UES flag sensitivity, there is only
  one bit which is the SALL UES bit. This covers the UES bit for Ancillary, Active Picture and Full Field classes.
- 3. Bit SEL STD: 1 to overwrite video standard, 0 for auto standard selection

Bit NTSC/PAL: 1 for PAL (625/50) standard, 0 for NTSC (525/60) standard

Bit HD1/D1: 1 for Component 4:2:2 standard with 18Mhz Luminance, 0 for Component 4:2:2 standard

with 13.5 MHz Luminance

Bit D1/D2: 1 for  $4f_{\rm SC}$  composite standard, 0 for Component 4:2:2 standard

Bit TRS SEL: 1 to force TRS-ID indication in addition to ancillary data indication on the Ancillary Data pin, (pin 35)

0 to force only ancillary indication on the ancillary data pin (pin 35)

Bit CLR CNT: 1 to clear the 'errored field counter'. 0 to let the counter count the errored fields

Bit AUTO CLR: 1 to automatically clear the 'errored field counter' after every reading of the counter status through the

interface, 0 to disable this automatic clear feature

Default Status: On power-up all bits are set to zero except for the sensitivity flags which are set to one.

Stand-Alone Operation: All bits will stay at power-up initial conditions, as described above, when there is no interface connected to the device, except for the bit TRS-SEL, which can be set to one by connecting the A1and A0 pins to 0,1 respectively.

# Reset and Interrupt Characteristics ( $V_{CC} = 5V$ , $0^{\circ}C < T_{A} < 70^{\circ}C$ )

| PARAMETER                        | SYMBOL           | MIN | MAX | UNITS |
|----------------------------------|------------------|-----|-----|-------|
| Minimum Rest Pulse Duration      | tr(min)          | 100 | - 1 | nS    |
| External to Internal Reset Delay | tr <sub>d1</sub> | -   | 12  | nS    |
|                                  | tr <sub>d2</sub> | -   | 3   | μS    |
| Interrupt Delay after RSTN       | ti <sub>d</sub>  | -   | 12  | nS    |



Fig. 2a GS9001 Internal Reset Circuit



Fig. 2b Reset and Interrupt Timing



Line 11/272 - Sample 1456 - NTSC (525/60) 4:2:2 Line 11/272 - Sample 1936 - NTSC (525/60) 4:2:2,16 x 9 Line 11/272 - Sample 806 - NTSC (525/60) 4/sc

Line 7/320 - Sample 1456 - PAL (625/50) 4:2:2

Line 7/320 - Sample 1936 - PAL (625/50) 4:2:2,16 x 9 Line 7/320 - Sample 983 - PAL (625/50) 4fsc

I<sup>2</sup>C READ
AFTER SECOND WORD
(Interrrupt is inactive after second word of the I<sup>2</sup>C packet is read)

Fig. 2c Interrupt Timing

**=** 2935783 0003938 593 **=** 

2-40



Fig. 5 Component Timing Signals

521 - 38 - 01

# 3935783 0003940 141 |



Fig. 6 Composite Timing Signals



Note: All sample numbers are with respect to output data.

Fig. 7 Composite VBLANK Timing



Fig. 8 GS9001 System Placement

## APPLICATIONS

The GS9001 can be used on either the transmit or receive side of the serial digital interface. As shown in Figure 8, it is used as the last stage prior to serialization and immediately after deserialization.

The nature of the EDH error flags and the flexibility of use with an I2C interface or in stand alone operation, make the GS9001 suitable for most system applications.

Conformance to SMPTE standards for EDH and digital video, ensures compatibility with any piece of source, destination or routing equipment.

# Complete, System-Wide Implementation of EDH

Figure 9 shows a typical system implementation using EDH, where both equipment fault errors and transmission errors occur.

2-42

These errors result in the transmission error flags *EDH* and *EDA* and the non-transmission related flags *IDH* and *IDA*.

In Figure 9, the AES/EBU audio encoder has generated an error during the audio formatting process and reported an *IDH* (Internal device error Detected Here) error.

The signal from the audio encoder then experiences degradation from a faulty cable, before it reaches the router.

In this case, the cable is marginal and is producing random infrequent errors. A GS9001 device in the router flags these errors as *EDH* (Error Detected Here) for Active Picture, Full Field or both. Incoming *IDH* flags are also recoded as *IDA* (Internal device error Detected Already).

The next device in the chain is a distribution amplifier (DA) which is receiving its input from the router. The GS9001 device in the DA will recode the incoming *EDH* flag as *EDA* (Error Detected Already) and pass the *IDA* flag.

An additional transmission error occurs between the DA and the production switcher which is flagged as *EDH*. The GS9001 in the production switcher now has a list of error flags that can be reported locally or through a communications interface to a central maintenance station.





Fig. 10

**3**935783 0003941 088 **=** 

### Partial EDH System Implementation

In real system implementations not all equipment will have EDH capability. EDH is still useful in this environment. Figure 10 shows the same system implementation as Figure 9 except the VTR and router do not have EDH capability.

With reference to Figure 10, the audio encoder will detect the lack of imbedded EDH in the incoming video, create the EDH Packet and assert the *UES* (Unknown Error Status) flag. The system will now have EDH monitoring for all downstream transmission and equipment errors.

The router, without EDH, will simply pass the EDH packet unmodified to the DA which has EDH capability. Any errors reported at the DA could have occurred:

- 1. on the link between the audio encoder and the router,
- 2. in the router, or
- 3. on the link from the router to the DA.

Although this does not provide ideal coverage, the source of errors can still be isolated to allow the required maintenance.

#### Data Modification and EDH

It is often necessary to modify the data stream after the initial generation of the CRC words. This would occur in applications such as vertical interval timecode (VITC) or audio insertion.

If the modifying equipment employs EDH on the output, a new CRC will be calculated and inserted. If, however, the equipment has no EDH capability, the original CRC would be passed through. This would result in incorrect CRC comparison and erroneous error flag generation by the next piece of equipment.

This problem can be mitigated if the downstream equipment has the ability to override specific error flags. Unfortunately, there is no way for the downstream equipment to determine if errors were caused by data modification or transmission errors. It is therefore important that the equipment which modified the video data either implement EDH properly or remove the full field EDH packets from the data stream. Removing these packets will cause the *UES* flag to be asserted but this is preferable to reporting false errors.

As shown in Figure 11, the preferred way to implement EDH in equipment which modifies the data is to have an EDH coprocessor at both the input and output. The input EDH coprocessor validates the integrity of the input data. The output EDH coprocessor, set to receive mode, will pass any error flags that may have been generated upstream and recalculate any CRCs that need to be changed due to data modification. Flag masking is then enabled in this output EDH coprocessor to avoid flagging an erroneous full field error due to CRC mismatch in the modified data.



Fig. 11

### References:

1. Singar Bala, Eric Fankhauser and Paul Moore,

An IC Implementation of SMPTE RP165: Error Detection and Handling,

SMPTE Journal, Volume 104, Number 7, July 1995, pp 459 - 464.

**REVISION NOTES** 

Ordering information part number changed to GS9001-CQM

■ 3935783 0003942 Tl4

Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.

© Copyright, June 1995 Gennum Corporation. All rights reserved. Printed in Canada.

2-44