Low Profile DDR SDRAM-Modules DDR SDRAM **Memory Products** Never stop thinking. #### **Edition 2004-01** Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### **Information** For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (www.infineon.com). #### **Warnings** Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # HYS72D16500GR-[7/8]-A HYS72D32501GR-[7/8]-A Low Profile DDR SDRAM-Modules DDR SDRAM ### **Memory Products** | HYS72D16500GR-[7/8]-A, HYS72D32501GR-[7/8]-A | | | | | | | | |----------------------------------------------|----------|----------------------------------------|---------|--|--|--|--| | Revision | History: | Rev. 1.01 | 2004-01 | | | | | | Previous \ | Version: | Rev. 1.0 | 2003-12 | | | | | | Page | Subjec | ts (major changes since last revision) | | | | | | | all | Correc | Corrected formats | | | | | | | all | Editoria | al changes | | | | | | ### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc.mp@infineon.com Data Sheet 4 Rev. 1.01, 2004-01 | Table | of Contents | Page | |-------------------------------|----------------------------|------| | <b>1</b><br>1.1<br>1.2 | Overview | 6 | | 2 | Pin Configuration | | | <b>3</b><br>3.1<br>3.2<br>3.3 | Electrical Characteristics | | | 4 | SPD Contents | 20 | | 5 | Package Outlines | 22 | | 6 | Application Note | 24 | Overview #### 1 Overview #### 1.1 Features - 184-pin Registered 8 Byte Dual-In-Line DDR SDRAM Module for PC and Server main memory applications - One rank $16M \times 72$ and $32M \times 72$ organization - JEDEC standard Double Data Rate Synchronous DRAMs (DDR SDRAM) with a single +2.5 V (± 0.2 V) power supply - Built with 128 Mbit DDR SDRAMs in 66-Lead TSOPII package - Programmable CAS Latency, Burst Length, and Wrap Sequence (Sequential & Interleave) - Auto Refresh (CBR) and Self Refresh - All inputs and outputs SSTL\_2 compatible - Re-drive for all input signals using register and PLL devices. - Serial Presence Detect with E<sup>2</sup>PROM - JEDEC standard MO-206 form factor: 133.35 mm (nom.) × 43.18 mm (nom.) × 4.00 mm (max.) (6,80 mm max. with stacked components) - JEDEC standard reference layout: Raw Cards A, B and C - Gold plated contacts #### Table 1 Performance -8/-7 | Part Number Speed Code | | | <b>-7</b> | <b>-8</b> | Unit | |------------------------|-----------|----------------------|-------------|-------------|------| | Speed Grade | Component | | DDR266A | DDR200 | _ | | Module | | | PC2100-2033 | PC1600-2022 | _ | | max. Clock Frequency | @CL2.5 | $f_{\mathrm{CK2.5}}$ | 143 | 125 | MHz | | | @CL2 | $f_{\rm CK2}$ | 133 | 100 | MHz | ### 1.2 Description The HYS 72D $\times\times$ 0 $\times$ 0GR are industry standard 184-pin 8 byte Dual in-line Memory Modules (DIMMs) organized as 16M $\times$ 72 (128 MB) and 32M $\times$ 72 (256 MB). The memory array is designed with Double Data Rate Synchronous DRAMs for ECC applications. All control and address signals are re-driven on the DIMM using register devices and a PLL for the clock distribution. This reduces capacitive loading to the system bus, but adds one cycle to the SDRAM timing. A variety of decoupling capacitors are mounted on the PC board. The DIMMs feature serial presence detect based on a serial E<sup>2</sup>PROM device using the 2-pin I<sup>2</sup>C protocol. The first 128 bytes are programmed with configuration data and the second 128 bytes are available to the customer. Overview #### Table 2 Ordering Information | Туре | Compliance Code | Description | SDRAM Technology | | | |-------------------|------------------|---------------------------|------------------|--|--| | PC2100 (CL=2) | | | | | | | HYS72D16000GR-7-A | PC2100R-20330-A1 | one rank 128 MB Reg. DIMM | 128 Mbit (×8) | | | | HYS72D32001GR-7-A | PC2100R-20330-B1 | one rank 256 MB Reg. DIMM | 128 Mbit (×4) | | | | PC1600 (CL=2) | | | | | | | HYS72D16000GR-8-A | PC1600R-20220-A1 | one rank 128 MB Reg. DIMM | 128 Mbit (×8) | | | | HYS72D32001GR-8-A | PC1600R-20220-B1 | one rank 256 MB Reg. DIMM | 128 Mbit (×4) | | | Note: All part numbers end with a place code (not shown), designating the silicon-die revision. Reference information available on request. Example: HYS72D16000GR-8-A, indicating Rev. A die are used for SDRAM components The Compliance Code is printed on the module labels and describes the speed sort for example "PC2100R", the latencies (for example "20330" means CAS latency = 2, $t_{\rm RCD}$ latency = 3 and $t_{\rm RP}$ latency = 3) and the Raw Card used for this module. **Pin Configuration** Table 3 Pin Definitions and Functions | Symbol | Туре | Function | |--------------------------------|--------------|-------------------------------------------| | A0 – A11 | Input | Address Inputs | | BA0, BA1 | Input | Rank Selects | | DQ0 – DQ63 | Input/Output | Data Input/Output | | CB0 – CB7 | Input/Output | Check Bits (×72 organization only) | | RAS | Input | Row Address Strobe | | CAS | Input | Column Address Strobe | | WE | Input | Read/Write Input | | CKE0, CKE1 | Input | Clock Enable | | DQS0 – DQS8 | Input/Output | SDRAM low data strobes | | CK0, CK0 | Input | Differential Clock Input | | DM0 – DM8 | Input | SDRAM low data mask | | DQS9 – DQS17 | Input/Output | high data strobes | | CS0, CS1 | Input | Chip Selects | | $\overline{V_{DD}}$ | Supply | Power (+2.5 V) | | $\overline{V_{\mathtt{SS}}}$ | Supply | Ground | | $\overline{V_{ extsf{DDQ}}}$ | Supply | I/O Driver power supply | | $\overline{V_{ extsf{DDID}}}$ | Output | $V_{ m DD}$ Indentification flag | | $\overline{V_{ extsf{DDSPD}}}$ | Supply | EEPROM power supply | | $\overline{V_{REF}}$ | Supply | I/O reference supply | | SCL | Input | Serial bus clock | | SDA | Output | Serial bus data line | | SA0 – SA2 | Input | slave address select | | NC | Input | no connect | | DU | Input | don't use | | RESET | Input | Reset pin (forces register inputs low) *) | <sup>\*)</sup> for detailed description of the Power Up and Power Management on DDR Registered DIMMs see the Application Note at the end of this datasheet Table 4 Address Format | Density | Organization | Memory<br>Ranks | SDRAMs | # of<br>SDRAMs | # of<br>row/rank/<br>columns<br>bits | Refresh | Period | Interval | |---------|--------------|-----------------|---------|----------------|--------------------------------------|---------|--------|----------| | 128 MB | 16M × 72 | 1 | 16M × 8 | 9 | 12/2/10 | 4K | 64 ms | 15.6 μs | | 256 MB | 32M × 72 | 1 | 32M × 4 | 18 | 12/2/11 | 4K | 64 ms | 15.6 μs | Table 5 Pin Configuration | PIN# | Symbol | PIN# | Symbol | PIN# | Symbol | PIN# | Symbol | |------|--------------|------|------------|------|-------------------------------------------------------------------|------|-----------| | 1 | $V_{REF}$ | 48 | A0 | 94 | DQ4 | 141 | A10 | | 2 | DQ0 | 49 | CB2 | 95 | DQ5 | 142 | CB6 | | 3 | $V_{SS}$ | 50 | $V_{SS}$ | 96 | $V_{DDQ}$ | 143 | $V_{DDQ}$ | | 4 | DQ1 | 51 | CB3 | 97 | DM0/DQS9 | 144 | CB7 | | 5 | DQS0 | 52 | BA1 | 98 | DQ6 | | KEY | | 6 | DQ2 | | KEY | 99 | DQ7 | 145 | $V_{SS}$ | | 7 | $V_{DD}$ | 53 | DQ32 | 100 | $V_{SS}$ | 146 | DQ36 | | 8 | DQ3 | 54 | $V_{DDQ}$ | 101 | NC | 147 | DQ37 | | 9 | NC | 55 | DQ33 | 102 | NC | 148 | $V_{DD}$ | | 10 | RESET | 56 | DQS4 | 103 | NC | 149 | DM4/DQS13 | | 11 | $V_{SS}$ | 57 | DQ34 | 104 | $V_{DDQ}$ | 150 | DQ38 | | 12 | DQ8 | 58 | $V_{SS}$ | 105 | DQ12 | 151 | DQ39 | | 13 | DQ9 | 59 | BA0 | 106 | DQ13 | 152 | $V_{SS}$ | | 14 | DQS1 | 60 | DQ35 | 107 | DM1/DQS10 | 153 | DQ44 | | 15 | $V_{DDQ}$ | 61 | DQ40 | 108 | $V_{DD}$ | 154 | RAS | | 16 | DU | 62 | $V_{DDQ}$ | 109 | DQ14 | 155 | DQ45 | | 17 | DU | 63 | WE | 110 | DQ15 | 156 | $V_{DDQ}$ | | 18 | $V_{\rm SS}$ | 64 | DQ41 | 111 | CKE1 | 157 | CS0 | | 19 | DQ10 | 65 | CAS | 112 | $V_{DDQ}$ | 158 | CS1 | | 20 | DQ11 | 66 | $V_{SS}$ | 113 | NC | 159 | DM5/DQS14 | | 21 | CKE0 | 67 | DQS5 | 114 | DQ20 | 160 | $V_{SS}$ | | 22 | $V_{DDQ}$ | 68 | DQ42 | 115 | NC/A12 | 161 | DQ46 | | | | | | | A12 is used for<br>256 Mbit and<br>512 Mbit based<br>modules only | | | | 23 | DQ16 | 69 | DQ43 | 116 | $V_{\mathtt{SS}}$ | 162 | DQ47 | | 24 | DQ17 | 70 | $V_{DD}$ | 117 | DQ21 | 163 | NC | | 25 | DQS2 | 71 | NC | 118 | A11 | 164 | $V_{DDQ}$ | | 26 | $V_{SS}$ | 72 | DQ48 | 119 | DM2/DQS11 | 165 | DQ52 | | 27 | A9 | 73 | DQ49 | 120 | $V_{DD}$ | 166 | DQ53 | | 28 | DQ18 | 74 | $V_{SS}$ | 121 | DQ22 | 167 | NC | | 29 | A7 | 75 | DU | 122 | A8 | 168 | $V_{DD}$ | | 30 | $V_{DDQ}$ | 76 | DU | 123 | DQ23 | 169 | DM6/DQS15 | | 31 | DQ19 | 77 | $V_{DDQ}$ | 124 | $V_{SS}$ | 170 | DQ54 | | 32 | A5 | 78 | DQS6 | 125 | A6 | 171 | DQ55 | | 33 | DQ24 | 79 | DQ50 | 126 | DQ28 | 172 | $V_{DDQ}$ | | 34 | $V_{SS}$ | 80 | DQ51 | 127 | DQ29 | 173 | NC | | 35 | DQ25 | 81 | $V_{SS}$ | 128 | $V_{DDQ}$ | 174 | DQ60 | | 36 | DQS3 | 82 | $V_{DDID}$ | 129 | DM3/DQS12 | 175 | DQ61 | | 37 | A4 | 83 | DQ56 | 130 | A3 | 176 | $V_{SS}$ | | 38 | $V_{DD}$ | 84 | DQ57 | 131 | DQ30 | 177 | DM7/DQS16 | Table 5 Pin Configuration (cont'd) | PIN# | Symbol | PIN# | Symbol | PIN# | Symbol | PIN# | Symbol | |------|----------|------|----------|------|-----------|------|-------------| | 39 | DQ26 | 85 | $V_{DD}$ | 132 | $V_{SS}$ | 178 | DQ62 | | 40 | DQ27 | 86 | DQS7 | 133 | DQ31 | 179 | DQ63 | | 41 | A2 | 87 | DQ58 | 134 | CB4 | 180 | $V_{DDQ}$ | | 42 | $V_{SS}$ | 88 | DQ59 | 135 | CB5 | 181 | SA0 | | 43 | A1 | 89 | $V_{SS}$ | 136 | $V_{DDQ}$ | 182 | SA1 | | 44 | CB0 | 90 | NC | 137 | CK0 | 183 | SA2 | | 45 | CB1 | 91 | SDA | 138 | CK0 | 184 | $V_{DDSPD}$ | | 46 | $V_{DD}$ | 92 | SCL | 139 | $V_{SS}$ | 185 | $V_{SS}$ | | 47 | DQS8 | 93 | $V_{SS}$ | 140 | DM8/DQS17 | _ | _ | Figure 1 Block Diagram One Rank 16 MB $\times$ 72 DDR SDRAM DIMM Modules HYS72D16500GR-[7/8]-A using $\times$ 8 organized SDRAMs on RAW Card Version A Figure 2 Block Diagram One Rank 32 MB $\times$ 72 DDR SDRAM DIMM Modules HYS72D32501GR-[7/8]-A using $\times$ 4 organized SDRAMs on RAW Card Version B **Electrical Characteristics** ### 3 Electrical Characteristics ### 3.1 Operating Conditions Table 6 Absolute Maximum Ratings | Parameter | Symbol | Values | | | Unit | Note/ Test | |----------------------------------------------------------|------------------------------------|--------|------|------------------------|------|------------| | | | min. | typ. | max. | | Condition | | Voltage on I/O pins relative to $V_{\rm SS}$ | $V_{\mathrm{IN}},V_{\mathrm{OUT}}$ | -0.5 | _ | V <sub>DDQ</sub> + 0.5 | V | _ | | Voltage on inputs relative to $V_{\rm SS}$ | $V_{IN}$ | -0.5 | _ | +3.6 | ٧ | _ | | Voltage on $V_{\rm DD}$ supply relative to $V_{\rm SS}$ | $V_{DD}$ | -0.5 | _ | +3.6 | ٧ | _ | | Voltage on $V_{\rm DDQ}$ supply relative to $V_{\rm SS}$ | $V_{DDQ}$ | -0.5 | _ | +3.6 | ٧ | _ | | Operating temperature (ambient) | $T_{A}$ | 0 | _ | +70 | °C | _ | | Storage temperature (plastic) | $T_{STG}$ | -55 | _ | +150 | °C | _ | | Power dissipation (per SDRAM component) | $P_{D}$ | _ | 2.0 | _ | W | - | | Short circuit output current | $I_{OUT}$ | _ | 50 | _ | mA | _ | Attention: Permanent damage to the device may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only, and functional operation should be restricted to recommended operation conditions. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability and exceeding only one of the values may cause irreversible damage to the integrated circuit. **Electrical Characteristics** Table 7 Electrical Characteristics and DC Operating Conditions | Parameter | Symbol | ol Values | | Uni | | Note/Test Condition 1) | |--------------------------------------------------------|----------------------------|--------------------------------|-------------------------------|--------------------------------|----|----------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Device Supply Voltage | $V_{DD}$ | 2.3 | 2.5 | 2.7 | V | | | Output Supply Voltage | $V_{DDQ}$ | 2.3 | 2.5 | 2.7 | V | 2) | | EEPROM supply voltage | $V_{DDSPD}$ | 2.3 | 2.5 | 3.6 | V | _ | | Supply Voltage, I/O Supply Voltage | $V_{ m SS}$ , $V_{ m SSQ}$ | 0 | | 0 | V | _ | | Input Reference Voltage | $V_{REF}$ | $0.49 \times V_{\mathrm{DDQ}}$ | $0.5 \times V_{\mathrm{DDQ}}$ | $0.51 \times V_{\mathrm{DDQ}}$ | ٧ | 3) | | I/O Termination Voltage<br>(System) | $V_{TT}$ | V <sub>REF</sub> – 0.04 | | $V_{REF}$ + 0.04 | V | 4) | | Input High (Logic1) Voltage | $V_{IH(DC)}$ | $V_{\sf REF}$ + 0.15 | | $V_{\rm DDQ}$ + 0.3 | V | 7) | | Input Low (Logic0) Voltage | $V_{IL(DC)}$ | -0.3 | | $V_{\sf REF}$ – 0.15 | V | 7) | | Input Voltage Level,<br>CK and CK Inputs | $V_{IN(DC)}$ | -0.3 | | $V_{\rm DDQ}$ + 0.3 | V | 7) | | Input Differential Voltage,<br>CK and CK Inputs | $V_{ID(DC)}$ | 0.36 | | $V_{\rm DDQ}$ + 0.6 | V | 7)5) | | VI-Matching Pull-up<br>Current to Pull-down<br>Current | VI <sub>Ratio</sub> | 0.71 | | 1.4 | _ | 6) | | Input Leakage Current | $I_{I}$ | -2 | | 2 | μΑ | Any input 0 V $\leq V_{\rm IN} \leq V_{\rm DD}$ ;<br>All other pins not under test = 0 V $^{7(8)}$ | | Output Leakage Current | $I_{OZ}$ | <b>-</b> 5 | | 5 | μΑ | DQs are disabled;<br>0 V $\leq V_{\text{DUT}} \leq V_{\text{DDQ}}^{7}$ | | Output High Current,<br>Normal Strength Driver | $I_{OH}$ | _ | | -16.2 | mA | $V_{\rm OUT}$ = 1.95 V $^{7)}$ | | Output Low<br>Current, Normal Strength<br>Driver | $I_{OL}$ | 16.2 | | _ | mA | $V_{\rm OUT} = 0.35 \ V^{7)}$ | - 1) $0 \, ^{\circ}\text{C} \le T_{\text{A}} \le 70 \, ^{\circ}\text{C}$ - 2) Under all conditions, $V_{\rm DDO}$ must be less than or equal to $V_{\rm DD}$ . - 3) Peak to peak AC noise on $V_{\rm REF}$ may not exceed $\pm$ 2% $V_{\rm REF\,(DC)}$ . $V_{\rm REF}$ is also expected to track noise variations in $V_{\rm DDQ}$ . - 4) $V_{\rm TT}$ is not applied directly to the device. $V_{\rm TT}$ is a system supply for signal termination resistors, is expected to be set equal to $V_{\rm REF}$ , and must track variations in the DC level of $V_{\rm REF}$ . - 5) $V_{\rm ID}$ is the magnitude of the difference between the input level on CK and the input level on $\overline{\rm CK}$ . - 6) The ratio of the pull-up current to the pull-down current is specified for the same temperature and voltage, over the entire temperature and voltage range, for device drain to source voltage from 0.25 to 1.0 V. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. - 7) Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. - 8) Values are shown per component **Electrical Characteristics** ### 3.2 Current Specification and Conditions ### Table 8 $I_{\rm DD}$ Conditions | Parameter | Symbol | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Operating Current 0 one bank; active/ precharge; DQ, DM, and DQS inputs changing once per clock cycle; address and control inputs changing once every two clock cycles. | $I_{DD0}$ | | Operating Current 1 one bank; active/read/precharge; Burst Length = 4; see component data sheet. | $I_{DD1}$ | | Precharge Power-Down Standby Current all banks idle; power-down mode; $CKE \le V_{IL,MAX}$ | $I_{DD2P}$ | | Precharge Floating Standby Current $\overline{\text{CS}} \geq V_{\text{IH,,MIN}}$ , all banks idle; $\text{CKE} \geq V_{\text{IH,MIN}}$ ; address and other control inputs changing once per clock cycle; $V_{\text{IN}} = V_{\text{REF}}$ for DQ, DQS and DM. | $I_{DD2F}$ | | Precharge Quiet Standby Current $\overline{\text{CS}} \geq V_{\text{IH,MIN}}$ , all banks idle; CKE $\geq V_{\text{IH,MIN}}$ ; $V_{\text{IN}} = V_{\text{REF}}$ for DQ, DQS and DM; address and other control inputs stable at $\geq V_{\text{IH,MIN}}$ or $\leq V_{\text{IL,MAX}}$ . | $I_{DD2Q}$ | | Active Power-Down Standby Current one bank active; power-down mode; CKE $\leq V_{ILMAX}; \ V_{IN} = V_{REF}$ for DQ, DQS and DM. | $I_{DD3P}$ | | Active Standby Current one bank active; $\overline{\text{CS}} \geq V_{\text{IH,MIN}}$ ; $C\text{KE} \geq V_{\text{IH,MIN}}$ ; $t_{\text{RC}} = t_{\text{RAS,MAX}}$ ; DQ, DM and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle. | $I_{DD3N}$ | | Operating Current Read one bank active; Burst Length = 2; reads; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR266(A), CL = 3 for DDR333 and DDR400B; I <sub>OUT</sub> = 0 mA | $I_{ m DD4R}$ | | Operating Current Write one bank active; Burst Length = 2; writes; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR266(A), CL = 3 for DDR333 and DDR400B | $I_{DD4W}$ | | Auto-Refresh Current $t_{RC} = t_{RFCMIN}$ , burst refresh | $I_{DD5}$ | | Self-Refresh Current CKE ≤ 0.2 V; external clock on | $I_{DD6}$ | | Operating Current 7 four bank interleaving with Burst Length = 4; see component data sheet. | $I_{DD7}$ | **Electrical Characteristics** Table 9 $I_{ m DD}$ Specifications and Conditions | Part Number & Organization | 128MB<br>x72 | 128MB<br>x72<br>1 rank | V-2-2D32501GR-7-P<br>256MB<br>x72<br>1 rank | P-8-8-9-1032501GR-8-9-9-9-9-9-9-9-9-9-9-9-9-9-9-9-9-9-9- | Unit | Note 1)2) | |----------------------------|--------------|------------------------|---------------------------------------------|----------------------------------------------------------|------|-----------| | art I | -7 | -8 | -7 | -8 | | | | Symbol | max. | max. | max. | max. | | | | $I_{DD0}$ | 810 | 765 | 1620 | 1530 | mA | 3) | | $I_{DD1}$ | 990 | 900 | 1980 | 1800 | mA | 3)4) | | $I_{DD2P}$ | 45,0 | 40,5 | 90,0 | 81,0 | mA | 5) | | $I_{DD2F}$ | 405 | 315 | 810 | 630 | mA | 5) | | $I_{DD2Q}$ | 405 | 315 | 810 | 630 | mA | 5) | | $I_{DD3P}$ | 135 | 135 | 270 | 270 | mA | 5) | | $I_{DD3N}$ | 405 | 315 | 810 | 630 | mA | 5) | | $I_{DD4R}$ | 990 | 810 | 1980 | 1620 | mA | 3)4) | | $I_{DD4W}$ | 990 | 855 | 1980 | 1710 | mA | 3) | | $I_{DD5}$ | 1710 | 1620 | 3420 | 3240 | mA | 3) | | $I_{DD6}$ | 22,5 | 22,5 | 45 | 45 | mA | 5) | | $I_{DD7}$ | 2520 | 2430 | 5040 | 4860 | mA | 3)4) | <sup>1)</sup> Module $I_{\rm DD}$ values are calculated on the basis of component $I_{\rm DD}$ and can be measured differently according to DQ loading capacity. <sup>2)</sup> Test condition for maximum values: $V_{\rm DD}$ = 2.7 V, $T_{\rm A}$ = 10 °C <sup>3)</sup> The module $I_{\text{DDx}}$ values are calculated from the $I_{\text{DDx}}$ values of the component data sheet as follows: $\mathbf{m} \times I_{\text{DDx}}$ [component] + $\mathbf{n} \times I_{\text{DD3N}}$ [component] with $\mathbf{m}$ and $\mathbf{n}$ number of components of rank 1 and 2; $\mathbf{n}$ =0 for 1 rank modules <sup>4)</sup> DQ I/O ( $I_{\rm DDQ}$ ) currents are not included in the calculations (see note 1) <sup>5)</sup> The module $I_{\text{DDx}}$ values are calculated from the corrponent $I_{\text{DDx}}$ data sheet values as: $(\mathbf{m} + \mathbf{n}) \times I_{\text{DDx}}[\text{component}]$ **Electrical Characteristics** ### 3.3 AC Characteristics Table 10 AC Timing - Absolute Specifications -8/-7 | Parameter | Symbol | -8 | | <b>-7</b> | | Unit | Note/ | | |--------------------------------------------------|--------------------|------------------------------------|----------------------------------|--------------------|----------------------------|-----------------|-----------------------------|--| | | | DDR200 | | DDR266A | | | Test Condition <sup>1</sup> | | | | | Min Max. | | Min. Max. | | | | | | DQ output access time from CK/CK | t <sub>AC</sub> | -<br>0.8 | +0.8 | -0.75 | +0.75 | ns | 2)3)4)5) | | | DQS output access time from CK/CK | $t_{DQSCK}$ | -<br>0.8 | +0.8 | -0.75 | +0.75 | ns | 2)3)4)5) | | | CK high-level width | t <sub>CH</sub> | 0.4 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | 2)3)4)5) | | | CK low-level width | $t_{CL}$ | 0.4 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | 2)3)4)5) | | | Clock Half Period | $t_{HP}$ | | $(t_{\text{CL}}, t_{\text{CH}})$ | min. | $(t_{\rm CL}, t_{\rm CH})$ | ns | 2)3)4)5) | | | Clock cycle time | t <sub>CK2.5</sub> | 8 | 12 | 7 | 12 | ns | $CL = 2.5^{(2)3)4)5}$ | | | | $t_{\rm CK2}$ | 10 | 12 | 7.5 | 12 | ns | $CL = 2.0^{2(3)4(5)}$ | | | | t <sub>CK1.5</sub> | 10 | 12 | _ | _ | ns | $CL = 1.5^{2(3)4(5)}$ | | | DQ and DM input hold time | $t_{DH}$ | 0.6 | _ | 0.5 | _ | ns | 2)3)4)5) | | | DQ and DM input setup time | $t_{DS}$ | 0.6 | _ | 0.5 | _ | ns | 2)3)4)5) | | | Control and Addr. input pulse width (each input) | $t_{IPW}$ | 2.5 | _ | 2.2 | _ | ns | 2)3)4)5)6) | | | DQ and DM input pulse width (each nput) | t <sub>DIPW</sub> | 2.0 | _ | 1.75 | _ | ns | 2)3)4)5)6) | | | Data-out high-impedance time from CK/CK | $t_{HZ}$ | -<br>0.8 | +0.8 | -0.75 | +0.75 | ns | 2)3)4)5)7) | | | Data-out low-impedance time from CK/CK | $t_{LZ}$ | -<br>0.8 | +0.8 | -0.75 | +0.75 | ns | 2)3)4)5)7) | | | Write command to 1st DQS latching transition | $t_{DQSS}$ | 0.7<br>5 | 1.25 | 0.75 | 1.25 | t <sub>CK</sub> | 2)3)4)5) | | | DQS-DQ skew (DQS and associated DQ signals) | $t_{DQSQ}$ | _ | +0.6 | _ | +0.5 | ns | 2)3)4)5) | | | Data hold skew factor | $t_{QHS}$ | _ | 1.0 | _ | 0.75 | ns | 2)3)4)5) | | | DQ/DQS output hold time | $t_{QH}$ | t <sub>HP</sub> – t <sub>QHS</sub> | _ | $t_{HP} - t_{QHS}$ | _ | ns | 2)3)4)5) | | | DQS input low (high) pulse width (write cycle) | $t_{DQSL,H}$ | 0.3 | _ | 0.35 | _ | t <sub>CK</sub> | 2)3)4)5) | | | DQS falling edge to CK setup time (write cycle) | $t_{DSS}$ | 0.2 | _ | 0.2 | _ | t <sub>CK</sub> | 2)3)4)5) | | | DQS falling edge hold time from CK (write cycle) | $t_{DSH}$ | 0.2 | _ | 0.2 | _ | $t_{CK}$ | 2)3)4)5) | | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | 2 | _ | $t_{CK}$ | 2)3)4)5) | | | Write preamble setup time | $t_{WPRES}$ | 0 | _ | 0 | _ | ns | 2)3)4)5)8) | | | Write postamble | $t_{WPST}$ | 0.4 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5)9) | | #### **Electrical Characteristics** Table 10 AC Timing - Absolute Specifications -8/-7 | Parameter | Symbol | -8 | | <b>-7</b> | | Unit | Note/ | | |----------------------------------------------------|----------------------|-----------------------------------------------------|--------|-----------|-------------|-----------------|-------------------------------|--| | | | DDR200 | | DDR266A | | 1 | Test Condition <sup>1</sup> | | | | | Min Max. | | Min. Max. | | | | | | Write preamble | $t_{WPRE}$ | 0.2<br>5 | _ | 0.25 | _ | t <sub>CK</sub> | 2)3)4)5) | | | Address and control input setup time | $t_{IS}$ | 1.1 | _ | 0.9 | _ | ns | fast slew rate 3)4)5)6)10) | | | | | 1.1 | _ | 1.0 | _ | ns | slow slew rate<br>3)4)5)6)10) | | | Address and control input hold time | $t_{IH}$ | 1.1 | _ | 0.9 | _ | ns | fast slew rate 3)4)5)6)10) | | | | | 1.1 | _ | 1.0 | _ | ns | slow slew rate<br>3)4)5)6)10) | | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | 0.9 | 1.1 | $t_{CK}$ | CL > 1.5 <sup>2)3)4)5)</sup> | | | | t <sub>RPRE1.5</sub> | 0.9 | 1.1 | NA | | $t_{CK}$ | $CL = 1.5^{2)3)4)5)11)$ | | | Read preamble setup time | $t_{RPRES}$ | 1.5 | _ | NA | ns | | 2)3)4)5)12) | | | Read postamble | $t_{RPST}$ | 0.4 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5) | | | Active to Precharge command | $t_{RAS}$ | 50 | 120E+3 | 45 | 120E+3 | ns | 2)3)4)5) | | | Active to Active/Auto-refresh command period | $t_{RC}$ | 70 | _ | 65 | _ | ns | 2)3)4)5) | | | Auto-refresh to Active/Auto-refresh command period | $t_{RFC}$ | 80 | _ | 75 | _ | ns | 2)3)4)5) | | | Active to Read or Write delay | $t_{RCD}$ | 20 | _ | 20 | _ | ns | 2)3)4)5) | | | Precharge command period | $t_{RP}$ | 20 | _ | 20 | _ | ns | 2)3)4)5) | | | Active to Autoprecharge delay | $t_{RAP}$ | 20 | _ | 20 | _ | ns | 2)3)4)5) | | | Active bank A to Active bank B command | $t_{RRD}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | | Write recovery time | $t_{WR}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | | Auto precharge write recovery + precharge time | $t_{DAL}$ | $(t_{\rm wr}/t_{\rm CK}) + (t_{\rm rp}/t_{\rm CK})$ | | $t_{CK}$ | 2)3)4)5)13) | | | | | Internal write to read command delay | $t_{WTR}$ | 1 | _ | 1 | _ | $t_{CK}$ | CL > 1.5 <sup>2)3)4)5)</sup> | | | | t <sub>WTR1.5</sub> | 2 | _ | _ | _ | $t_{CK}$ | $CL = 1.5^{2)3)4)5)$ | | | Exit self-refresh to non-read command | $t_{XSNR}$ | 80 | _ | 75 | _ | ns | 2)3)4)5) | | | Exit self-refresh to read command | $t_{XSRD}$ | 200 | _ | 200 | _ | $t_{CK}$ | 2)3)4)5) | | | Average Periodic Refresh Interval | $t_{REFI}$ | _ | 7.8 | _ | 7.8 | μs | 2)3)4)5)14) | | <sup>1) 0 °</sup>C $\leq$ $T_{\rm A}$ $\leq$ 70 °C; $V_{\rm DDQ}$ = 2.5 V $\pm$ 0.2 V, $V_{\rm DD}$ = +2.5 V $\pm$ 0.2 V <sup>2)</sup> Input slew rate ≥ 1 V/ns for DDR266, and = 1 V/ns for DDR200 <sup>3)</sup> The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross: the input reference level for signals other than CK/CK, is V<sub>REF</sub>. CK/CK slew rate are ≥ 1.0 V/ns. <sup>4)</sup> Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. <sup>5)</sup> The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is $V_{\rm TT}$ . <sup>6)</sup> These parameters guarantee device timing, but they are not necessarily tested on each device. #### **Electrical Characteristics** - 7) $t_{HZ}$ and $t_{LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). - 8) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on t<sub>DQSS</sub>. - 9) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 10) Fast slew rate $\geq$ 1.0 V/ns , slow slew rate $\geq$ 0.5 V/ns and < 1 V/ns for command/address and CK & $\overline{\text{CK}}$ slew rate > 1.0 V/ns, measured between $V_{\text{OH(ac)}}$ and $V_{\text{OL(ac)}}$ . - 11) CAS Latency 1.5 operation is supported on DDR200 devices only - 12) $t_{\text{RPRES}}$ is defined for CL = 1.5 operation only - 13) For each of the terms, if not already an integer, round to the next highest integer. $t_{CK}$ is equal to the actual system clock cycle time. - 14) A maximum of eight Autorefresh commands can be posted to any given DDR SDRAM device. **SPD Contents** #### **SPD Contents** 4 Table 11 **SPD Codes** | Byte# | Description | 128MB<br>x72<br>1rank<br>-7 | 128MB<br>x72<br>1rank<br>-8 | 256MB<br>x72<br>1rank<br>-7 | 256MB<br>x72<br>1rank<br>-8 | | |-------|-------------------------------------------------------------------|----------------------------------|-----------------------------|-----------------------------|-----------------------------|------| | | | | hex. | hex. | hex. | hex. | | 0 | Number of SPD Bytes | 128 | 80 | 80 | 80 | 80 | | 1 | Total Bytes in Serial PD | 256 | 08 | 08 | 08 | 08 | | 2 | Memory Type | DDR-SDRAM | 07 | 07 | 07 | 07 | | 3 | Number of Row Addresses | 12 | 0C | 0C | 0C | 0C | | 4 | Number of Column Addresses | 10/11 | 0A | 0A | 0B | 0B | | 5 | Number of DIMM Ranks | 1 | 01 | 01 | 01 | 01 | | 6 | Module Data Width | ×72 | 48 | 48 | 48 | 48 | | 7 | Module Data Width (cont'd) | 0 | 00 | 00 | 00 | 00 | | 8 | Module Interface Levels | SSTL_2.5 | 04 | 04 | 04 | 04 | | 9 | SDRAM Cycle Time at CL = 2.5 | 7 ns/8 ns | 70 | 80 | 70 | 80 | | 10 | Access Time from Clock at CL = 2.5 | 0.75 ns/0.8 ns | 75 | 80 | 75 | 80 | | 11 | DIMM config | ECC | 02 | 02 | 02 | 02 | | 12 | Refresh Rate/Type | Self-Refresh 15.6 ms | 80 | 80 | 80 | 80 | | 13 | SDRAM Width, Primary | ×8/×4 | 08 | 08 | 04 | 04 | | 14 | Error Checking SDRAM Data<br>Witdh | na | 08 | 08 | 04 | 04 | | 15 | Minimum Clock Delay for Back-<br>to-Back Random Column<br>Address | $t_{\text{CCD}} = 1 \text{ CLK}$ | 01 | 01 | 01 | 01 | | 16 | Burst Length Supported | 2, 4 & 8 | 0E | 0E | 0E | 0E | | 17 | Number of SDRAM Ranks | 4 | 04 | 04 | 04 | 04 | | 18 | Supported CAS Latencies | CAS latency = 2 & 2.5 | 0C | 0C | 0C | 0C | | 19 | CS Latencies | CS latency = 0 | 01 | 01 | 01 | 01 | | 20 | WE Latencies | Write latency = 1 | 02 | 02 | 02 | 02 | | 21 | SDRAM DIMM Module<br>Attributes | registered | 26 | 26 | 26 | 26 | | 22 | SDRAM Device Attributes:<br>General | Concurrent Auto<br>Precharge | C0 | C0 | C0 | C0 | | 23 | Min. Clock Cycle Time at CAS<br>Latency = 2 | 7.5 ns/10 ns | 75 | A0 | 75 | A0 | | 24 | Access Time from Clock for CL = 2 | 0.75 ns/0.8 ns | 75 | 80 | 75 | 80 | | 25 | Minimum Clock Cycle Time for CL = 1.5 | not supported | 00 | 00 | 00 | 00 | | 26 | Access Time from Clock at CL = 1.5 | not supported | 00 | 00 | 00 | 00 | 20 **SPD Contents** Table 11 SPD Codes (cont'd) | Byte# | Description | 128MB<br>x72<br>1rank<br>-7 | 128MB<br>x72<br>1rank<br>-8 | 256MB<br>x72<br>1rank<br>-7 | 256MB<br>x72<br>1rank<br>-8 | | |------------|------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|----------| | | | | HEX. | HEX. | HEX. | HEX. | | 27 | Minimum Row Precharge Time | 20 ns | 50 | 50 | 50 | 50 | | 28 | Minimum Row Act. to Row Act. Delay $t_{RRD}$ | 15 ns | 3C | 3C | 3C | 3C | | 29 | Minimum RAS to CAS Delay $t_{\rm RCD}$ | 20 ns | 50 | 50 | 50 | 50 | | 30 | Minimum RAS Pulse Width $t_{RAS}$ | 45 ns/50 ns | 2D | 32 | 2D | 32 | | 31 | Module Rank Density (per Rank) | 128 MByte/256 Mbyte | 20 | 20 | 40 | 40 | | 32 | Addr. and Command Setup Time | 0.9 ns/1.1 ns | 90 | В0 | 90 | В0 | | 33 | Addr. and Command Hold Time | 0.9 ns/1.1 ns | 90 | В0 | 90 | В0 | | 34 | Data Input Setup Time | 0.5 ns/0.6 ns | 50 | 60 | 50 | 60 | | 35 | Data Input Hold Time | 0.5 ns/0.6 ns | 50 | 60 | 50 | 60 | | 36 to 40 | Superset Information | _ | 00 | 00 | 00 | 00 | | 41 | Minimum Core Cycle Time $t_{RC}$ | 65 ns/70 ns | 41 | 46 | 41 | 46 | | 42 | Min. Auto Refresh Cmd Cycle Time $t_{\rm FRC}$ | 75 ns/80 ns | 4B | 50 | 4B | 50 | | 43 | Maximum Clock Cycle Time $t_{\rm CK}$ | 12 ns | 0C | 0C | 0C | 0C | | 44 | Max. DQS-DQ Skew tDQSQ | 0.5 ns/0.6 ns | 32 | 3C | 32 | 3C | | 45 | X-Factor tQHS | 0.75 ns/1.0 ns | 75 | A0 | 75 | A0 | | 46 to 61 | Superset Information | _ | 00 | 00 | 00 | 00 | | 62 | SPD Revision | Revision 0.0 | 00 | 00 | 00 | 00 | | 63 | Checksum for Bytes 0 - 62 | _ | A7 | 9C | C0 | B5 | | 64 | Manufactures JEDEC ID Codes | _ | C1 | C1 | C1 | C1 | | 65 to 71 | Manufactures | _ | Infineon | Infineon | Infineon | Infineon | | 72 | Module Assembly Location | _ | _ | _ | _ | _ | | 73 to 90 | Module Part Number | _ | _ | _ | _ | _ | | 91 to 92 | Module Revision Code | _ | _ | _ | _ | _ | | 93 to 94 | Module Manufacturing Date | _ | _ | _ | _ | _ | | 95 to 98 | Module Serial Number | _ | _ | _ | _ | _ | | 99 to 127 | - | _ | _ | _ | _ | _ | | 128 to 255 | open for Customer use | _ | _ | _ | _ | _ | **Package Outlines** ### 5 Package Outlines Figure 3 Package Outlines Raw Card A : DDR Registered DIMM Raw Card A, 128 MB Module (one physical rank, 9 components) **Package Outlines** Figure 4 Package Outlines Raw Card B : DDR Registered DIMM Raw Card B, 256 MB Module (one physical rank, 18 components) **Application Note** ### 6 Application Note ### Power Up and Power Management on DDR Registered DIMMs (according to JEDEC ballot JC-42.5 Item 1173) 184-pin Double Data Rate (DDR) Registered DIMMs include two new features to facilitate controlled power-up and to minimize power consumption during low power mode. One feature is externally controlled via a system-generated RESET signal; the second is based on module detection of the input clocks. These enhancements permit the modules to power up with SDRAM outputs in a High-Z state (eliminating risk of high current dissipations and/or dotted I/Os), and result in the powering-down of module support devices (registers and Phase-Locked Loop) when the memory is in Self-Refresh mode. The new RESET pin controls power dissipation on the module's registers and ensures that CKE and other SDRAM inputs are maintained at a valid 'low' level during power-up and self refresh. When RESET is at a low level, all the register outputs are forced to a low level, and all differential register input receivers are powered down, resulting in very low register power consumption. The RESET pin, located on DIMM tab #10, is driven from the system as an asynchronous signal according to the attached details. Using this function also permits the system and DIMM clocks to be stopped during memory Self Refresh operation, while ensuring that the SDRAMs stay in Self Refresh mode. Table 12 RESET Truth Table | | Register<br>Outputs | | | | |-------|---------------------|-----------|-------------|--------------------------| | RESET | CK | CK | Data in (D) | Data out (Q) | | Н | Rising | Falling | Н | Н | | Н | Rising | Falling | L | L | | Н | L or H | L or H | Х | Qo | | Н | High Z | High Z | Х | Illegal input conditions | | L | X or Hi-Z | X or Hi-Z | X or Hi-Z | L | X: Don't care, Hi-Z: High Impedance, Qo: Data latched at the previous of CK rising and CK falling As described in the table above, a low on the RESET input ensures that the Clock Enable (CKE) signal(s) are maintained low at the SDRAM pins (CKE being one of the 'Q' signals at the register output). Holding CKE low maintains a high impedance state on the SDRAM DQ, DQS and DM outputs — where they will remain until activated by a valid 'read' cycle. CKE low also maintains SDRAMs in Self Refresh mode when applicable. The DDR PLL devices automatically detect clock activity above 20 MHz. When an input clock frequency of 20 MHz or greater is detected, the PLL begins operation and initiates clock frequency lock (the minimum operating frequency at which all specifications will be met is 95 MHz). If the clock input frequency drops below 20 MHz (actual detect frequency will vary by vendor), the PLL VCO (Voltage Controlled Oscillator) is stopped, outputs are made High-Z, and the differential inputs are powered down — resulting in a total PLL current consumption of less than 1 mA. Use of this low power PLL function makes the use of the PLL RESET (or $\overline{G}$ pin) unnecessary, and it is tied inactive on the DIMM. This application note describes the required and optional system sequences associated with the DDR Registered DIMM 'RESET' function. It is important to note that all references to CKE refer to both CKE0 and CKE1 for a 2-rank DIMM. Because $\overline{RESET}$ applies to all DIMM register devices, it is therefore not possible to uniquely control CKE to one physical DIMM rank through the use of the $\overline{RESET}$ pin. #### Power-Up Sequence with RESET — Required The system sets RESET at a valid low level. This is the preferred default state during power-up. This input condition forces all register outputs to a low state independent of the condition on the register inputs (data and clock), ensuring that CKE is at a stable low-level at the DDR SDRAMs. **Application Note** - 2. The power supplies should be initialized according to the JEDEC-approved initialization sequence for DDR SDRAMs. - 3. Stabilization of Clocks to the SDRAM - The system must drive clocks to the application frequency (PLL operation is not assured until the input clock reaches 20 MHz). Stability of clocks at the SDRAMs will be affected by all applicable system clock devices, and time must be allotted to permit all clock devices to settle. Once a stable clock is received at the DIMM PLL, the required PLL stabilization time (assuming power to the DIMM is stable) is 100 microseconds. When a stable clock is present at the SDRAM input (driven from the PLL), the DDR SDRAM requires 200 µsec prior to SDRAM operation. - The system applies valid logic levels to the data inputs of the register (address and controls at the DIMM connector). - CKE must be maintained low and all other inputs should be driven to a known state. In general these commands can be determined by the system designer. One option is to apply an SDRAM 'NOP' command (with CKE low), as this is the first command defined by the JEDEC initialization sequence (ideally this would be a 'NOP Deselect' command). A second option is to apply low levels on all of the register inputs to be consistent with the state of the register outputs. - 5. The system switches RESET to a logic 'high' level. The SDRAM is now functional and prepared to receive commands. Since the RESET signal is asynchronous, setting the RESET timing in relation to a specific clock edge is not required (during this period, register inputs must remain stable). - 6. The system must maintain stable register inputs until normal register operation is attained. The registers have an activation time that allows their clock receivers, data input receivers, and output drivers sufficient time to be turned on and become stable. During this time the system must maintain the valid logic levels described in step 5. It is also a functional requirement that the registers maintain a low state at the CKE outputs to guarantee that the DDR SDRAMs continue to receive a low level on CKE. Register activation time (*t* (ACT)), from asynchronous switching of RESET from low to high until the registers are stable and ready to accept an input signal, is specified in the register and DIMM do-umentation. - 7. The system can begin the JEDEC-defined DDR SDRAM power-up sequence (according to the JEDEC-pproved initialization sequence). #### Self Refresh Entry (RESET low, clocks powered off) — Optional Self Refresh can be used to retain data in DDR SDRAM DIMMs even if the rest of the system is powered down and the clocks are off. This mode allows the DDR SDRAMs on the DIMM to retain data without external clocking. Self Refresh mode is an ideal time to utilize the RESET pin, as this can reduce register power consumption (RESET low deactivates register CK and CK, data input receivers, and data output drivers). The system applies Self Refresh entry command. (CKE→Low, CS→Low, RAS → Low, CAS→ Low, WE→ High) Note: The commands reach the DDR SDRAM one clock later due to the additional register pipelining on a Registered DIMM. After this command is issued to the SDRAM, all of the address and control and clock input conditions to the SDRAM are Don't Cares— with the exception of CKE. The system sets RESET at a valid low level This input condition forces all register outputs to a low state, independent of the condition on the registerm inputs (data and clock), and ensures that CKE, and all other control and address signals, are a stable low-level at the DDR SDRAMs. Since the RESET signal is asynchronous, setting the RESET timing in relation to a specific clock edge is not required. - 2. The system turns off clock inputs to the DIMM. (Optional) - a. In order to reduce DIMM PLL current, the clock inputs to the DIMM are turned off, resulting in High-Z clock inputs to both the SDRAMs and the registers. This must be done after the RESET deactivate time of the register (*t* (INACT)). The deactivate time defines the time in which the clocks and the control and address signals must maintain valid levels after RESET low has been applied and is specified in the register and DIMM documentation. - b. The system may release <u>DIMM</u> address and control inputs to High-Z. This can be done after the RESET deactivate time of the register. The deactivate time defines the time in which **Application Note** the clocks and the control and the address signals must maintain valid levels after RESET low has been applied. It is highly recommended that CKE continue to remain low during this operation. 3. The DIMM is in lowest power Self Refresh mode. #### Self Refresh Exit (RESET low, clocks powered off) — Optional - 1. Stabilization of Clocks to the SDRAM. - The system must drive clocks to the application frequency (PLL operation is not assured until the input clock reaches ~ 20 MHz). Stability of clocks at the SDRAMs will be affected by all applicable system clock devices, and time must be allotted to permit all clock devices to settle. Once a stable clock is received at the DIMM PLL, the required PLL stabilization time (assuming power to the DIMM is stable) is 100 microseconds. - 2. The system applies valid logic levels to the data inputs of the register (address and controls at the DIMM connector). - CKE must be maintained low and all other inputs should be driven to a known state. In general these commands can be determined by the system designer. One option is to apply an SDRAM 'NOP' command (with CKE low), as this is the first command defined by the JEDEC Self Refresh Exit sequence (ideally this would be a 'NOP Deselect' command). A second option is to apply low levels on all of the register inputs, to be consistent with the state of the register outputs. - 3. The system switches RESET to a logic 'high' level. The SDRAM is now functional and prepared to receive commands. Since the RESET signal is asynchronous, RESET timing relationship to a specific clock edge is not required (during this period, register inputs must remain stable). - 4. The system must maintain stable register inputs until normal register operation is attained. The registers have an activation time that allows the clock receivers, input receivers, and output drivers sufficient time to be turned on and become stable. During this time the system must maintain the valid logic levels described in Step 2. It is also a functional requirement that the registers maintain a low state at the CKE outputs to guarantee that the DDR SDRAMs continue to receive a low level on CKE. Register activation time (*t* (ACT)), from asynchronous switching of RESET from low to high until the registers are stable and ready to accept an input signal, is specified in the register and DIMM do-umentation. - 5. System can begin the JEDEC-defined DDR SDRAM Self Refresh Exit Procedure. ### Self Refresh Entry (RESET low, clocks running) — Optional Although keeping the clocks running increases power consumption from the on-DIMM PLL during self refresh, this is an alternate operating mode for these DIMMs. System enters Self Refresh entry command. (CKE→ Low, CS→ Low, RAS→ Low, CAS→ Low, WE→ High) Note: The commands reach the DDR SDRAM one clock later due to the additional register pipelining on a Registered DIMM. After this command is issued to the SDRAM, all of the address and control and clock input conditions to the SDRAM are Don't Cares — with the exception of CKE. - 2. The system sets RESET at a valid low level. - This input condition forces all register outputs to a low state, independent of the condition on the data and clock register inputs, and ensures that CKE is a stable low-level at the DDR SDRAMs. - 3. The system may release DIMM address and control inputs to High-Z. This can be done after the RESET deactivate time of the register (*t* (INACT)). The deactivate time describes the time in which the clocks and the control and the address signals must maintain valid levels after RESET low has been applied. It is highly recommended that CKE continue to remain low during the operation. - 4. The DIMM is in a low power, Self Refresh mode. #### Self Refresh Exit (RESET low, clocks running) — Optional 1. The system applies valid logic levels to the data inputs of the register (address and controls at the DIMM connector). CKE must be maintained low and all other inputs should be driven to a known state. In general these commands can be determined by the system designer. One option is to apply an SDRAM 'NOP' command (with CKE low), as this is the first command defined by the Self Refresh Exit sequence (ideally this would be **Application Note** - a 'NOP Deselect' command). A second option is to apply low levels on all of the register inputs to be consistent with the state of the register outputs. - 2. The system switches RESET to a logic 'high' level. The SDRAM is now functional and prepared to receive commands. Since the RESET signal is asynchronous, it does not need to be tied to a particular clock edge (during this period, register inputs must continue to remain stable). - 3. The system must maintain stable register inputs until normal register operation is attained. The registers have an activation time that allows the clock receivers, input receivers, and output drivers sufficient time to be turned on and become stable. During this time the system must maintain the valid logic levels described in Step 1. It is also a functional requirement that the registers maintain a low state at the CKE outputs in order to guarantee that the DDR SDRAMs continue to receive a low level on CKE. This activation time, from asynchronous switching of RESET from low to high, until the registers are stable and ready to accept an input signal, is *t* (ACT) as specified in the register and DIMM documentation. - 4. The system can begin JEDEC defined DDR SDRAM Self Refresh Exit Procedure. ### Self Refresh Entry/Exit (RESET high, clocks running) — Optional As this sequence does not involve the use of the RESET function, the JEDEC standard SDRAM specification explains in detail the method for entering and exiting Self Refresh for this case. #### Self Refresh Entry (RESET high, clocks powered off) — Not Permissible In order to maintain a valid low level on the register output, it is required that either the clocks be running and the system drive a low level on CKE, or the clocks are powered off and RESET is asserted low according to the sequence defined in this application note. In the case where RESET remains high and the clocks are powered off, the PLL drives a High-Z clock input into the register clock input. Without the low level on RESET an unknown DIMM state will result.