

# 16K X 1 HIGH SPEED CMOS STATIC RAM

**PRELIMINARY** OCTOBER 1990

### **FEATURES**

- High speed access time 15, 20, 25ns (Max.)
- Low active power- 200mW (Typical)
- Low standby power-55mW (Typical) TTL standby -10µW (Typical) CMOS standby (L-version)
- Fully static operation-no clock or refresh required
- TTL compatible inputs and outputs
- 2V data retention for battery backup (L-version)
- · Single 5V power supply

### DESCRIPTION

The ISSI IS61C67 is a high speed, low power, 16384-word by 1- bit CMOS static RAM. It is fabricated using ISSI's high performance CMOS double metal technology. This highly reliable process coupled with innovative circuit design techniques, yields access times as fast as 15ns maximum.

When CE is high (de-selected), the device assumes a standby mode at which the power dissipation can be reduced down to 10uW typical at CMOS input levels (L-version).

Easy memory expansion is provided by using active low Chip Enable Input. The active low Write Enable controls both writing and reading of the memory.

The IS61C67 is avaliable in 300 mil PDIP.

### **FUNCTIONAL BLOCK DIAGRAM**



### PIN CONFIGURATION

| AO   | 1  | O     | 20 | VCC |
|------|----|-------|----|-----|
| A1   | 2  |       | 19 | A13 |
| A2   | 2  |       | 18 | A12 |
| АЗ   | 4  |       | 17 | A11 |
| A4   | 5  | ISSI  | 16 | A10 |
| A5   | 6  | 61C67 | 15 | A9  |
| A6   | 7  | 0.00. | 14 | A8  |
| Dout | 8  |       | 13 | A7  |
| WE   | 9  |       | 12 | DIN |
| GND  | 10 |       | 11 | CE  |
|      | L  |       |    | ì   |
|      |    | DIP   |    |     |

Integrated Silicon Solution, Inc. 680 Almanor, Sunnyvale, California 94086 (408) 733-4774 FAX (408) 245-4774

### **TRUTH TABLE**

| MODE                         | WE | CE | Din | <b>D</b> out | V <sub>cc</sub> CURRENT             |
|------------------------------|----|----|-----|--------------|-------------------------------------|
| Not Selected<br>(Power Down) | ×  | Н  | x   | High Z       | ISB <sub>1</sub> , ISB <sub>2</sub> |
| Read                         | н  | L  | Х   | Dоит         | lcc,,lcc <sub>2</sub>               |
| Write                        | L  | L  | DiN | High Z       | lcc <sub>1</sub> ,lcc <sub>2</sub>  |

### SWITCHING CHARACTERISTICS OVER OPERATING RANGE (1)

| Parameter   | Description                      | IS61C67-15<br>IS61C67-L15 |      | IS61C67-20<br>IS61C67-L20 |      | IS61C67-25<br>IS61C67-L25 |      | Units |
|-------------|----------------------------------|---------------------------|------|---------------------------|------|---------------------------|------|-------|
|             |                                  | MIN.                      | MAX. | MIN.                      | MAX. | MIN.                      | MAX. |       |
| READ CYCLE  |                                  |                           |      |                           |      |                           |      |       |
| tRC         | Read Access Time                 | 15                        |      | 20                        |      | 25                        |      | ns    |
| tAA         | Address Access Time              |                           | 15   |                           | 20   |                           | 25   | ns    |
| tOHA        | Output Hold Time                 | 3                         |      | 3                         |      | 3                         |      | ns    |
| tACE        | CE Access Time                   |                           | 15   |                           | 20   |                           | 25   | ns    |
| tLZCE       | CE to Low Z Output               | 3                         |      | 3                         |      | 3                         |      | ns    |
| tHZCE (2)   | CE to High Z Output              |                           | 8    |                           | 10   |                           | 12   | ns    |
| tPU         | CE to Power Up                   | 0                         |      | 0                         |      | 0                         |      | ns    |
| tPD         | CE to Power Down                 |                           | 15   |                           | 20   |                           | 20   | ns    |
| WRITE CYCLE | (3)                              |                           |      |                           | _    |                           |      |       |
| tWC         | Write Cycle Time                 | 15                        |      | 20                        |      | 25                        |      | ns    |
| tSCE        | CE to Write End                  | 15                        |      | 17                        |      | 22                        |      | ns    |
| tAW         | Address Set-up Time to Write End | 15                        |      | 17                        |      | 20                        |      | ns    |
| tHA         | Address Hold to Write End        | 0                         |      | 0                         |      | 0                         |      | ns    |
| tSA         | Address Set-up Time              | 0                         |      | 0                         |      | 0                         |      | ns_   |
| tPWE        | WE Pulse Width                   | 14                        |      | 17                        |      | 20                        |      | ns    |
| tSD         | Data Set-up to Write End         | 8                         |      | 10                        |      | 12                        |      | ns    |
| tHD         | Data hold to Write End           | 0                         |      | 0                         |      | 0                         |      | ns    |
| tHZWE (2)   | WE Low to High-Z Output          |                           | 6    | I                         | 7    |                           | 8    | ns    |
| tLZWE       | WE High to Low-Z Output          | 0                         |      | 0                         |      | 0                         |      | ns    |

### Notes:

- 1. Test conditions assume signal transition times of 5ns or less, timing reference levels of 1.5V, Input pulse levels of 0 to 3.0V and output loading specified in Figure 1a.
- 2. Tested with the load in Figure 1b. Transition is measured  $\pm$  500mV from steady state voltage.
- 3. The internal write time is defined by the overlap of CE low and WE low. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
- 4. WE is high for a Read Cycle.
- 5. The device is continuously selected. CE = VIL.
- 6. Address is valid prior to or coincident with CE Low transitions.

# IS 61C67

# **AC TEST CONDITIONS**

| Input Pulse Level Input Rise and Fall Times Input and Output Timing and Reference Level | 0V to 3.0V<br>5ns<br>1.5V |
|-----------------------------------------------------------------------------------------|---------------------------|
|-----------------------------------------------------------------------------------------|---------------------------|

## **AC TEST LOADS**



### **AC WAVEFORMS**

READ CYCLE NO. 1 (Note 4, 5)



## READ CYCLE NO. 2 (Note 4,6)



WRITE CYCLE NO. 1 (WE controlled) (Note 3)



# WRITE CYCLE NO. 2 (CE controlled) (Note 3)



# DATA RETENTION CHARACTERISTICS (L-version only)

| Parameter | Description                          | Test Condition   | Min. | Max. | Units |
|-----------|--------------------------------------|------------------|------|------|-------|
| VDR       | VCC for retention of data            | VCC = 2.0V       | 2.0  |      | V     |
| ICCDR     | Data retention current               | CE ≥ VCC - 0.2V, |      | 100  | μА    |
| tCDR      | Chip deselect to data retention time |                  | 0    |      | ns    |
| tR        | Operation recovery time              | Ì '              | tRC  |      | ns    |
| ILI       | Input leakage current                | ]                |      | 2    | цA    |

### **DATA RETENTION WAVEFORM**



### **PIN DESCRIPTIONS**

# A<sub>0</sub> - A<sub>13</sub> Address Inputs

These 14 address inputs select one of the 16,384 1-bit words in the RAM.

## CE Chip Enable Input

CE is active low. The chip enable is active to read from or write to the device. If chip enable is not active, the device is deselected and is in a standby power mode. The Dout pins will be in the high-impedance state when the device is deselected.

### **GND** - Ground

# WE Write Enable Input

The write enable input is active low and controls read and write operations. With the chip selected, when  $\overline{WE}$  is low Input data present on the I/O pins will be written into the selected memory location.

#### DIN

Data input port used to write data into the RAM.

#### **D**out

Data output port used to read data from the RAM.

Vcc - Power

# 20 PIN 300 Mil Plastic Dip Package







| SPEED (ns)   | ORDER<br>PART NUMBER | PACKAGE               | TEMPERATURE<br>RANGE |
|--------------|----------------------|-----------------------|----------------------|
| 15           | IS61C67-15N          | Plastic DIP - 300 mil | 0°C to +70°C         |
| 15 Low Power | IS61C67-L15N         | Plastic DIP - 300 mil | 0°C to +70°C         |
| 20           | IS61C67-20N          | Plastic DIP - 300 mil | 0°C to +70°C         |
| 20 Low Power | IS61C67-L20N         | Plastic DIP - 300 mil | 0°C to +70°C         |
| 25           | IS61C67-25N          | Plastic DIP - 300 mil | 0°C to +70°C         |
| 25 Low Power | IS61C67-L25N         | Plastic DIP - 300 mil | 0°C to +70°C         |

