## **SINGLE TIMER** ## **SINGLE TIMER** The NE555/I is a highly stable controller capable of producing accurate timing pulses. With monostable operation, the time delay is controlled by one external and one capacitor. With astable operation, the frequency and duty cycle are accurately controlled with two external resistors and one capacitor. ## **FEATURES** - High Current Drive Capability (= 200mA) - Adjustable Duty Cycle - Temperature Stability of 0.005%/°C - Timing From μSec To Hours - Turn Off Time Less Than 2μSec ## **APPLICATIONS** - Precision Timing - Pulse Generation - Time Delay Generation - Sequential Timing ## ORDERING INFORMATION | Device | Package | Operating Temperature | | | |---------|---------|-----------------------|--|--| | NE555N | 8 DIP | 0 ~ +70°C | | | | NE555M | 8 SOP | 0 ~ +70-C | | | | NE555IN | 8 DIP | -40 ~ +85°C | | | | NE555IM | 8 SOP | -40 ~ +85°C | | | ## **BLOCK DIAGRAM** # **SINGLE TIMER** ## ABSOLUTE MAXIMUM RATINGS $(T_A = 25^{\circ}C)$ | Characteristic | Symbol | Value | Unit | |-----------------------------------------------|-------------------|-------------------------|---------| | Supply Voltage | V <sub>cc</sub> | 16 | V | | Lead Temperature (soldering 10sec) | T <sub>LEAD</sub> | 300 | °C | | Power Dissipation | P <sub>D</sub> | 600 | mW | | Operating Temperature Range NE555C<br>NE555CI | T <sub>OPR</sub> | 0 ~ + 70<br>- 40 ~ + 85 | ်<br>ဂိ | | Storage Temperature Range | T <sub>STG</sub> | - 65 ~ + 150 | °C | ## **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , $V_{CC} = 5 \sim 15V$ , unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------|-----|-------------|------|--------------------| | Supply Voltage | V <sub>cc</sub> | | 4.5 | | 16 | ٧ | | Supply Current | , | $V_{CC} = 5V, R_L = \infty$ | | 3 | 6 | mA | | * <sup>1</sup> (low stable) | lcc | V <sub>CC</sub> = 15V, R <sub>L</sub> = ∞ | | 7.5 | 15 | mA | | *Timing Error (Monostable) | | | | | | | | <sup>2</sup> Initial Accuracy | ACCUR | $R_{A} = 1K\Omega$ to | | 1.0 | 3.0 | % | | Drift with Temperature | Δt/ΔΤ | 100ΚΩ | | 50 | | ppm/°C | | Drift with Supply Voltage | Δt/ΔV <sub>CC</sub> | $C = 0.1 \mu F$ | | 0.1 | 0.5 | %/V | | *Timing Error (astable) <sup>2</sup> Intial Accuracy Drift with Temperature Drift with Supply Voltage | ACCUR | $R_{A}=1K\Omega$ to $100K\Omega$ $C=0.1\mu F$ | | 2.25<br>150 | | %<br>ppm/°C<br>%/V | | Difft with Supply Voltage | Δt/ΔV <sub>CC</sub> | V 45V | 9.0 | 0.3<br>10.0 | 11.0 | V V | | Control Voltage | Vc | $V_{CC} = 15V$ $V_{CC} = 5V$ | 2.6 | 3.33 | 4.0 | V | | Thursday Nober | · // | V <sub>CC</sub> = 15 V | | 10.0 | 1.0 | v | | Threshold Voltage | V <sub>TH</sub> | V <sub>CC</sub> = 5V | | 3.33 | | V | | *3Threshold Current | I <sub>TH</sub> | | | 0.1 | 0.25 | μА | | Trigger Voltage | $V_{TR}$ | $V_{CC} = 5V$ | 1.1 | 1.67 | 2.2 | V | | Trigger Voltage | V <sub>TR</sub> | V <sub>CC</sub> = 15V | 4.5 | 5 | 5.6 | V | | Trigger Current | I <sub>TR</sub> | $V_{TR} = 0V$ | | 0.01 | 2.0 | μА | | Reset Voltage | V <sub>RST</sub> | | 0.4 | 0.7 | 1.0 | v | | Reset Current | I <sub>RST</sub> | | | 0.1 | 0.4 | mA | ## **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C, V_{CC} = 5 \sim 15V, unless otherwise specified)$ | Characteristic | Symbol Test Conditions | | Min | Тур | Max | Unit | |---------------------------|------------------------|-----------------------------|-------|------|------|------------| | | V <sub>OL</sub> | V <sub>CC</sub> = 15V | | | | | | | | I <sub>SINK</sub> = 10mA | | 0.06 | 0.25 | V | | Low Output Voltage | | I <sub>SINK</sub> = 50mA | | 0.3 | 0.75 | V | | | | $V_{CC} = 5V$ | | | | | | | | I <sub>SINK</sub> = 5mA | | 0.05 | 0.35 | V | | | V <sub>OH</sub> | V <sub>CC</sub> = 15V | | | | | | | | I <sub>SOURCE</sub> = 200mA | | 12.5 | | V | | High Output Voltage | | I <sub>SOURCE</sub> = 100mA | 12.75 | 13.3 | | V | | | | $V_{CC} = 5V$ | | | | | | | | I <sub>SOURCE</sub> = 100mA | 2.75 | 3.3 | | V | | Rise Time of Output | t <sub>R</sub> | | | 100 | | ns | | Fall Time of Output | t <sub>F</sub> | | | 100 | | ns | | Discharge Leakage Current | I <sub>LKG</sub> | | | 20 | 100 | n <b>A</b> | #### Notes: - 1. Supply current when output is high is typically 1mA less at $V_{CC}$ = 5V 2. Tested at $V_{CC}$ = 5.0V and $V_{CC}$ = 15V 3. This will determine maximum value of $R_A$ + $R_B$ for 15V operation, the max. total R = 20M $\Omega$ , and for 5V operation the max. total R = $6.7M\Omega$ ## **APPLICATION CIRCUIT** #### **APPLICATION NOTE** The application circuit shows a table mode. Pin 6 (threshold) is tied to Pin 2 (trigger) and Pin 4 (reset) is tied to V<sub>CC</sub> (Pin 8). The external capacitor C<sub>1</sub> of Pin 6 and Pin 2 charges through R<sub>A</sub>, R<sub>B</sub> and discharges through R<sub>B</sub> only. In the internal circuit of the NE555 one input of the upper comparator is the 2/3 $V_{CC}$ (\*R<sub>1</sub> =R<sub>2</sub>=R<sub>3</sub>, another input if it If it is connected Pin 6. As soon as charging C<sub>1</sub> is higher than 2/3 Vcc, discharge transistor Q<sub>1</sub> turns on and C<sub>1</sub> discharges to collector of transistor Q<sub>1</sub>. Therefore, the flip-flop circuit is reset and output is low. One input of lower comparator is the 1/3 V<sub>CC</sub>, discharge transistor Q<sub>1</sub> turn off and C<sub>1</sub> charges through R<sub>A</sub> and R<sub>B</sub>. Therefore, the flip-flop circuit is set and output is high. So to say, when $C_1$ charges through $R_B$ output is high and when $C_1$ discharges through $R_B$ output is low. The charge time (output is high) $T_1$ is 0.693 ( $R_B + R_B$ ) $C_1$ and the discharge time (output is low) $T_2$ is 0.693 ( $R_B + R_B$ ). $$(I_n \frac{V_{CC}-1/3}{V_{CC}-2/3}V_{CC})$$ Thus the total period time T is given by $T=T_1+T_2=0.693~(R_A+2R_B)~C_1.$ Then the frequency of astable mode is given by $$f = = \frac{1}{T} - \frac{1.44}{(R_A + 2R_B)C_1}$$ The duty cycle is given by $$D.C = \frac{T_0}{T} = \frac{R_B}{R_A + 2R_B}$$ If you make use of the NE556 you can make two astable modes. #### **Astable Operation** The NE555 can free run as a mulitivibrator by triggering itself; refer to Fig.2. The output can swing from V<sub>DD</sub> to GND and have 50 duty cycle square wave. Less than 1% frequency deviation can be observed, over a voltage range of 2 to 5V. f-1/1.4RC ## **Monostable Operation** The NE555 can be used as a one-short, i.e. monostable multivibrator. Initially, because the inside discharge transistor is on state, external timing capacitor is held to GND potential. Upon application of a negative TRIGGER pulse pin 2, the intern discharge transistor is off state and the voltage across the capacitor increases with time constant $T = R_A C$ and OUTPUT goes to high state. When the voltage across the capacitor equals $2/3V_{CC}$ the inner comparator is reset by THRESHOLD input and the discharge transistor goes to on state, which in turn discharges the capacitor rapidly and drives the OUTPUT to its low state. Fig. 2. Monostable Operation ## **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACEX™ ISOPLANAR™ CoolFET™ MICROWIRE™ CROSSVOLT™ POP™ E<sup>2</sup>CMOS<sup>™</sup> PowerTrench<sup>™</sup> FACT<sup>TM</sup> QS<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### **LIFE SUPPORT POLICY** FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |