# MEMORY Mobile FCRAM<sup>TM</sup> cmos

# 128 M Bit (8 M word×16 bit)

Mobile Phone Application Specific Memory

# MB82DBS08164C-70L

#### **■ DESCRIPTION**

The FUJITSU MB82DBS08164C is a CMOS Fast Cycle Random Access Memory (FCRAM\*) with asynchronous Static Random Access Memory (SRAM) interface containing 134,217,728 storages accessible in a 16-bit format. MB82DBS08164C is utilized using a FUJITSU advanced FCRAM core technology and improved integration in comparison to regular SRAM.

The MB82DBS08164C adopts asynchronous mode and synchronous burst mode for fast memory access as user configurable options.

This MB82DBS08164C is suited for mobile applications such as Cellular Handset and PDA.

\*: FCRAM is a trademark of Fujitsu Limited, Japan

#### **■ FEATURES**

- · Asynchronous SRAM Interface
- COSMORAM Revision 3 Compliance (COSMORAM : Common Specifications of Mobile RAM)
- Fast Access Time : tce = 70 ns Max
- Burst Read/Write Access Capability:
   tcκ = 9.5 ns Min /104 MHz Max

 $t_{AC} = 6 \text{ ns Max}$ 

- Low Voltage Operating Condition: VDD = 1.7 V to 1.95 V
- Wide Operating Temperature :  $T_A = -30 \, ^{\circ}\text{C}$  to  $+85 \, ^{\circ}\text{C}$  Junction Temperature :  $T_J = -30 \, ^{\circ}\text{C}$  to  $+90 \, ^{\circ}\text{C}$
- Byte Control by LB and UB
- Low-Power Consumption : IDDA1 = 40 mA Max
  - $I_{DDS1} = 300 \, \mu A \, Max$
- Various Power Down mode : Sleep

16 M-bit Partial 32 M-bit Partial 64 M-bit Partial

Shipping Form : Wafer/Chip



### **■ PRODUCT LINEUP**

| Paramete                       | r         | MB82DBS08164C-70L |  |  |  |
|--------------------------------|-----------|-------------------|--|--|--|
| Access Time (Max) (tce, taa)   |           | 70 ns             |  |  |  |
| CLK Access Time (Max) (tac)    | RL = 6, 7 | 6 ns              |  |  |  |
| Active Current (Max) (IDDA1)   | •         | 40 mA             |  |  |  |
| Standby Current (Max) (IDDS1)  |           | 300 μΑ            |  |  |  |
| Power Down Current (Max) (IDDP | s)        | 10 μΑ             |  |  |  |

### **■ PIN DESCRIPTION**

| Pin Name                            | Description                      |
|-------------------------------------|----------------------------------|
| A <sub>22</sub> to A <sub>0</sub>   | Address Input                    |
| CE1                                 | Chip Enable 1 (Low Active)       |
| CE2                                 | Chip Enable 2(High Active)       |
| WE                                  | Write Enable (Low Active)        |
| ŌĒ                                  | Output Enable (Low Active)       |
| ĪB                                  | Lower Byte Control (Low Active)  |
| ŪB                                  | Upper Byte Control (Low Active)  |
| CLK                                 | Clock Input                      |
| ĀDV                                 | Address Valid Input (Low Active) |
| WAIT                                | Wait Output                      |
| DQ <sub>7</sub> to DQ <sub>0</sub>  | Lower Byte Data Input/Output     |
| DQ <sub>15</sub> to DQ <sub>8</sub> | Upper Byte Data Input/Output     |
| V <sub>DD</sub>                     | Power Supply Voltage             |
| Vss                                 | Ground                           |

Note: Refer to "■PACKAGE FOR ENGINEERING SAMPLES" for additional pin descriptions of FBGA package supply.

#### **■ BLOCK DIAGRAM**



#### **■ FUNCTION TRUTH TABLE**

#### 1. Asynchronous Operation

| Mode                        | CE2 | CE1  | CLK | ADV | WE   | OE | LB | UB    | A <sub>22</sub> to A <sub>0</sub> | DQ7 to DQ0      | DQ <sub>15</sub> to DQ <sub>8</sub> | WAIT   |                 |                 |        |        |                |         |        |
|-----------------------------|-----|------|-----|-----|------|----|----|-------|-----------------------------------|-----------------|-------------------------------------|--------|-----------------|-----------------|--------|--------|----------------|---------|--------|
| Standby<br>(Deselect)       | Н   | Н    | Х   | Х   | Х    | Х  | Х  | Х     | Х                                 | High-Z          | High-Z                              | High-Z |                 |                 |        |        |                |         |        |
| Output Disable*1            |     |      | Х   | *3  | Н    | Н  | Х  | Х     | *5                                | High-Z          | High-Z                              | High-Z |                 |                 |        |        |                |         |        |
| Output Disable<br>(No Read) |     | X *3 | *3  |     |      | Н  | Н  | Valid | High-Z                            | High-Z          | High-Z                              |        |                 |                 |        |        |                |         |        |
| Read (Upper Byte)           |     |      | Х   | *3  | <br> | Н  | Н  | L     | Н                                 | L               | Valid                               | High-Z | Output<br>Valid | High-Z          |        |        |                |         |        |
| Read (Lower Byte)           |     |      | Х   | *3  |      |    |    |       |                                   | _               | L                                   | Н      | Valid           | Output<br>Valid | High-Z | High-Z |                |         |        |
| Read (Word)                 | Н   | L    | Х   | *3  |      |    | L  | L     | Valid                             | Output<br>Valid | Output<br>Valid                     | High-Z |                 |                 |        |        |                |         |        |
| No Write                    |     |      | Х   | *3  |      |    | Н  | Н     | Valid                             | Invalid         | Invalid                             | High-Z |                 |                 |        |        |                |         |        |
| Write (Upper Byte)          |     |      | Х   | *3  |      |    | Н  | L     | Valid                             | Invalid         | Input Valid                         | High-Z |                 |                 |        |        |                |         |        |
| Write (Lower Byte)          |     |      | Х   | *3  | L    | L  | L  | L     | L                                 | L               | L                                   | L      | H*4             | L               | Н      | Valid  | Input<br>Valid | Invalid | High-Z |
| Write (Word)                |     |      | Х   | *3  |      |    | L  | L     | Valid                             | Input<br>Valid  | Input Valid                         | High-Z |                 |                 |        |        |                |         |        |
| Power Down*2                | L   | Х    | Х   | Х   | Х    | Х  | Χ  | Χ     | Х                                 | High-Z          | High-Z                              | High-Z |                 |                 |        |        |                |         |        |

Note:  $L = V_{IL}$ ,  $H = V_{IH}$ , X can be either  $V_{IL}$  or  $V_{IH}$ , High-Z = High Impedance

<sup>\*1 :</sup> Should not be kept this logic condition longer than 1  $\mu$ s.

<sup>\*2 :</sup> Power Down mode can be entered from Standby state and all output are in High-Z state.

Data retention depends on the selection of Partial Size for Power Down Program. Refer to "Power Down" in "■FUNCTIONAL DESCRIPTION" for the details.

<sup>\*3: &</sup>quot;L" for address pass through and "H" for address latch on the rising edge of ADV.

<sup>\*4 :</sup> OE can be V<sub>L</sub> during write operation if the following conditions are satisfied;

<sup>(1)</sup> Write pulse is initiated by CE1. Refer to "(11) Asynchronous Read/Write Timing 1-1 (CE1 Control)" in "■TIMING DIAGRAMS".

<sup>(2)</sup> OE stays V<sub>IL</sub> during Write cycle.

<sup>\*5:</sup> Can be either V<sub>IL</sub> or V<sub>IH</sub> but must be valid before Read or Write.

2. Synchronous Operation (Burst Mode)

| Mode                                     | CE2 | CE1         | CLK      | ADV      | WE  | OE  | LB  | UB  | A22 to A0 | DQ7 to DQ0       | DQ <sub>15</sub> to DQ <sub>8</sub> | WAIT              |                 |
|------------------------------------------|-----|-------------|----------|----------|-----|-----|-----|-----|-----------|------------------|-------------------------------------|-------------------|-----------------|
| Standby(Deselect)                        |     | Н           | Χ        | Χ        | Х   | Х   | Х   | Χ   | Х         | High-Z           | High-Z                              | High-Z            |                 |
| Start Address Latch*1                    | Н   |             | <u></u>  | <b>∐</b> | X*3 | X*3 |     |     | Valid*6   | High-Z*7         | High-Z*7                            | High-Z*10         |                 |
| Advance Burst Read to<br>Next Address*1  |     |             |          | <u></u>  |     | Н   | L   |     |           |                  | Output<br>Valid*8                   | Output<br>Valid*8 | Output<br>Valid |
| Burst Read<br>Suspend*1                  |     | L           | <u>_</u> |          | П   | Н   |     |     |           | High-Z           | High-Z                              | High*11           |                 |
| Advance Burst Write to<br>Next Address*1 |     |             | <u></u>  | Н        | L*4 | Н   | X*5 | X*5 | Х         | Input<br>Valid*9 | Input<br>Valid*9                    | High*12           |                 |
| Burst Write Suspend*1                    |     |             | <u></u>  |          | H*4 | П   |     |     |           | Input<br>Invalid | Input<br>Invalid                    | High*11           |                 |
| Terminate Burst Read                     |     | <u></u> ⊀ X |          | Н        | Χ   |     |     |     | High-Z    | High-Z           | High-Z                              |                   |                 |
| Terminate Burst Write                    |     | 丕           | Х        |          | Х   | Н   |     |     |           | High-Z           | High-Z                              | High-Z            |                 |
| Power Down*2                             | L   | Х           | Х        | Χ        | Х   | Х   | Х   | Χ   | Х         | High-Z           | High-Z                              | High-Z            |                 |

Note : L =  $V_{IH}$ , H =  $V_{IH}$ , X can be either  $V_{IH}$  or  $V_{IH}$ ,  $\sqrt{\phantom{}}$  = valid edge,  $\sqrt{\phantom{}}$  = rising edge of Low pulse, High-Z = High impedance

- \*1 : Should not be kept this logic condition longer than 4 µs.
- \*2 : Power Down mode can be entered from Standby state and all output are in High-Z state. Data retention depends on the selection of Partial Size for Power Down Program.

  Refer to "Power Down" in "■FUNCTIONAL DESCRIPTION" for the details.
- \*3 : Can be either V<sub>IL</sub> or V<sub>IH</sub> except for the case the both of  $\overline{OE}$  and  $\overline{WE}$  are V<sub>IL</sub>. It is prohibited to bring the both of  $\overline{OE}$  and  $\overline{WE}$  to V<sub>IL</sub>.
- \*4 : When device is operating in "WE Single Clock Pulse Control" mode, WE is a "don't care" once write operation is determined by WE Low Pulse at the beginning of write access together with address latching. Burst write suspend feature is not supported in "WE Single Clock Pulse Control" mode.
- \*5 : Can be either V<sub>IL</sub> or V<sub>IH</sub>. During burst write operation, byte write control by <u>IB</u> and <u>UB</u> can be performed at each clock cycle. During read operation, <u>IB</u> and <u>UB</u> must be valid before read operation is initiated. And once <u>IB</u> and <u>UB</u> input levels are determined, they must not be changed until the end of burst.
- \*6 : Once a valid address is determined, the input address must not be changed during  $\overline{ADV} = L$ .
- \*7 : If  $\overline{OE} = L$ , output is either Invalid or High-Z depending on the level of  $\overline{LB}$  and  $\overline{UB}$  input. If  $\overline{WE} = L$ , input is Invalid. If  $\overline{OE} = \overline{WE} = H$ , output is High-Z.
- \*8 : Outputs is either Valid or High-Z depending on the level of  $\overline{LB}$  and  $\overline{UB}$  input.
- \*9 : Input is either Valid or Invalid depending on the level of  $\overline{LB}$  and  $\overline{UB}$  input.
- \*10 : Output is either High-Z or Invalid depending on the level of OE and WE input.
- \*11 : Keep the level from previous cycle except for suspending on last data. Refer to "WAIT Output Function" in "■FUNCTIONAL DESCRIPTION" for the details.
- \*12: WAIT output is driven in High level during burst write operation.

#### **■ STATE DIAGRAM**







Note: Assuming all the parameters specified in AC CHARACTERISTICS are satisfied. Refer to the "■FUNCTIONAL DESCRIPTION", "2. AC Characteristics" in "■ELECTRICAL CHARACTERISTICS", and "■TIMING DIAGRAMS" for details.

#### **■ FUNCTIONAL DESCRIPTION**

This device supports asynchronous read & normal write operation and synchronous burst read and burst write operations for faster memory access and features four kinds of power down modes for power saving as user configurable option.

#### • Power-up

It is required to follow the power-up timing to start executing proper device operation. Refer to "Power-up Timing". After Power-up, the device defaults to asynchronous read & normal write operation mode with sleep power down feature.

#### • Configuration Register

The Configuration Register(CR) is used to configure the type of device function among optional features. Each selection of features is set through CR Set sequence after power-up. If CR Set sequence is not performed after power-up, the device is configured for asynchronous operations with sleep power down feature as default configuration. The content of CR can be confirmed using CR Verify sequence.

#### • CR Set & Verify Sequence

The CR Set and CR Verify requires total 6 read/write operations with unique address. The device should be in standby mode in the interval between each read/write operation. The following table shows the detail sequence of CR Set and CR Verify.

| Cycle # | Address       |           | CR Set          | CR Verify |                 |  |
|---------|---------------|-----------|-----------------|-----------|-----------------|--|
| Cycle # | Address       | Operation | Data            | Operation | Data            |  |
| 1st     | 7FFFFFh (MSB) | Read      | Read Data (RDa) | Read      | Read Data (RDa) |  |
| 2nd     | 7FFFFFh       | Write     | RDa             | Write     | RDa             |  |
| 3rd     | 7FFFFFh       | Write     | RDa             | Write     | RDa             |  |
| 4th     | 7FFFFFh       | Write     | CR Key 0        | Write     | CR Key 0        |  |
| 5th     | 7FFFFFh       | Write     | CR Key 1        | Read      | CR Key 1        |  |
| 6th     | 7FFFFFh       | Write     | CR Key 2        | Read      | CR Key 2        |  |

The first cycle is to read from most significant address(MSB).

The second and third cycles are to write to MSB. If the second or third cycle is written into the different address, the CR Set is cancelled and the data written by the second or third cycle is valid as a normal write operation. It is recommended to write back the data(RDa) read by first cycle to MSB in order to secure the data.

The fourth cycle is to write the appropriate "CR Key 0" to select the CR Set or CR Verify.

The fifth and sixth cycle is to access into MSB to set the "CR Keys" or to verify the "CR Keys". Refer to the "CR Key Table". If the fourth to sixth cycle are not access into MSB, the CR Set or CR Verify are cancelled and CR input or output data will be invalid.

Once this CR Set sequence is performed from an initial CR Set to the other new CR Set, the written data stored in the memory cell array may be lost. Therefore CR Set sequence should be performed prior to regular read/write operation if necessary to change from the default configuration.

### • CR Key Table

CR Key 0

CR Key 0 should be set at 4th cycle of the CR Set or Verify sequence.

| Pin Name                            | Register<br>Name | Function       | Key | Description             | Note |
|-------------------------------------|------------------|----------------|-----|-------------------------|------|
| DQ₀                                 | CRSV             | CR Set/Verify  | 0   | CR Verify               |      |
|                                     | CRSV             | CK Sel/Verilly | 1   | CR Set                  |      |
| DQ7 to DQ1                          | _                | _              | 1   | Reserved for future use | *1   |
| DQ <sub>15</sub> to DQ <sub>8</sub> | _                | _              | 1   | Unused bits must be 1   | *2   |

#### CR Key 1

CR Key 1 should be set or read at 5th cycle of the CR Set or Verify sequence.

| Pin Name                            | Register<br>Name | Function     | Key        | Description                                     | Note |
|-------------------------------------|------------------|--------------|------------|-------------------------------------------------|------|
|                                     |                  |              | 00         | 32M-bit Partial                                 | *3   |
| DO: DO:                             | PS               | Partial Size | 01         | 16M-bit Partial                                 | *3   |
| DQ <sub>1</sub> , DQ <sub>0</sub>   | P3               | Partial Size | 10         | 64M-bit Partial                                 | *3   |
|                                     |                  |              | 11         | Sleep [Default]                                 | *3   |
|                                     |                  |              | 000, 001   | Reserved for future use                         | *1   |
|                                     |                  |              | 010        | 8 words                                         |      |
| DQ <sub>4</sub> to DQ <sub>2</sub>  | BL               | Burst Length | 011        | 16 words                                        |      |
|                                     |                  |              | 100 to 110 | Reserved for future use                         | *1   |
|                                     |                  |              | 111        | Continuous                                      |      |
| DQ₅                                 | М                | Mode         | 0          | Synchronous Mode<br>(Burst Read/Write)          | *4   |
| DQ5                                 | IVI              | Wode         | 1          | Asynchronous Mode [Default] (Random Read/Write) | *5   |
|                                     |                  |              | 00         | +                                               |      |
| DQ <sub>7</sub> , DQ <sub>6</sub>   | DS               | Driver Size  | 01         | Reserved for future use                         | *1   |
| DQ7, DQ6                            | סט               | Dilver Size  | 10         | _                                               |      |
|                                     |                  |              | 11         | Center [Default]                                |      |
| DQ <sub>15</sub> to DQ <sub>8</sub> |                  |              | 1          | Unused bits must be 1                           | *2   |

CR Key 2

CR Key 2 should be set or read at 6th cycle of the CR Set or Verify sequence.

| Pin Name                            | Register<br>Name | Function              | Key      | Description                                                  | Note |
|-------------------------------------|------------------|-----------------------|----------|--------------------------------------------------------------|------|
|                                     |                  |                       | 000, 001 | Reserved for future use                                      | *1   |
|                                     |                  |                       | 010      | 4 clocks                                                     |      |
| DQ2 to DQ0                          | RL               | Pood Latonay          | 011      | 5 clocks                                                     |      |
|                                     | KL               | Read Latency          | 100      | 6 clocks                                                     |      |
|                                     |                  |                       | 101      | 7 clocks                                                     |      |
|                                     |                  |                       | 110, 111 | Reserved for future use                                      | *1   |
| DQ <sub>3</sub>                     | _                | _                     | 1        | Reserved for future use                                      | *2   |
| DQ <sub>4</sub>                     | SW               | Cingle Write          | 0        | Burst Read & Burst Write                                     |      |
| DQ4                                 | SVV              | Single Write          | 1        | Reserved for future use                                      | *1   |
| DQ₅                                 | VE               | Valid Clock Edge      | 0        | Reserved for future use                                      | *1   |
| DQ5                                 | ٧L               | Valid Clock Edge      | 1        | Rising Clock Edge                                            |      |
| DQ <sub>6</sub>                     | RA               | Poset to Asynchronous | 0        | Reset to Asynchronous mode                                   | *6   |
| DQ6                                 | NA.              | Reset to Asynchronous | 1        | Remain the previous mode                                     | *3   |
| DO                                  | WC               |                       |          | WE Single Clock Pulse Control without Write Suspend Function |      |
| DQ <sub>7</sub>                     | VVC              | Write Control         | 1        | WE Level Control with Write Suspend Function                 |      |
| DQ <sub>15</sub> to DQ <sub>8</sub> | _                | _                     | 1        | Unused bits must be 1                                        | *2   |

<sup>\*1 :</sup> It is prohibited to apply this key.

<sup>\*2 :</sup> Must be set to "1".

<sup>\*3 :</sup> Sleep and Partial power down mode are effective only when RA = 1.

<sup>\*4 :</sup> If M = 0, all the registers must be set with appropriate Key input at the same time.

<sup>\*5 :</sup> If M = 1, PS and DS must be set with appropriate Key input at the same time. Except for PS and DS, all the other key inputs must be "1".

<sup>\*6 :</sup> In case of RA = 0, CE2 brought to Low reset the device to asynchronous standby state regardless PS set value therefore Sleep and Partial power down mode are not available.

#### Power Down

The Power Down is low power idle state controlled by CE2. CE2 Low drives the device in power down mode and maintains low power idle state as long as CE2 is kept Low. CE2 High resumes the device from power down mode.

This device has four power down modes, Sleep, 16 M-bit Partial, 32 M-bit Partial, and 64 M-bit Partial. Those power down modes are effective when RA = 1. The selection of power down mode is set through CR Set sequence. Each mode has following data retention features.

| Mode             | Data Retention Size | Retention Address |
|------------------|---------------------|-------------------|
| Sleep [default]  | No                  | N/A               |
| 16 M-bit Partial | 16 M bits           | 000000h to 0FFFFh |
| 32 M-bit Partial | 32 M bits           | 000000h to 1FFFFh |
| 64 M-bit Partial | 64 M bits           | 000000h to 3FFFFh |

The default state after power-up is Sleep and it is the lowest power consumption. However all data will be lost once CE2 is brought to Low for Power Down. It is not required to perform CR Set sequence to set to Sleep mode after power-up in case of asynchronous operation.

When RA = 0, CE2 brought to Low reset the device to asynchronous standby state regardless PS set value.

#### • Burst Read/Write Operation

Synchronous burst read/write operation provides faster memory access that synchronized to the microcontroller or system bus frequency. Configuration Register(CR) Set is required to perform a burst read & write operation after power-up. Once CR Set sequence is performed to select the synchronous burst mode, the device is configured to synchronous burst read/write operation mode with corresponding RL and BL that is set through CR Set sequence together with the operation mode. In order to perform synchronous burst read & write operation, it is required to control new signals, CLK,  $\overline{\text{ADV}}$  and  $\overline{\text{WAIT}}$  that Low Power SRAMs don't have.





#### • CLK Input Function

The CLK is input signal to synchronize the memory to the microcontroller or system bus frequency during synchronous burst read & write operation. The CLK input increments the device internal address counter and the valid edge of CLK is referred for latency counts from address latch, burst write data latch, and the burst read data output. During synchronous operation mode, CLK input must be supplied except for standby state and power down state. CLK is a "don't care" during asynchronous operation.

#### • ADV Input Function

The  $\overline{ADV}$  is input signal to latch the valid address. It is applicable to the synchronous operation as well as asynchronous operation.  $\overline{ADV}$  input is active during  $\overline{CE1} = L$  and  $\overline{CE1} = H$  disables  $\overline{ADV}$  input. All addresses are determined on the rising edge of  $\overline{ADV}$ .

During synchronous burst read/write operation,  $\overline{ADV} = H$  disables all address inputs. Once  $\overline{ADV}$  is brought to High after the valid address latch, it is inhibited to bring  $\overline{ADV}$  Low until the end of burst or until the burst operation is terminated.  $\overline{ADV}$  Low pulse is mandatory for the synchronous burst read/write operation mode to latch the valid address input.

During asynchronous operation,  $\overline{ADV} = H$  also disables all address inputs.  $\overline{ADV}$  can be tied to Low during asynchronous operations and it is not necessary to control  $\overline{ADV}$  to High.

#### • WAIT Output Function

The WAIT is output signal to indicate the data bus status when the device is operating in the synchronous burst mode.

During burst read operation,  $\overline{WAIT}$  output is enabled after specified time duration from  $\overline{OE} = L$  or  $\overline{CE1} = L$  whichever occurs last.  $\overline{WAIT}$  output Low indicates data output at next clock cycle is invalid, and  $\overline{WAIT}$  output becomes High one clock cycle prior to valid data output. During  $\overline{OE}$  read suspend,  $\overline{WAIT}$  output doesn't indicate the data bus status but carries the same level from previous clock cycle (kept High) except for the burst read suspend on the final data output. If final read data output is suspended,  $\overline{WAIT}$  output becomes high impedance after specified time duration from  $\overline{OE} = H$ .

During burst write operation,  $\overline{WAIT}$  output is enabled to High level after specified time duration from  $\overline{WE} = L$  or  $\overline{CE1} = L$  whichever occurs last and kept High for entire write cycles including  $\overline{WE}$  write suspend. The actual write data latching starts on the appropriate clock edge with respect to Read Latency, and Burst Length. During  $\overline{WE}$  write suspend,  $\overline{WAIT}$  output doesn't indicate the data bus status but carries the same level from previous clock cycle (kept High) except for write suspend on the final data input. If final write data input is suspended,  $\overline{WAIT}$  output becomes high impedance after specified time duration from  $\overline{WE} = H$ .

This device doesn't incur additional output delay against crossing device-row boundary or internal refresh operation. Therefore, the burst operation is always started after the fixed latency with respect to Read Latency. And there is no waiting cycle asserted in the middle of burst operation except for the burst read or write suspend by  $\overline{\text{OE}}$  brought to High or  $\overline{\text{WE}}$  brought to High. Thus, once  $\overline{\text{WAIT}}$  output is enabled and brought to High,  $\overline{\text{WAIT}}$  output keeps High level until the end of burst or until the burst operation is terminated.

When the device is operating in the asynchronous mode, WAIT output is always in High Impedance.

#### Latency

Read Latency (RL) is the number of clock cycles between the address being latched and first read data becoming available during synchronous burst read operation. It is set through CR Set sequence after power-up. Once specific RL is set through CR Set sequence, write latency, that is the number of clock cycles between address being latched and first write data being latched, is automatically set to RL-1.

The burst operation is always started after the fixed latency with respect to Read Latency set in CR.



#### Address Latch by ADV

The  $\overline{ADV}$  latches the valid address presence on address inputs. During synchronous burst read/write operation mode, all the addresses are determined on the rising edge of  $\overline{ADV}$  when  $\overline{CE1}$  = L. The specified minimum value of  $\overline{ADV}$  = L setup time and hold time against valid edge of clock where RL count is begun must be satisfied. Valid address must be determined with specified setup time against either the falling edge of  $\overline{ADV}$  or falling edge of  $\overline{CE1}$  whichever comes late. And the determined valid address must not be changed during  $\overline{ADV}$  = L period.

#### • Burst Length

Burst Length is the number of word to be read or written during synchronous burst read/write operation as the result of a single address latch cycle. It can be set on 8,16 words boundary or continuous for entire address through CR Set sequence. The burst type is sequential that is incremental decoding scheme within a boundary address. Starting from an initial address being latched, the device internal address counter assigns +1 to the previous address until reaching the end of boundary address and then wrap round to least significant address (= 0). After completing read data output or write data latch for the set burst length, operation automatically ended except for continuous burst length. When continuous burst length is set, read/write is endless unless it is terminated by the rising edge of  $\overline{\text{CE}}1$ .

#### • Write Control

The device has two types of WE signal control method, "WE Level Control" and "WE Single Clock Pulse Control", for synchronous burst write operation. It is configured through CR Set sequence.



#### Burst Read Suspend

Burst read operation can be suspended by  $\overline{OE}$  High pulse. During burst read operation,  $\overline{OE}$  brought to High from Low suspends the burst read operation. Once  $\overline{OE}$  is brought to High with the specified setup time against clock where the data being suspended, the device internal counter is suspended, and the data output becomes high impedance after specified time duration. It is inhibited to suspend the first data output at the beginning of burst read.

 $\overline{\text{OE}}$  brought to Low from High resumes the burst read operation. Once  $\overline{\text{OE}}$  is brought to Low, data output becomes valid after specified time duration, and the internal address counter is reactivated. The last data output being suspended as the result of  $\overline{\text{OE}}$  = H and first data output as the result of  $\overline{\text{OE}}$  = L are from the same address.

In order to guarantee to output last data before suspension and first data after resumption, the specified minimum value of  $\overline{OE} = L$  hold time and setup time against clock edge must be satisfied respectively.



#### • Burst Write Suspend

Burst write operation can be suspended by  $\overline{\text{WE}}$  High pulse. During burst write operation,  $\overline{\text{WE}}$  brought to High from Low suspends the burst write operation. Once  $\overline{\text{WE}}$  is brought to High with the specified setup time against clock where the data being suspended, the device internal counter is suspended, data input is ignored. It is inhibited to suspend the first data input at the beginning of burst write.

 $\overline{\text{WE}}$  brought to Low from High resumes the burst write operations. Once  $\overline{\text{WE}}$  is brought to Low, data input becomes valid after specified time duration, and the internal address counter is reactivated. The write address of the cycle where data being suspended and the first write address as the result of  $\overline{\text{WE}} = \text{L}$  are the same address.

In order to guarantee to latch the last data input before suspension and first data input after resumption, the specified minimum value of  $\overline{WE} = L$  hold time and setup time against clock edge must be satisfied respectively. Burst write suspend function is available when the device is operating in  $\overline{WE}$  level controlled burst write only.



#### • Burst Read Termination

Burst read operation can be terminated by  $\overline{CE}1$  brought to High. If BL is set on Continuous, the burst read operation is continued endlessly unless terminated by  $\overline{CE}1$  = H. It is inhibited to terminate the burst read before first data output is completed. In order to guarantee last data output, the specified minimum value of  $\overline{CE}1$  = L hold time from the clock edge must be satisfied. After termination, the specified minimum recovery time is required to start a new access.



#### Burst Write Termination

Burst write operation can be terminated by  $\overline{CE}1$  brought to High. If BL is set on Continuous, the burst write operation is continued endlessly unless terminated by  $\overline{CE}1$  = H. It is inhibited to terminate the burst write before first data input is completed. In order to guarantee last data input being latched, the specified minimum values of  $\overline{CE}1$  = L hold time from the clock edge must be satisfied. After termination, the specified minimum recovery time is required to start a new access.



#### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter                               | Symbol          | Rat         | Unit  |      |
|-----------------------------------------|-----------------|-------------|-------|------|
| Faranietei                              | Syllibol        | Min         | Max   | Onit |
| Voltage of VDD Supply Relative to Vss * | V <sub>DD</sub> | - 0.5       | + 2.6 | V    |
| Voltage at Any Pin Relative to Vss *    | VIN, VOUT       | - 0.5       | + 2.6 | V    |
| Short Circuit Output Current            | Іоит            | - 50        | + 50  | mA   |
| Storage Temperature                     | Tstg            | <b>- 55</b> | + 125 | °C   |

<sup>\* :</sup> All voltages are referenced to Vss = 0 V.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### ■ RECOMMENDED OPERATING CONDITIONS

| Parameter                      | Symbol          | Va                  | lue                   | Unit |  |
|--------------------------------|-----------------|---------------------|-----------------------|------|--|
| Farameter                      | Symbol          | Min                 | Max                   | Uill |  |
| Power Supply Voltage*1         | V <sub>DD</sub> | 1.7                 | 1.95                  | V    |  |
| Ground                         | Vss             | 0                   | 0                     | V    |  |
| High Level Input Voltage*1, *2 | VIH             | $V_{DD} \times 0.8$ | V <sub>DD</sub> + 0.2 | V    |  |
| Low Level Input Voltage*1, *3  | VıL             | - 0.3               | $V_{DD} \times 0.2$   | V    |  |
| Ambient Temperature            | TA              | - 30                | + 85                  | °C   |  |
| Junction Temperature           | TJ              | - 30                | + 90                  | °C   |  |

<sup>\*1 :</sup> All voltages are referenced to Vss = 0 V.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

<sup>\*2 :</sup> Maximum DC voltage on input and I/O pins is  $V_{DD}$  + 0.2 V. During voltage transitions, inputs may overshoot to  $V_{DD}$  + 1.0 V for the periods of up to 5.0 ns.

<sup>\*3 :</sup> Minimum DC voltage on input or I/O pins is -0.3 V. During voltage transitions, inputs may undershoot Vss to -1.0 V for the periods of up to 5.0 ns.

#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. DC Characteristics

(At recommended operating conditions unless otherwise noted)

| Parameter                       | Symbol      | Test Condition                                                                                                                                                                                                                                                                                        |                  | Val   |       | Unit |
|---------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-------|------|
| raiailletei                     | Symbol      | lest Condition                                                                                                                                                                                                                                                                                        | 15               | Min   | Max   |      |
| Input Leakage Current           | lu          | $V_{SS} \leq V_{IN} \leq V_{DD}$                                                                                                                                                                                                                                                                      |                  | - 1.0 | + 1.0 | μΑ   |
| Output Leakage Current          | ILO         | 0 V ≤ V <sub>OUT</sub> ≤ V <sub>DD</sub> ,<br>Output Disable                                                                                                                                                                                                                                          |                  | - 1.0 | + 1.0 | μΑ   |
| Output High Voltage Level       | Vон         | $V_{DD} = V_{DD}$ (Min), $I_{OH} = -0.5$ m                                                                                                                                                                                                                                                            | nΑ               | 1.4   | _     | V    |
| Output Low Voltage Level        | Vol         | IoL = 1 mA                                                                                                                                                                                                                                                                                            |                  | _     | 0.4   | V    |
|                                 | IDDPS Sleep |                                                                                                                                                                                                                                                                                                       | Sleep            | _     | 10    | μΑ   |
| VDD Power Down Current          | IDDP16      | $V_{DD} = V_{DD} (Max),$                                                                                                                                                                                                                                                                              | 16 M-bit Partial | _     | 130   | μΑ   |
|                                 | IDDP32      | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> ,<br>CE2 ≤ 0.2 V                                                                                                                                                                                                                                 | 32 M-bit Partial |       | 160   | μΑ   |
|                                 | IDDP64      |                                                                                                                                                                                                                                                                                                       | 64 M-bit Partial |       | 210   | μΑ   |
| Idds                            |             | $V_{DD} = V_{DD}$ (Max),<br>$V_{IN}$ (including CLK) = $V_{IH}$ or $V$<br>$\overline{CE}1 = CE2 = V_{IH}$                                                                                                                                                                                             | _                | 1.5   | mA    |      |
| V <sub>DD</sub> Standby Current | IDDS1       | $\begin{split} &V_{DD} = V_{DD}  (\text{Max}), \\ &V_{\text{IN}}  (\text{including CLK}) \leq 0.2  \text{V or} \\ &V_{\text{IN}}  (\text{including CLK}) \geq V_{DD} - 0.2  \text{V}, \\ &\overline{\text{CE}} 1 = \text{CE2} \geq V_{DD} - 0.2  \text{V} \end{split}$                                |                  |       | 300   | μΑ   |
|                                 | IDDS2       | $\begin{array}{l} V_{\text{DD}} = V_{\text{DD}} \; (\text{Max}), \;\; \text{tck} = \text{tck} \; (\text{Mi}) \\ V_{\text{IN}} \leq 0.2 \; \text{V} \; \text{or} \; V_{\text{IN}} \; \geq V_{\text{DD}} - 0.2 \\ \overline{\text{CE}} 1 = \text{CE2} \geq V_{\text{DD}} - 0.2 \; \text{V} \end{array}$ |                  |       | 400   | μΑ   |
| V <sub>DD</sub> Active Current  | IDDA1       | $V_{DD} = V_{DD} (Max),$<br>$V_{IN} = V_{IH} \text{ or } V_{IL},$                                                                                                                                                                                                                                     | trc/twc = Min    |       | 40    | mA   |
| Active Current                  | IDDA2       | CE1 = V <sub>IL</sub> and CE2 = V <sub>IH</sub> ,<br>louт = 0 mA                                                                                                                                                                                                                                      | trc/twc = 1 μs   |       | 5     | mA   |
| VDD Burst Access Current        | IDDA4       | V <sub>DD</sub> = V <sub>DD</sub> (Max),<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> ,<br>$\overline{CE}1$ = V <sub>IL</sub> and CE2 = V <sub>IH</sub> ,<br>tcκ = tcκ (Min), BL = Continuous,<br>I <sub>OUT</sub> = 0 mA                                                                  |                  | _     | 40    | mA   |

Notes: • All voltages are referenced to Vss = 0 V.

- IDD depends on the output termination, load conditions, and AC characteristics.
- After power on, initialization following POWER-UP timing is required. DC characteristics are guaranteed after the initialization.

#### 2. AC Characteristics

#### (1) Asynchronous Read Operation

| Parameter                       | Symbol        | <u> </u> | lue  | Unit  | Notes  |
|---------------------------------|---------------|----------|------|-------|--------|
| r ai ailletei                   | Syllibol      | Min      | Max  | Offic | Notes  |
| Read Cycle Time                 | <b>t</b> RC   | 70       | 1000 | ns    | *1, *2 |
| CE1 Access Time                 | <b>t</b> ce   | _        | 70   | ns    | *3     |
| OE Access Time                  | <b>t</b> oe   | _        | 40   | ns    | *3     |
| Address Access Time             | <b>t</b> AA   | _        | 70   | ns    | *3, *5 |
| ADV Access Time                 | tav           | _        | 70   | ns    | *3     |
| LB, UB Access Time              | <b>t</b> BA   | _        | 30   | ns    | *3     |
| Output Data Hold Time           | <b>t</b> он   | 3        | _    | ns    | *3     |
| CE1 Low to Output Low-Z         | tclz          | 10       | _    | ns    | *4     |
| OE Low to Output Low-Z          | tolz          | 10       | _    | ns    | *4     |
| LB, UB Low to Output Low-Z      | <b>t</b> BLZ  | 10       | _    | ns    | *4     |
| CE1 High to Output High-Z       | <b>t</b> cHZ  | _        | 10   | ns    | *3     |
| OE High to Output High-Z        | tонz          | _        | 10   | ns    | *3     |
| LB, UB High to Output High-Z    | <b>t</b> BHZ  | _        | 10   | ns    | *3     |
| Address Setup Time to OE Low    | <b>t</b> aso  | 5        | _    | ns    |        |
| Address Setup Time to ADV Low   | <b>t</b> asvl | - 2      | _    | ns    | *6     |
| Address Setup Time to CE1 Low   | <b>t</b> asc  | - 5      | _    | ns    | *6     |
| Address Hold Time from ADV High | <b>t</b> ahv  | 5        | _    | ns    |        |
| ADV Low Pulse Width             | <b>t</b> vpl  | 10       | _    | ns    | *6     |
| Address Invalid Time            | tax           | _        | 10   | ns    | *5, *7 |
| Address Hold Time from CE1 High | <b>t</b> CHAH | - 5      | _    | ns    | *8     |
| Address Hold Time from OE High  | tонан         | - 5      | _    | ns    |        |
| WE High to OE Low Time for Read | <b>t</b> whol | 10       | 1000 | ns    | *9     |
| CE1 High Pulse Width            | <b>t</b> cp   | 10       |      | ns    |        |

<sup>\*1 :</sup> Maximum value is applicable if  $\overline{\text{CE}}1$  is kept at Low without change of address input.

<sup>\*2:</sup> Address should not be changed within a minimum trc.

<sup>\*3 :</sup> The output load 50 pF with 50  $\Omega$  termination to VDD  $\times~$  0.5 V.

<sup>\*4:</sup> The output load 5 pF without any other load.

<sup>\*5 :</sup> Applicable when CE1 is kept at Low.

<sup>\*6 :</sup> tvpl is specified from the falling edge of either  $\overline{\text{CE}}1$  or  $\overline{\text{ADV}}$  whichever comes late. The sum of actual tvpl and tasvl (or tasc) must be equal or greater than the specified minimum value of tvpl.

<sup>\*7 :</sup> Applicable to address access when at least two of address inputs are switched from the previous state.

<sup>\*8:</sup> trc (Min) must be satisfied.

<sup>\*9 :</sup> Applicable to Write to Read sequence controlled by  $\overline{\text{WE}}$  and  $\overline{\text{OE}}$ , Read operation is initiated after twhol (Min) from the rising edge of  $\overline{\text{WE}}$  therefore the specified after twhol (Min).

#### (2) Asynchronous Write Operation

| Parameter                               | ,             | Va  | lue  |                                          | Notes  |
|-----------------------------------------|---------------|-----|------|------------------------------------------|--------|
| Farameter                               | Symbol        | Min | Max  | ns n | Notes  |
| Write Cycle Time                        | <b>t</b> wc   | 70  | 1000 | ns                                       | *1, *2 |
| Address Setup Time                      | <b>t</b> AS   | 0   | _    | ns                                       | *3     |
| Address Setup Time to ADV Low           | <b>t</b> asvl | - 2 | _    | ns                                       | *4     |
| Address Hold Time from ADV High         | <b>t</b> ahv  | 5   | _    | ns                                       |        |
| ADV Low Pulse Width                     | <b>t</b> vpl  | 10  | _    | ns                                       | *4     |
| CE1 Write Pulse Width                   | tcw           | 45  | _    | ns                                       | *3     |
| WE Write Pulse Width                    | twp           | 45  | _    | ns                                       | *3     |
| LB, UB Write Pulse Width                | <b>t</b> BW   | 45  | _    | ns                                       | *3     |
| LB, UB Byte Mask Setup Time             | <b>t</b> BS   | - 5 | _    | ns                                       | *5     |
| LB, UB Byte Mask Hold Time              | <b>t</b> вн   | - 5 | _    | ns                                       | *6     |
| Write Recovery Time                     | <b>t</b> wr   | 0   | _    | ns                                       | *7     |
| CE1 High Pulse Width                    | <b>t</b> cp   | 10  | _    | ns                                       |        |
| WE High Pulse Width                     | <b>t</b> whP  | 10  | 1000 | ns                                       |        |
| LB, UB High Pulse Width                 | <b>t</b> внр  | 10  | 1000 | ns                                       |        |
| Data Setup Time                         | tos           | 15  | _    | ns                                       |        |
| Data Hold Time                          | tон           | 0   | _    | ns                                       |        |
| OE High to CE1 Low Setup Time for Write | toncl         | - 5 | _    | ns                                       | *8     |
| OE High to Address Setup Time for Write | toes          | 0   | _    | ns                                       | *9     |

- \*1: Maximum value is applicable if  $\overline{\text{CE}}1$  is kept at Low without any address change.
- \*2: Minimum value must be equal or greater than the sum of write pulse width (tcw, twp or tbw) and write recovery time (twr).
- \*3: Write pulse width is defined from High to Low transition of CE1, WE, LB, or UB, whichever occurs last.
- \*4: tvpl is specified from the falling edge of either  $\overline{\text{CE}}1$  or  $\overline{\text{ADV}}$  whichever comes late. The sum of actual tvpl and tasvl must be equal or greater than the specified minimum value of tvpl.
- \*5 : Applicable for byte mask only. Byte mask setup time is defined to the High to Low transition of  $\overline{\text{CE}}1$  or  $\overline{\text{WE}}$  whichever occurs last.
- \*6 : Applicable for byte mask only. Byte mask hold time is defined from the Low to High transition of  $\overline{\text{CE}}1$  or  $\overline{\text{WE}}$  whichever occurs first.
- \*7: Write recovery time is defined from Low to High transition of  $\overline{CE}1$ ,  $\overline{WE}$ ,  $\overline{LB}$ , or  $\overline{UB}$ , whichever occurs first.
- \*8: If  $\overline{OE}$  is Low after minimum tohcl, read cycle is initiated. In other word,  $\overline{OE}$  must be brought to High within 5 ns after  $\overline{CE}1$  is brought to Low.
- \*9: If  $\overline{\mathsf{OE}}$  is Low after a new address input, read cycle is initiated. In other word,  $\overline{\mathsf{OE}}$  must be brought to High at the same time or before a new address becomes valid.

#### (3) Synchronous Operation - Clock Input (Burst Mode)

(At recommended operating conditions unless otherwise noted)

| Parameter             |        | Symbol       | Va  | lue | Unit                                      | Notes |
|-----------------------|--------|--------------|-----|-----|-------------------------------------------|-------|
| Farameter             |        | Symbol       | Min | Max | Offic                                     | Notes |
|                       | RL = 7 |              | 9.5 |     | ns                                        | *1    |
| Clock Period          | RL = 6 | tcĸ          | 12  | _   | ns */ | *1    |
| Clock Fellod          | RL = 5 | - tck        | 13  | _   |                                           | *1    |
|                       | RL = 4 |              | 18  | _   | ns                                        | *1    |
| Clock High Time       |        | tскн         | 3   | _   | ns                                        |       |
| Clock Low Time        |        | <b>t</b> ckL | 3   | _   | ns                                        |       |
| Clock Transition Time |        | <b>t</b> cĸт | _   | 1.5 | ns                                        | *2    |

<sup>\*1 :</sup> Clock period is defined between valid clock edges.

#### (4) Synchronous Operation - Address Latch (Burst Mode)

| •                               | (71.16    | commended of  | perating con | unions unio | 33 Othler W | ise noteu) |
|---------------------------------|-----------|---------------|--------------|-------------|-------------|------------|
| Parameter                       |           | Symbol        | Va           | lue         | Unit        | Notes      |
| raiametei                       |           | Symbol        | Min          | Max         | Oille       | Notes      |
| Address Setup Time to CE1 Low   |           | <b>t</b> ascl | - 2          | _           | ns          | *1         |
| Address Setup Time to ADV Low   |           | tasvl         | - 2          | _           | ns          | *2         |
| Address Hold Time from ADV High |           | <b>t</b> ahv  | 0            | _           | ns          |            |
| ADV Low Pulse Width             |           | <b>t</b> vpl  | 7            | _           | ns          | *3         |
| ADV Low Setup Time to CLK       | RL = 6, 7 | tvsck         | 3            | _           | ns          | *4         |
| ADV Low Setup Time to CER       | RL = 4, 5 | IVSCK         | 5            | _           | 115         | 4          |
| CE1 Low Setup Time to CLK       | RL = 6, 7 | 3             | _            | ns          | *4          |            |
| CET LOW Setup Time to CER       | RL = 4, 5 | <b>t</b> clck | 5            | _           | 1115        | 4          |
| ADV Low Hold Time from CLK      |           | <b>t</b> ckvh | 1            | _           | ns          | *4         |

<sup>\*1 :</sup>  $t_{ASCL}$  is applicable if  $\overline{CE}1$  is brought to Low after  $\overline{ADV}$  is brought to Low.

<sup>\*2 :</sup> Clock transition time is defined between V<sub>IH</sub> (Min) and V<sub>IL</sub> (Max)

<sup>\*2 :</sup> tasvL is applicable if ADV is brought to Low after CE1 is brought to Low.

<sup>\*3 :</sup> tvpl is specified from the falling edge of either  $\overline{\text{CE}}1$  or  $\overline{\text{ADV}}$  whichever comes late. The sum of actual tvpl and tasvl (or tascl) must be equal or greater than the specified minimum value of tvpl.

<sup>\*4 :</sup> Applicable to the 1st valid clock edge.

#### (5) Synchronous Read Operation (Burst Mode)

| Parameter                            |                       |                         | led operating conditions un  Value |      |      |        |
|--------------------------------------|-----------------------|-------------------------|------------------------------------|------|------|--------|
| Paramet                              | er                    | Symbol                  | Min                                | Max  | Unit | Notes  |
| Burst Read Cycle Time                |                       | tпсв                    |                                    | 8000 | ns   |        |
| CLK Access Time                      | RL = 6, 7             | t <sub>AC</sub>         |                                    | 6    | ns   | *1     |
| CLN Access Time                      | RL = 4, 5             | LAC -                   |                                    | 9    | ns   | *1     |
| Output Hold Time from CLK            |                       | <b>t</b> ckqx           | 2                                  | _    | ns   | *1     |
| CE1 Low to WAIT Low                  |                       | <b>t</b> CLTL           | 5                                  | 15   | ns   | *1     |
| OE Low to WAIT Low                   |                       | <b>t</b> oltl           | 5                                  | 15   | ns   | *1, *2 |
| CLK to WAIT Valid Time               |                       | <b>t</b> cĸτv           | _                                  | 6    | ns   | *1, *3 |
| WAIT Valid Hold Time from CI         | _K                    | <b>t</b> cĸтx           | 2                                  | _    | ns   | *1     |
| CE1 Low to Output Low-Z              |                       | tclz                    | 10                                 | _    | ns   | *4     |
| OE Low to Output Low-Z               |                       | <b>t</b> olz            | 10                                 | _    | ns   | *4     |
| LB, UB Low to Output Low-Z           |                       | <b>t</b> BLZ            | 10                                 | _    | ns   | *4     |
| CE1 High to Output High-Z            |                       | <b>t</b> cHZ            |                                    | 9.5  | ns   | *1     |
| OE High to Output High-Z             | High to Output High-Z |                         |                                    | 9.5  | ns   | *1     |
| LB, UB High to Output High-Z         |                       | <b>t</b> BHZ            |                                    | 9.5  | ns   | *1     |
| CE1 High to WAIT High-Z              |                       | <b>t</b> chtz           | _                                  | 9.5  | ns   | *1     |
| OE High to WAIT High-Z               |                       | tонтz                   | _                                  | 9.5  | ns   | *1     |
| OE Low Setup Time to 1st Da          | ta-output             | <b>t</b> olq            | 34                                 | _    | ns   |        |
| LB, UB Setup Time to 1st Data        | a-output              | <b>t</b> BLQ            | 26                                 | _    | ns   | *5     |
| OE Setup Time to CLK                 |                       | <b>t</b> osck           | 3                                  | _    | ns   |        |
| OE Hold Time from CLK                |                       | tскон                   | 1                                  | _    | ns   |        |
| Burst End CE1 Low Hold Time from CLK |                       | <b>t</b> ckclh          | 1                                  | _    | ns   |        |
| Burst End LB, UB Hold Time from CLK  |                       | tсквн                   | 1                                  | _    | ns   |        |
| CE1 High Pulse Width                 |                       | <b>t</b> cp             | 9.5                                | _    | ns   |        |
| Burst Terminate                      | BL = 8, 16            | <b>t</b>                | 9.5                                | _    | ns   | *6     |
| Recovery Time                        | BL = Continuous       | <u>-</u> <b>t</b> тrв - | 70                                 |      | ns   | *6     |

<sup>\*1 :</sup> The output load 50 pF with 50  $\Omega$  termination to  $V_{\text{DD}} \times 0.5 \text{ V}.$ 

<sup>\*2 :</sup> WAIT drives High at the beginning depending on OE falling edge timing.

<sup>\*3:</sup> tcktv is guaranteed after toltl (Max) from  $\overline{OE}$  falling edge and tosck must be satisfied.

<sup>\*4 :</sup> The output load 5 pF without any other load.

<sup>\*5 :</sup> Once  $\overline{LB}$ ,  $\overline{UB}$  are determined,  $\overline{LB}$ ,  $\overline{UB}$  must not be changed until the end of burst read.

<sup>\*6 :</sup> Defined from the Low to High transition of  $\overline{\text{CE}}1$  to the High to Low transition of either  $\overline{\text{ADV}}$  or  $\overline{\text{CE}}1$  whichever occurs late.

#### (6) Synchronous Write Operation (Burst Mode)

| Porc                     | meter              | Symbol         |     | lue  | Unit | Notes |
|--------------------------|--------------------|----------------|-----|------|------|-------|
| Faia                     | imeter             | Syllibol       | Min | Max  | Onit | Notes |
| Burst Write Cycle Time   |                    | twcв           | _   | 8000 | ns   |       |
| Data Setup Time to CLK   |                    | <b>t</b> dsck  | 3   | _    | ns   |       |
| Data Hold Time from CLK  |                    | <b>t</b> днск  | 1   | _    | ns   |       |
| WE Low Setup Time to 1s  | st Data Input      | <b>t</b> wld   | 45  | _    | ns   |       |
| WE Setup Time to CLK     |                    | <b>t</b> wsck  | 3   | _    | ns   |       |
| WE Hold Time from CLK    |                    | tскwн          | 1   | _    | ns   |       |
| LB, UB Setup Time to CLI | Κ                  | <b>t</b> BSCK  | 3   | _    | ns   | *1    |
| LB, UB Hold Time from C  | LK                 | tсквн          | 1   | _    | ns   | *1    |
| CE1 Low to WAIT High     |                    | <b>t</b> clth  | 5   | 15   | ns   | *2    |
| WE Low to WAIT High      |                    | <b>t</b> wlth  | 5   | 15   | ns   | *2    |
| CE1 High to WAIT High-Z  |                    | <b>t</b> chtz  | _   | 9.5  | ns   | *2    |
| WE High to WAIT High-Z   |                    | <b>t</b> whtz  | _   | 9.5  | ns   | *2    |
| Burst End CE1 Low Hold   | Time from CLK      | <b>t</b> ckclh | 1   | _    | ns   |       |
| Burst End CE1 High Setu  | p Time to next CLK | <b>t</b> chck  | 3   | _    | ns   |       |
| CE1 High Pulse Width     |                    |                | 9.5 | _    | ns   |       |
| Burst Terminate          | BL = 8, 16         | <b>+</b> -     | 9.5 | _    | ns   | *3    |
| Recovery Time            | BL = Continuous    | trrb t         | 70  | _    | ns   | *3    |

<sup>\*1:</sup> tвзск and tсквн should be satisfied for byte mask control.

<sup>\*2 :</sup> The output load 50 pF with 50  $\Omega$  termination to  $V_{\text{DD}} \times 0.5 \text{ V}.$ 

<sup>\*3 :</sup> Defined from the Low to High transition of  $\overline{\text{CE}}1$  to the High to Low transition of either  $\overline{\text{ADV}}$  or  $\overline{\text{CE}}1$  whichever occurs late for the next access.

#### (7) Power Down Parameters

(At recommended operating conditions unless otherwise noted)

| Parameter                                                                       | Symbol         | Value |     | Unit  | Notes |
|---------------------------------------------------------------------------------|----------------|-------|-----|-------|-------|
| Farameter                                                                       | Syllibol       | Min   | Max | Oille | Notes |
| CE2 Low Setup Time for Power Down Entry                                         | <b>t</b> csp   | 10    |     | ns    |       |
| CE2 Low Hold Time after Power Down Entry                                        | <b>t</b> C2LP  | 70    | _   | ns    |       |
| CE2 Low Hold Time for Reset to Asynchronous Mode                                | <b>t</b> C2LPR | 70    | _   | ns    | *1    |
| CE1 High Hold Time following CE2 High after Power Down Exit [Sleep mode only]   | tснн           | 300   | _   | μs    | *2    |
| CE1 High Hold Time following CE2 High after Power Down Exit [not in Sleep mode] | tсннр          | 70    | _   | ns    | *3    |
| CE1 High Setup Time following CE2 High after Power Down Exit                    | <b>t</b> cнs   | 0     | _   | ns    | *2    |

<sup>\*1 :</sup> Applicable when RA = 0 (Reset to Asynchronous mode) .

#### (8) Other Timing Parameters

| Parameter                                            | Symbol        | Value |     | Unit  | Notes  |
|------------------------------------------------------|---------------|-------|-----|-------|--------|
| rarameter                                            | Syllibol      | Min   | Max | Ullit | Notes  |
| CE1 High to OE Invalid Time for Standby Entry        | <b>t</b> cHOX | 10    | _   | ns    |        |
| CE1 High to WE Invalid Time for Standby Entry        | <b>t</b> chwx | 10    | _   | ns    | *1     |
| CE2 Low Hold Time after Power-up                     | <b>t</b> C2LH | 50    | _   | μs    |        |
| CE1 High Hold Time following CE2 High after Power-up | tснн          | 300   | _   | μs    |        |
| Input Transition Time (except for CLK)               | t⊤            | 1     | 25  | ns    | *2, *3 |

<sup>\*1 :</sup> Some data might be written into any address location if tchwx (Min) is not satisfied.

<sup>\*2 :</sup> Applicable also to power-up.

<sup>\*3 :</sup> Applicable when Partial mode is set.

<sup>\*2 :</sup> Except for the CLK input transition time.

<sup>\*3 :</sup> The Input Transition Time (tτ) at AC testing is 3 ns for Asynchronous operation and 1.5 ns for Synchronous operation respectively. If actual tτ is longer than 3 ns or 1.5 ns specified as AC test condition, it may violate AC specification of some timing parameters. Refer to " (9) AC Test Conditions".

#### (9) AC Test Conditions

| Description                | Description                    |     | Symbol Test Setup                           |                            | Unit | Notes |
|----------------------------|--------------------------------|-----|---------------------------------------------|----------------------------|------|-------|
| Input High Level           |                                | Vıн | _                                           | $V_{\text{DD}} \times 0.8$ | V    |       |
| Input Low Level            |                                | VIL | Vil —                                       |                            | V    |       |
| Input Timing Measurement L | Input Timing Measurement Level |     | _                                           | $V_{DD} \times 0.5$        | V    |       |
| Input Transition Time      | Async.                         | tτ  | Rotwoon V. and V.                           | 3                          | ns   |       |
| input transition time      | Sync.                          | LI  | Between V <sub>IL</sub> and V <sub>IH</sub> | 1.5                        | ns   |       |



### **■ TIMING DIAGRAMS**

### (1) Asynchronous Read Timing 1-1 (Basic Timing)





### (3) Asynchronous Read Timing 2 (OE Control & Address Access)



Note : This timing diagram assumes CE2 = H,  $\overline{ADV}$  = L and  $\overline{WE}$  = H.



















#### (13) Asynchronous Read/Write Timing 2 (OE, WE Control) Address Write Address Read Address **t**AA tонан tонан CE<sub>1</sub> Low tas twR twp WE toes LB, UB toe taso ŌĒ twhoL tohz tohz ton tон tolz tDS tDH

Write Data Input

Read Data Output

Notes : • This timing diagram assumes CE2 = H and ADV = L. • CE1 can be tied to Low for WE and OE controlled operation.

DQ

Read Data Output



#### (15) Clock Input Timing



Notes : • Stable clock input must be required during  $\overline{CE}1 = L$ .

- tck is defined between valid clock edges.
- tckt is defined between ViH (Min) and ViL (Max).

### (16) Address Latch Timing (Synchronous Mode)



Notes : • Case #1 is the timing when  $\overline{CE1}$  is brought to Low after  $\overline{ADV}$  is brought to Low. Case #2 is the timing when  $\overline{ADV}$  is brought to Low after  $\overline{CE1}$  is brought to Low.

- tvpL is specified from the falling edge of either  $\overline{CE1}$  or  $\overline{ADV}$  whichever comes late. At least one valid clock edge must be input during  $\overline{ADV} = L$ .
- tvsck and tclck are applied to the 1st valid clock edge during ADV=L.















### (24) Power-up Timing 1



Note: The tc2LH specifies after VDD reaches specified minimum level.

### (25) Power-up Timing 2



Note: The tchh specifies after  $V_{DD}$  reaches specified minimum level and applicable to both  $\overline{CE}1$  and CE2. If transition time of  $V_{DD}$  (from 0 V to  $V_{DD}$  (Min)) is longer than 50 ms, Power-up Timing 1 must be applied.

### (26) Power Down Entry and Exit Timing



Note: This Power Down mode can be also used as a reset timing if "Power-up timing" above could not be satisfied and Power Down program was not performed prior to this reset.

### (27) Standby Entry Timing after Read or Write



Note: Both tchox and tchwx define the earliest entry timing for Standby mode.



- \*1: The all address inputs must be High from Cycle #1 to #6.
- \*2 : At least either  $\overline{LB}$  or  $\overline{UB}$  must be brought to Low during Cycle #1 to #3.
- \*3: LB must be brought to Low in order to input the CR Keys during Cycle #4 to #6.
- \*4: The CR Key 0 must be set "1" for the CR Set as specified in "■FUNCTIONAL DESCRIPTION".
- \*5 : The CR Keys must conform to the format specified in "■FUNCTIONAL DESCRIPTION". If not, any operations and data are not guaranteed.
- \*6: After tRC following Cycle #6, the Configuration Register Set is completed and returned to the normal operation.



(29) Configuration Register Verify Timing 1 (Asynchronous Operation)

- \*1: The all address inputs must be High from Cycle #1 to #6.
- \*2 : At least either  $\overline{LB}$  or  $\overline{UB}$  must be brought to Low during Cycle #1 to #3.
- \*3: LB must be brought to Low in order to input or output the CR Keys during Cycle #4 to #6.
- \*4: The CR Key 0 must be set "0" for the CR Verify as specified in "

  FUNCTIONAL DESCRIPTION".
- \*5: The CR Keys must conform to the format specified in "■FUNCTIONAL DESCRIPTION". If not, any operations and data are not guaranteed.
- $^{*}6$ : After tRC following Cycle #6, the Configuration Register Verify is completed and returned to the normal operation.





- \*1: The all address inputs must be High from Cycle #1 to #6.
- \*2: At least either LB or UB must be brought to Low during Cycle #1 to #3.
- \*3: LB must be brought to Low in order to input the CR Keys during Cycle #4 to #6.
- \*4: The CR Key 0 must be set "1" for the CR Set as specified in "■FUNCTIONAL DESCRIPTION".
- \*5: The CR Keys must conform to the format specified in "■FUNCTIONAL DESCRIPTION". If not, any operations and data are not guaranteed.
- \*6: After tRC following Cycle #6, the Configuration Register Set is completed and returned to the normal operation.





- \*1: The all address inputs must be High from Cycle #1 to #6.
- \*2: At least either LB or UB must be brought to Low during Cycle #1 to #3.
- \*3: LB must be brought to Low in order to input or output the CR Keys during Cycle #4 to #6.
- \*4: The CR Key 0 must be set "0" for the CR Verify as specified in "■FUNCTIONAL DESCRIPTION".
- \*5 : The CR Keys must conform to the format specified in "■FUNCTIONAL DESCRIPTION". If not, any operations and data are not guaranteed.
- \*6: After tRC following Cycle #6, the Configuration Register Verify is completed and returned to the normal operation.

#### **■ PACKAGE FOR ENGINEERING SAMPLES**

• Pin Assignment



### • Pin Description

| Pin Name                            | Description                      |  |  |
|-------------------------------------|----------------------------------|--|--|
| A <sub>22</sub> to A <sub>0</sub>   | Address Input                    |  |  |
| CE1                                 | Chip Enable 1 (Low Active)       |  |  |
| CE2                                 | Chip Enable 2 (High Active)      |  |  |
| WE                                  | Write Enable (Low Active)        |  |  |
| ŌĒ                                  | Output Enable (Low Active)       |  |  |
| ĪB                                  | Lower Byte Control (Low Active)  |  |  |
| ÜB                                  | Upper Byte Control (Low Active)  |  |  |
| CLK                                 | Clock Input                      |  |  |
| ADV                                 | Address Valid Input (Low Active) |  |  |
| WAIT                                | Wait Output                      |  |  |
| DQ7 to DQ₀                          | Lower Byte Data Input/Output     |  |  |
| DQ <sub>15</sub> to DQ <sub>8</sub> | Upper Byte Data Input/Output     |  |  |
| V <sub>DD</sub>                     | Power Supply Voltage             |  |  |
| Vss                                 | Ground                           |  |  |
| NC                                  | No Connection                    |  |  |

## • Package Capacitance

(f = 1 MHz,  $T_A = +25$  °C)

| Parameter                     | Symbol           | Test conditions       | Value |     |     | Unit |
|-------------------------------|------------------|-----------------------|-------|-----|-----|------|
|                               |                  |                       | Min   | Тур | Max | Unit |
| Address Input Capacitance     | C <sub>IN1</sub> | V <sub>IN</sub> = 0 V | _     | _   | 5   | pF   |
| Control Input Capacitance     | C <sub>IN2</sub> | Vin = 0 V             | _     | _   | 5   | pF   |
| Data Input/Output Capacitance | Cı/o             | Vio = 0 V             | _     | _   | 8   | pF   |

## • Package View







#### **■ ORDERING INFORMATION**

| Part Number         | Shipping Form | Remarks |
|---------------------|---------------|---------|
| MB82DBS08164C-70LWT | wafer         |         |

## **FUJITSU LIMITED**

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

Edited Business Promotion Dept.