

# **ENHANCED PIC16LV5X**

# **EPROM-Based 8-Bit CMOS Microcontroller Series**

#### **Devices Included in this Data Sheet:**

- PIC16LV54A
- PIC16LV58A

#### High-Performance RISC CPU:

- Only 33 single word instructions to learn
- All instructions are single cycle (2 µs) except for program branches which are two-cycle
- Operating speed: DC 2 MHz clock input
   DC 2 us instruction cycle

| Device     | Pins | I/O | EPROM | RAM |  |  |  |
|------------|------|-----|-------|-----|--|--|--|
| PIC16LV54A | 18   | 12  | 512   | 25  |  |  |  |
| PIC16LV58A | 18   | 12  | 2K    | 73  |  |  |  |

- 12-bit wide instructions
- · 8-bit wide data path
- Seven special function hardware registers
- Two-level deep hardware stack
- Direct, indirect and relative addressing modes for data and instructions

#### **Peripheral Features:**

- 8-bit real time clock/counter (TMR0) with 8-bit programmable prescaler
- Power-On Reset (POR)
- Device Reset Timer (DRT)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Programmable code-protection
- Power saving SLEEP mode
- Selectable oscillator options:
  - RC: Low-cost RC oscillator
  - XT: Standard crystal/resonator
  - LP: Power saving, low frequency crystal

#### **Pin Configurations**

#### PDIP, SOIC, Windowed CERDIP 18 🗌 🛶 🖌 RA1 RA2 17 - RA0 RA3 PIC16LV54A PIC16LV58A TOCKI MCLR/VPP 15 ----- OSC2/CLKOUT 14 VDD Vss 13 A BR7 RB0 12 ➡ RB6 RB1 11 🗖 🔶 RB5 RB2 - 🗌 8 10 T ← → RB4 RB3 SSOP RA2 ←►□•1 20□ - RA1 RA3 **→**□2 19**□** - RA0 PIC16LV54A PIC16LV58A TOCKI -18 - OSC1/CLKIN --►□]3 MCLR/VPP ►□14 16 - VDD Vss → □5 15 - VDD Vss -≁₫6 14□ - RB7 RB0 **→**□7 RB1 **→** □ 8 13□ - RB6 RB2 **→**□9 12□ - RB5 RB3 **→**□ 10 11**□** - RB4

#### **CMOS Technology:**

- Low-power, high-speed CMOS EPROM technology
- · Fully static design
- Wide-operating voltage range:
  - EPROM Commercial/Industrial 2.0V to 3.8V
- Low-power consumption
  - < 1 mA typical @ 3V, 2 MHz
  - 10 μA typical @ 2V, 32 kHz
  - < 0.6 μA typical standby current (with WDT disabled) @ 3V, 0°C to 70°C</li>

### **Advanced Information**

# 1.0 GENERAL DESCRIPTION

The Enhanced PIC16LV5X from Microchip Technology is a family of low-cost, high performance, 8-bit, fully static, EPROM-based CMOS microcontrollers. This family is pin and software compatible with the PIC16LV5X family of devices in a new enhanced process technology. It employs a RISC architecture with only 33 single word/single cycle instructions. All instructions are single cycle (2 µs) except for program branches which take two cycles. The Enhanced PIC16LV5X delivers performance an order of magnitude higher than its competitors in the same price category. The 12-bit wide instructions are highly symmetrical resulting in 2:1 code compression over other 8-bit microcontrollers in its class. The easy to use and easy to remember instruction set reduces development time significantly.

The Enhanced PIC16LV5X products are equipped with special features that reduce system cost and power requirements. The Power-On Reset (POR) and Device Reset Timer (DRT) eliminate the need for external reset circuitry. There are three oscillator configurations to choose from, including the power-saving LP (Low Power) oscillator and cost saving RC oscillator. Power saving SLEEP mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The UV erasable CERDIP packaged versions are ideal for code development, while the cost-effective One-Time-Programmable (OTP) versions are suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in OTP microcontrollers while benefiting from the OTP's flexibility.

The Enhanced PIC16LV5X products are supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a 'C' compiler, fuzzy logic support tools, a low-cost development programmer, and a full featured programmer. All the tools are supported on IBM<sup>®</sup> PC and compatible machines.

# 1.1 <u>Applications</u>

The Enhanced PIC16LV5X series fits perfectly in applications such as low-power remote transmitters/receivers and pointing devices. The EPROM technology makes customizing application programs (transmitter codes, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make this microcontroller series perfect for applications with space limitations. Low-cost, low-power, high performance, ease of use and I/O flexibility make the Enhanced PIC16LV5X series very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, replacement of "glue" logic in larger systems, coprocessor applications).



# TABLE 1-1: ENHANCED PIC16LV5X FAMILY OF DEVICES

Legend: All PIC16/17 Family devices have Power-On Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.

# 2.0 ENHANCED PIC16LV5X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the Enhanced PIC16LV5X Product Identification System at the back of this data sheet to specify the correct part number.

For the Enhanced PIC16LV5X family of devices, there is one device type, as indicated in the device number:

1. **LV**, as in PIC16LV54A. These devices have EPROM program memory and operate over the standard voltage range of 2.0 to 3.8 volts.

#### 2.1 <u>UV Erasable Devices</u>

The UV erasable versions, offered in CERDIP packages, are optimal for prototype development and pilot programs

UV erasable devices can be programmed for any of the four oscillator configurations. Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>™</sup> programmers both support programming of the Enhanced PIC16LV5X. Third party programmers also are available; refer to the Third Party Guide for a list of sources.

#### 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u>

The availability of OTP devices is especially useful for customers expecting frequent code changes and updates.

The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed.

#### 2.3 <u>Quick-Turnaround-Production (QTP)</u> <u>Devices</u>

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

### 2.4 <u>Serialized</u> <u>Quick-Turnaround-Production</u> <u>(SQTP<sup>SM</sup>) Devices</u>

Microchip offers the unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry code, password or ID number.

# 3.0 ARCHITECTURAL OVERVIEW

This section provides information on the architecture of the Enhanced PIC16LV5X. For information on operation of the peripherals, electrical specifications, etc., please refer to the Enhanced PIC16C5X data sheet.





| Name        | DIP, SOIC<br>No. | SSOP<br>No. | I/O/P<br>Type | Input<br>Levels | Description                                                                                                                                                                                              |
|-------------|------------------|-------------|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RA0         | 17               | 19          | I/O           | TTL             | Bi-directional I/O port                                                                                                                                                                                  |
| RA1         | 18               | 20          | I/O           | TTL             |                                                                                                                                                                                                          |
| RA2         | 1                | 1           | I/O           | TTL             |                                                                                                                                                                                                          |
| RA3         | 2                | 2           | I/O           | TTL             |                                                                                                                                                                                                          |
| RB0         | 6                | 7           | I/O           | TTL             | Bi-directional I/O port                                                                                                                                                                                  |
| RB1         | 7                | 8           | I/O           | TTL             |                                                                                                                                                                                                          |
| RB2         | 8                | 9           | I/O           | TTL             |                                                                                                                                                                                                          |
| RB3         | 9                | 10          | I/O           | TTL             |                                                                                                                                                                                                          |
| RB4         | 10               | 11          | I/O           | TTL             |                                                                                                                                                                                                          |
| RB5         | 11               | 12          | I/O           | TTL             |                                                                                                                                                                                                          |
| RB6         | 12               | 13          | I/O           | TTL             |                                                                                                                                                                                                          |
| RB7         | 13               | 14          | I/O           | TTL             |                                                                                                                                                                                                          |
| T0CKI       | 3                | 3           | I             | ST              | Clock input to Timer0. Must be tied to Vss or VDD, if not in                                                                                                                                             |
|             |                  |             |               |                 | use, to reduce current consumption.                                                                                                                                                                      |
| MCLR/Vpp    | 4                | 4           | Ι             | ST              | Master clear (reset) input/programming voltage input. This pin is an active low reset to the device. Voltage on the MCLR/VPP pin must not exceed VDD to avoid unintended entering of programming mode.   |
| OSC1/CLKIN  | 16               | 18          | I             | ST              | Oscillator crystal input/external clock source input.                                                                                                                                                    |
| OSC2/CLKOUT | 15               | 17          | 0             |                 | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |
| Vdd         | 14               | 15,16       | Р             | _               | Positive supply for logic and I/O pins.                                                                                                                                                                  |
| Vss         | 5                | 5,6         | Р             |                 | Ground reference for logic and I/O pins.                                                                                                                                                                 |

# TABLE 3-1: PINOUT DESCRIPTION - PIC16LV54A, PIC16LV58A

Legend: I = input, O = output, I/O = input/output,

P = power, — = Not Used, TTL = TTL input,

ST = Schmitt Trigger input

# 4.0 MEMORY ORGANIZATION

#### FIGURE 4-1: PIC16LV54A PROGRAM MEMORY MAP AND STACK



# FIGURE 4-2: PIC16LV58A PROGRAM MEMORY MAP AND STACK



# FIGURE 4-3: PIC16LV54A REGISTER FILE MAP









| Address            | Name   | Bit 7     | Bit 6                                                                 | Bit 5       | Bit 4       | Bit 3    | Bit 2    | Bit 1     | Bit 0     | Value on<br>Power-On<br>Reset | Value on<br>MCLR and<br>WDT Reset |
|--------------------|--------|-----------|-----------------------------------------------------------------------|-------------|-------------|----------|----------|-----------|-----------|-------------------------------|-----------------------------------|
| N/A                | TRIS   | I/O cont  | rol registe                                                           | ers (TRIS/  | A, TRISB,   | TRISC)   |          |           |           | 1111 1111                     | 1111 1111                         |
| N/A                | OPTION | Contains  | s control b                                                           | oits to cor | nfigure Tir | ner0 and | Timer0/W | DT presc  | aler      | 11 1111                       | 11 1111                           |
| 00h                | INDF   | Uses co   | Uses contents of FSR to address data memory (not a physical register) |             |             |          |          | xxxx xxxx | uuuu uuuu |                               |                                   |
| 01h                | TMR0   | 8-bit rea | l-time clo                                                            | ck/counte   | er          |          |          |           |           | XXXX XXXX                     | uuuu uuuu                         |
| 02h <sup>(1)</sup> | PCL    | Low ord   | er 8 bits c                                                           | of PC       |             |          |          |           |           | 1111 1111                     | 1111 1111                         |
| 03h                | STATUS | PA2       | PA1                                                                   | PA0         | TO          | PD       | Z        | DC        | С         | 0001 1xxx                     | 000q quuu                         |
| 04h                | FSR    | Indirect  | Indirect data memory address pointer                                  |             |             |          |          |           | 1xxx xxxx | luuu uuuu                     |                                   |
| 05h                | PORTA  | _         | —                                                                     | _           | _           | RA3      | RA2      | RA1       | RA0       | xxxx                          | uuuu                              |
| 06h                | PORTB  | RB7       | RB6                                                                   | RB5         | RB4         | RB3      | RB2      | RB1       | RB0       | xxxx xxxx                     | uuuu uuuu                         |

Legend: Shaded boxes = unimplemented or unused, - = unimplemented, read as '0' (if applicable)

 $\mathbf{x}$  = unknown,  $\mathbf{u}$  = unchanged,  $\mathbf{q}$  = value depends on condition.

Note 1: The upper byte of the Program Counter is not directly accessible. See Section 4.5 of the Enhanced PIC16C5X data sheet (DS30236B) for an explanation of how to access these bits.

2: File address 07h is a general purpose register on the PIC16LV54A and PIC16LV58A.

# 5.0 ELECTRICAL CHARACTERISTICS - PIC16LV5XA

# Absolute Maximum Ratings<sup>†</sup>

| Ambient temperature under bias                                                                                     | 20°C to +85°C               |
|--------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Ambient temperature under bias<br>Storage temperature                                                              | 65°C to +150°C              |
| Voltage on VDD with respect to VSS                                                                                 | 0 to +7.5V                  |
| Voltage on MCLR with respect to Vss <sup>(2)</sup>                                                                 | 0 to +14V                   |
| Voltage on all other pins with respect to Vss                                                                      |                             |
| Total power dissipation <sup>(1)</sup>                                                                             | 800 mW                      |
| Max. current out of Vss pin<br>Max. current into VpD pin                                                           | 150 mA                      |
| Max. current into Vod pin                                                                                          | 100 mA                      |
| Max. current into an input pin (T0CKI only)                                                                        |                             |
| Input clamp current, Iк (VI < 0 or VI > VDD)                                                                       |                             |
| Output clamp current, IOK (V0 < 0 or V0 > VDD)                                                                     | ±20 mA                      |
| Max. output current sunk by any I/O pin                                                                            | 25 mA                       |
| Max. output current sourced by any I/O pin                                                                         | 20 mA                       |
| Max. output current sourced by a single I/O port (PORTA or B)                                                      | 40 mA                       |
| Max. output current sunk by a single I/O port (PORTA or B)                                                         | 50 mA                       |
| <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\Sigma$ IOH} + $\Sigma$ {(VDD-VOH) | $x IOH + \Sigma(VOL x IOL)$ |

**Note 2:** Voltage spikes below Vss at the  $\overline{\text{MCLR}}$  pin, inducing currents greater than 80mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$  should be used when applying a "low" level to the  $\overline{\text{MCLR}}$  pin rather than pulling this pin directly to Vss

<sup>†</sup> NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 5.1 <u>DC Characteristics:</u> <u>PIC16LV5XA-02 (Commercial)</u> <u>PIC16LV5XA-02 (Industrial)</u>

| DC Characteristics<br>Power Supply Pins                                                                             |      |       |                           |                        | ire                  | tions (unless otherwise specified)<br>$0^{\circ}C \le TA \le +70^{\circ}C$ (commercial)<br>$20^{\circ}C \le TA \le +85^{\circ}C$ (industrial) |
|---------------------------------------------------------------------------------------------------------------------|------|-------|---------------------------|------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                                                                                      | Sym  | Min   | Typ <sup>(1)</sup>        | Max                    | Units                | Conditions                                                                                                                                    |
| Supply Voltage<br>XT, RC and LP options                                                                             | Vdd  | 2.0   |                           | 3.8                    | v                    |                                                                                                                                               |
| RAM Data Retention Voltage <sup>(2)</sup>                                                                           | Vdr  |       | 1.5*                      |                        | V                    | Device in SLEEP mode                                                                                                                          |
| VDD start voltage to ensure<br>Power-On Reset                                                                       | VPOR |       | Vss                       |                        | V                    | See section on Power-On Reset for details                                                                                                     |
| VDD rise rate to ensure<br>Power-On Reset                                                                           | SVDD | 0.05* |                           |                        | V/ms                 | See section on Power-On Reset for details                                                                                                     |
| Supply Current <sup>(3)</sup><br>XT and RC <sup>(4)</sup> options<br>LP option, Commercial<br>LP option, Industrial | IDD  |       | 0.5<br>11<br>14           | 27<br>35               | μA                   | Fosc = 2.0 MHz, VDD = 3.0V<br>Fosc = 32 kHz, VDD = 2.5V, WDT disabled<br>Fosc = 32 kHz, VDD = 2.5V, WDT disabled                              |
| <b>Power Down Current<sup>(5)(6)</sup></b><br>Commercial<br>Industrial                                              | IPD  |       | 2.5<br>0.25<br>3.5<br>0.3 | 12<br>4.0<br>14<br>5.0 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 2.5V, WDT enabled<br>VDD = 2.5V, WDT disabled<br>VDD = 2.5V, WDT enabled<br>VDD = 2.5V, WDT enabled                                     |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
- 3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are:
  - OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kΩ.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- 6: The oscillator start-up time can be as much as 8 seconds for XT and LP oscillator selection, if the SLEEP mode is entered or during initial power-up.

#### 5.2 <u>DC Characteristics:</u> <u>PIC16LV5XA-02 (Commercial)</u> <u>PIC16LV5XA-02 (Industrial)</u>

| DC Characteristics<br>All Pins Except<br>Power Supply Pins                                                             |      | Operating Te                                              | emperature<br>oltage VDD | 0°C ≤ T<br>–20°C ≤ T<br>range is de                    | $A \le +70$<br>$A \le +85$<br>escribed | otherwise specified)<br>°C (commercial)<br>°C (industrial)<br>I in Section 10.1, Section 10.2 and<br>ata sheet (DS30236B).                        |
|------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------|--------------------------|--------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Characteristic                                                                                                         | Sym  | Min                                                       | Тур <sup>(1)</sup>       | Max                                                    | Units                                  | Conditions                                                                                                                                        |
| Input Low Voltage<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1  | VIL  | Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss                    |                          | 0.2 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD | V<br>V<br>V<br>V<br>V                  | Pin at hi-impedance<br>RC option only <sup>(4)</sup><br>XT and LP options                                                                         |
| Input High Voltage<br>I/O ports<br>MCLR (Schmitt Trigger)<br>T0CKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 | Vih  | 0.2 Vdd+1V<br>0.85 Vdd<br>0.85 Vdd<br>0.85 Vdd<br>0.7 Vdd |                          | VDD<br>VDD<br>VDD<br>VDD<br>VDD                        | V<br>V<br>V<br>V                       | For all V <sub>DD</sub> <sup>(5)</sup><br>RC option only <sup>(4)</sup><br>XT and LP options                                                      |
| Hysteresis of Schmitt<br>Trigger inputs                                                                                | VHYS | 0.15Vdd*                                                  |                          |                                                        | V                                      |                                                                                                                                                   |
| Input Leakage Current <sup>(3)</sup><br>I/O ports<br>MCLR<br>T0CKI                                                     | lı∟  | -1.0<br>-5.0<br>-3.0                                      | 0.5<br>0.5<br>0.5        | +1.0<br>+5.0<br>+3.0<br>+3.0                           | μΑ<br>μΑ<br>μΑ<br>μΑ                   | Vss $\leq$ VPIN $\leq$ VDD,<br>Pin at hi-impedance<br>VPIN = Vss +0.25V <sup>(2)</sup><br>VPIN = VDD <sup>(2)</sup><br>Vss $\leq$ VPIN $\leq$ VDD |
| OSC1                                                                                                                   |      | -3.0                                                      | 0.5                      |                                                        | μA                                     | Vss $\leq$ VPIN $\leq$ VDD,<br>XT and LP options                                                                                                  |
| Output Low Voltage<br>I/O ports<br>OSC2/CLKOUT                                                                         | Vol  |                                                           |                          | 0.6<br>0.6                                             | V<br>V                                 | IOL = 8.7 mA, VDD = 3.8V<br>IOL = 1.6 mA, VDD = 3.8V,<br>RC option only                                                                           |
| Output High Voltage<br>I/O ports <sup>(3)</sup><br>OSC2/CLKOUT                                                         | Vон  | Vdd-0.7<br>Vdd-0.7                                        |                          |                                                        | V<br>V                                 | ІОН = -5.4 mA, VDD = 3.8V<br>ІОН = -1.0 mA, VDD = 3.8V,<br>RC option only                                                                         |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.

3: Negative current is defined as coming out of the pin.

4: For the RC option, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16LV5X be driven with external clock in RC mode.

5: The user may use the better of the two specifications.

# 5.3 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created following one of the following formats:

1. TppS2ppS

2. TppS

| 2. 1990 |                                          |     |                |  |
|---------|------------------------------------------|-----|----------------|--|
| Т       |                                          |     |                |  |
| F       | Frequency                                | Т   | Time           |  |
| Lower   | case subscripts (pp) and their meanings: |     |                |  |
| рр      |                                          |     |                |  |
| 2       | to                                       | mc  | MCLR           |  |
| ck      | CLKOUT                                   | osc | oscillator     |  |
| су      | cycle time                               | os  | OSC1           |  |
| drt     | device reset timer                       | tO  | TOCKI          |  |
| io      | I/O port                                 | wdt | watchdog timer |  |
| Upperc  | case letters and their meanings:         |     |                |  |
| S       |                                          |     |                |  |
| F       | Fall                                     | P   | Period         |  |
| н       | High                                     | R   | Rise           |  |
|         | Invalid (Hi-impedance)                   | V   | Valid          |  |
| L       | Low                                      | Z   | Hi-impedance   |  |

# FIGURE 5-1: LOAD CONDITIONS - PIC16LV5XA



# 5.4 **Timing Diagrams and Specifications**



# FIGURE 5-2: EXTERNAL CLOCK TIMING - PIC16LV5XA

# TABLE 5-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16LV5XA

| AC Chara         | octeristics | Standard Operating Conditions (unless otherwise specified)Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ (commercial),<br>$-20^{\circ}C \le TA \le +85^{\circ}C$ (industrial)Operating Voltage VDD range is described in Section 10.1, Section 10.2 and Section 10.3 of<br>the Enhanced PIC16CEX data escat (DS20236P) |      |        |        |     |               |  |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|-----|---------------|--|--|
| Parameter<br>No. |             |                                                                                                                                                                                                                                                                                                                                    |      |        |        |     | Conditions    |  |  |
|                  | Fosc        | External CLKIN Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                            | DC   | _      | 2.0    | MHz | RC osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | DC   | _      | 2.0    | MHz | XT osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | DC   | —      | 200    | kHz | LP osc mode   |  |  |
|                  |             | Oscillator Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                                | DC   | _      | 2.0    | MHz | RC osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 0.1  | _      | 2.0    | MHz | XT osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 5    | —      | 200    | kHz | LP osc mode   |  |  |
| 1                | Tosc        | External CLKIN Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                               | 500  | —      | —      | ns  | RC osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 500  | _      | —      | ns  | XT osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 5.0  | —      | —      | μs  | LP osc mode   |  |  |
|                  |             | Oscillator Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                   | 500  | _      | —      | ns  | RC osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 500  | _      | 10,000 | ns  | XT osc mode   |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 5.0  | —      | 200    | μs  | LP osc mode   |  |  |
| 2                | Тсү         | Instruction Cycle Time <sup>(3)</sup>                                                                                                                                                                                                                                                                                              | —    | 4/Fosc | —      | —   |               |  |  |
| 3                | TosL, TosH  | Clock in (OSC1) Low or High Time                                                                                                                                                                                                                                                                                                   | 50*  | _      | _      | ns  | XT oscillator |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | 2.0* | _      | _      | μs  | LP oscillator |  |  |
| 4                | TosR, TosF  | Clock in (OSC1) Rise or Fall Time                                                                                                                                                                                                                                                                                                  | -    | _      | 25*    | ns  | XT oscillator |  |  |
|                  |             |                                                                                                                                                                                                                                                                                                                                    | _    | _      | 50*    | ns  | LP oscillator |  |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 3.8V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.

When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

3: Instruction cycle period (TCY) equals four times the input oscillator time base period.



### FIGURE 5-3: CLKOUT AND I/O TIMING - PIC16LV5XA



| AC Chara         | cteristics | $\begin{array}{lll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)}, \\ -20^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ \mbox{Operating Voltage VDD range is described in Section 10.1, Section 10.2 and Section 10.3 of the Enhanced PIC16C5X data sheet (DS30236B).} \end{array}$ |              |                    |      |       |  |  |  |  |
|------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------|-------|--|--|--|--|
| Parameter<br>No. | Sym        | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                   | Min          | Typ <sup>(1)</sup> | Max  | Units |  |  |  |  |
| 10               | TosH2ckL   | OSC1↑ to CLKOUT↓ <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                  |              | 15                 | 30** | ns    |  |  |  |  |
| 11               | TosH2ckH   | OSC1↑ to CLKOUT↑ <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                  |              | 15                 | 30** | ns    |  |  |  |  |
| 12               | TckR       | CLKOUT rise time <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                  |              | 5.0                | 15** | ns    |  |  |  |  |
| 13               | TckF       | CLKOUT fall time <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                  |              | 5.0                | 15** | ns    |  |  |  |  |
| 14               | TckL2ioV   | CLKOUT↓ to Port out valid <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                         |              | _                  | 40** | ns    |  |  |  |  |
| 15               | TioV2ckH   | Port in valid before CLKOUT <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                       | 0.25 TCY+30* | _                  | _    | ns    |  |  |  |  |
| 16               | TckH2iol   | Port in hold after CLKOUT <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                         | 0*           | _                  | _    | ns    |  |  |  |  |
| 17               | TosH2ioV   | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                |              | —                  | 100* | ns    |  |  |  |  |
| 18               | TosH2iol   | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                                                                                                            | TBD          | -                  | _    | ns    |  |  |  |  |
| 19               | TioV2osH   | Port input valid to OSC1↑<br>(I/O in setup time)                                                                                                                                                                                                                                                                                                                                                                 | TBD          | -                  | —    | ns    |  |  |  |  |
| 20               | TioR       | Port output rise time <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                             | _            | 10                 | 25** | ns    |  |  |  |  |
| 21               | TioF       | Port output fall time <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                             | _            | 10                 | 25** | ns    |  |  |  |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 3.8V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

3: See Figure 5-1 for loading conditions.



### TABLE 5-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16LV5XA

| AC Characteristics |      | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |      |                    |      |       |                         |  |
|--------------------|------|------------------------------------------------------|------|--------------------|------|-------|-------------------------|--|
| Parameter<br>No.   | Sym  | Characteristic                                       | Min  | Typ <sup>(1)</sup> | Мах  | Units | Conditions              |  |
| 30                 | TmcL | MCLR Pulse Width (low)                               | 100* |                    |      | ns    | VDD = 3.8V              |  |
| 31                 | Twdt | Watchdog Timer Time-out Period<br>(No Prescaler)     | 9.0* | 18*                | 40*  | ms    | VDD = 3.8V (Commercial) |  |
| 32                 | Tdrt | Device Reset Timer Period                            | 9.0* | 18*                | 30*  | ms    | VDD = 3.8V (Commercial) |  |
| 34                 | Tioz | I/O Hi-impedance from MCLR Low                       |      | —                  | 100* | ns    |                         |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 3.8V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# FIGURE 5-5: TIMER0 CLOCK TIMINGS - PIC16LV5XA



# TABLE 5-4: TIMER0 CLOCK REQUIREMENTS - PIC16LV5XA

| AC               | Chara | cteristics Standard Operation<br>Operating Temper<br>Operating Voltage<br>and Section 10.3 | ature 0°C ≤<br>–20°C ≤<br>VDD range is d | ≦ TA ≤ +<br>≦ TA ≤ +<br>escribe | -70°C<br>-85°C<br>ed in tl | (comme<br>(industi<br>ne Sect | ercial),<br>rial)<br>tion 10.1, Section 10.2                   |
|------------------|-------|--------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------|----------------------------|-------------------------------|----------------------------------------------------------------|
| Parameter<br>No. | Sym   | Characteristic                                                                             | Min                                      | Typ <sup>(1)</sup>              | Max                        | Units                         | Conditions                                                     |
| 40               | Tt0H  | T0CKI High Pulse Width - No Prescaler                                                      | 0.5 TCY + 20*                            | —                               | —                          | ns                            |                                                                |
|                  |       | - With Prescale                                                                            | r 10*                                    | —                               | —                          | ns                            |                                                                |
| 41               | Tt0L  | T0CKI Low Pulse Width - No Prescaler                                                       | 0.5 TCY + 20*                            | —                               | —                          | ns                            |                                                                |
|                  |       | - With Prescale                                                                            | r 10*                                    | —                               | —                          | ns                            |                                                                |
| 42               | Tt0P  | T0CKI Period                                                                               | 20 or <u>Tcy + 40</u> *<br>N             | _                               | _                          | ns                            | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 3.8V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 6.0 DC AND AC CHARACTERISTICS - ENHANCED PIC16LV5X

The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation.

Not available at this time.

# **CONNECTING TO MICROCHIP BBS**

Connect worldwide to the Microchip BBS using the CompuServe<sup>®</sup> communications network. In most cases a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore, **you do not need CompuServe membership to join Microchip's BBS**.

There is **no charge** for connecting to the BBS, except toll charge to CompuServe access number, where applicable. You do not need to be a CompuServe member to take advantage of this connection (you never actually log in to CompuServe).

The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allows multiple users at baud rates up to 14,400 bps.

The following connect procedure applies in most locations:

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- Depress <ENTER→> and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- 4. Type +, depress <ENTER→> and Host Name: will appear.
- 5. Type **MCHIPBBS**, depress < **ENTER**→ > and you will be connected to the Microchip BBS.

In the United States, to find CompuServe's phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with Host Name:

Type, **NETWORK**, depress < **ENTER** $_{\rightarrow}$  > and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

# ACCESS TO THE INTERNET

Microchip's current WWW address is listed on the back page of this data sheet under Worldwide Sales & Service - Americas - Corporate Office.

#### Trademarks:

The Microchip logo and name are registered trademarks of Microchip Technology Inc. PIC is a registered trademark of Microchip Technology Incorporated in the U.S.A.

SQTP is a service mark of Microchip Technology Inc.

All other trademarks mentioned herein are the property of their respective companies.

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To:<br>RE: |                                                                             |                                               |  |  |  |  |  |  |
|------------|-----------------------------------------------------------------------------|-----------------------------------------------|--|--|--|--|--|--|
| From:      | From: Name                                                                  |                                               |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
|            | City / State / ZIP / Country                                                |                                               |  |  |  |  |  |  |
|            | Telephone: ()                                                               | FAX: ()                                       |  |  |  |  |  |  |
| Applic     | cation (optional):                                                          |                                               |  |  |  |  |  |  |
| Would      | you like a reply? Y N                                                       |                                               |  |  |  |  |  |  |
| Devic      | e: Enhanced PIC16LV5X Literature Nur                                        | mber: <b>DS40121A</b>                         |  |  |  |  |  |  |
| Quest      | ions:                                                                       |                                               |  |  |  |  |  |  |
| 1. W       | /hat are the best features of this document?                                |                                               |  |  |  |  |  |  |
| <br>2. H   | . How does this document meet your hardware and software development needs? |                                               |  |  |  |  |  |  |
| _          |                                                                             |                                               |  |  |  |  |  |  |
| _          |                                                                             |                                               |  |  |  |  |  |  |
| 3. D       | o you find the organization of this data sheet of                           | easy to follow? If not, why?                  |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
| 4. W       | /hat additions to the data sheet do you think w                             | vould enhance the structure and subject?      |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
| _          |                                                                             |                                               |  |  |  |  |  |  |
| 5. W       | /hat deletions from the data sheet could be ma                              | ade without affecting the overall usefulness? |  |  |  |  |  |  |
| _          |                                                                             |                                               |  |  |  |  |  |  |
| —<br>6 Is  | there any incorrect or misleading information                               | (what and where)?                             |  |  |  |  |  |  |
| 0. 13      | . Is there any incorrect or misleading information (what and where)?        |                                               |  |  |  |  |  |  |
| _          |                                                                             |                                               |  |  |  |  |  |  |
| 7. H       | ow would you improve this document?                                         |                                               |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |
| 8. H       | ow would you improve our software, systems,                                 | , and silicon products?                       |  |  |  |  |  |  |
|            |                                                                             |                                               |  |  |  |  |  |  |

# ENHANCED PIC16LV5X PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                     | -XX X /XX XXX<br>Frequency Temperature Package Pattern<br>Range Range                                           | <ul> <li>Examples:</li> <li>a) PIC16LV54A -02/P 301 = Commercial temp., PDIP package, 2MHz, normal VDD limits, QTP pattern #301.</li> <li>b) PIC16LV58A - 02I/SO = Industrial temp., SOIC package, 2 MHz, Extended VDD limits.</li> <li>Note 1: b = blank</li> <li>2: T = in tape and reel - SOIC, SSOP packages only.</li> </ul> |
|------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device<br>Frequency<br>Range | PIC16LV5XA, PIC16LV5XAT <sup>(2)</sup><br>02 = 2 MHz                                                            |                                                                                                                                                                                                                                                                                                                                   |
| Temperature<br>Range         | $b^{(1)} = 0^{\circ}C \text{ to } +70^{\circ}C  (Commercial)$<br>I = -20^{\circ}C to +85^{\circ}C  (Industrial) |                                                                                                                                                                                                                                                                                                                                   |
| Package                      | P = PDIP<br>SO = SOIC (Gull Wing, 300 mil body)<br>SS = SSOP (209 mil body)                                     |                                                                                                                                                                                                                                                                                                                                   |
| Pattern                      | 3-digit Pattern Code for QTP (blank otherwise)                                                                  |                                                                                                                                                                                                                                                                                                                                   |

### Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

Your local Microchip sales office (see below)
 The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277
 The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).
 Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
 For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.

NOTES:

NOTES:

NOTES:

# WORLDWIDE SALES & SERVICE

#### AMERICAS

#### **Corporate Office**

Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 602 786-7200 Fax: 602 786-7277 Technical Support: 602 786-7627 Web: http://www.mchip.com/microchip

#### Atlanta

Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770 640-0034 Fax: 770 640-0307 Boston Microchip Technology Inc. 5 Mount Royal Avenue

Marlborough, MA 01752 Tel: 508 480-9990 Fax: 508 480-8575 Chicago Microchip Technology Inc.

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 708 285-0071 Fax: 708 285-0075 Dallas

Microchip Technology Inc. 14651 Dallas Parkway, Suite 816

Dallas, TX 75240-8809 Tel: 214 991-7177 Fax: 214 991-8588 Dayton

Microchip Technology Inc. Suite 150 Two Prestige Place Miamisburg, OH 45342 Tel: 513 291-1654 Fax: 513 291-9175

#### Los Angeles

Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92715 Tel: 714 263-1888 Fax: 714 263-1338

#### **New York**

Microchip Technology Inc. 150 Motor Parkway, Suite 416 Hauppauge, NY 11788 Tel: 516 273-5305 Fax: 516 273-5335

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408 436-7950 Fax: 408 436-7955

#### ASIA/PACIFIC

Hong Kong

**Microchip Technology** Unit No. 3002-3004, Tower 1 Metroplaza 223 Hing Fong Road Kwai Fong, N.T. Hong Kong Tel: 852 2 401 1200 Fax: 852 2 401 3431 Korea **Microchip Technology** 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku, Seoul, Korea Tel: 82 2 554 7200 Fax: 82 2 558 5934 Singapore Microchip Technology 200 Middle Road #10-03 Prime Centre Singapore 188980 Tel: 65 334 8870 Fax: 65 334 8850 Taiwan Microchip Technology 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886 2 717 7175 Fax: 886 2 545 0139

# EUROPE

United Kingdom Arizona Microchip Technology Ltd. Unit 6, The Courtyard Meadow Bank, Furlong Road Bourne End, Buckinghamshire SL8 5AJ Tel: 44 1628 851077 Fax: 44 1628 850259 France

Arizona Microchip Technology SARL 2 Rue du Buisson aux Fraises 91300 Massy - France Tel: 33 1 69 53 63 20 Fax: 33 1 69 30 90 79 Germany Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 Muenchen, Germany

Tel: 49 89 627 144 0 Fax: 49 89 627 144 44 Italy

Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Pegaso Ingresso No. 2 Via Paracelso 23, 20041 Agrate Brianza (MI) Italy Tel: 39 39 689 9939 Fax: 39 39 689 9883

#### JAPAN

Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shin Yokohama Kohoku-Ku, Yokohama Kanagawa 222 Japan Tel: 81 45 471 6166 Fax: 81 45 471 6122

01/04/96



All rights reserved. © 1996, Microchip Technology Incorporated, USA.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.